imx-ldb.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711
  1. /*
  2. * i.MX drm driver - LVDS display bridge
  3. *
  4. * Copyright (C) 2012 Sascha Hauer, Pengutronix
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version 2
  9. * of the License, or (at your option) any later version.
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. */
  15. #include <linux/module.h>
  16. #include <linux/clk.h>
  17. #include <linux/component.h>
  18. #include <drm/drmP.h>
  19. #include <drm/drm_fb_helper.h>
  20. #include <drm/drm_crtc_helper.h>
  21. #include <drm/drm_of.h>
  22. #include <drm/drm_panel.h>
  23. #include <linux/mfd/syscon.h>
  24. #include <linux/mfd/syscon/imx6q-iomuxc-gpr.h>
  25. #include <linux/of_device.h>
  26. #include <linux/of_graph.h>
  27. #include <video/of_display_timing.h>
  28. #include <video/of_videomode.h>
  29. #include <linux/regmap.h>
  30. #include <linux/videodev2.h>
  31. #include "imx-drm.h"
  32. #define DRIVER_NAME "imx-ldb"
  33. #define LDB_CH0_MODE_EN_TO_DI0 (1 << 0)
  34. #define LDB_CH0_MODE_EN_TO_DI1 (3 << 0)
  35. #define LDB_CH0_MODE_EN_MASK (3 << 0)
  36. #define LDB_CH1_MODE_EN_TO_DI0 (1 << 2)
  37. #define LDB_CH1_MODE_EN_TO_DI1 (3 << 2)
  38. #define LDB_CH1_MODE_EN_MASK (3 << 2)
  39. #define LDB_SPLIT_MODE_EN (1 << 4)
  40. #define LDB_DATA_WIDTH_CH0_24 (1 << 5)
  41. #define LDB_BIT_MAP_CH0_JEIDA (1 << 6)
  42. #define LDB_DATA_WIDTH_CH1_24 (1 << 7)
  43. #define LDB_BIT_MAP_CH1_JEIDA (1 << 8)
  44. #define LDB_DI0_VS_POL_ACT_LOW (1 << 9)
  45. #define LDB_DI1_VS_POL_ACT_LOW (1 << 10)
  46. #define LDB_BGREF_RMODE_INT (1 << 15)
  47. #define con_to_imx_ldb_ch(x) container_of(x, struct imx_ldb_channel, connector)
  48. #define enc_to_imx_ldb_ch(x) container_of(x, struct imx_ldb_channel, encoder)
  49. struct imx_ldb;
  50. struct imx_ldb_channel {
  51. struct imx_ldb *ldb;
  52. struct drm_connector connector;
  53. struct drm_encoder encoder;
  54. struct drm_panel *panel;
  55. struct device_node *child;
  56. struct i2c_adapter *ddc;
  57. int chno;
  58. void *edid;
  59. int edid_len;
  60. struct drm_display_mode mode;
  61. int mode_valid;
  62. int bus_format;
  63. };
  64. struct bus_mux {
  65. int reg;
  66. int shift;
  67. int mask;
  68. };
  69. struct imx_ldb {
  70. struct regmap *regmap;
  71. struct device *dev;
  72. struct imx_ldb_channel channel[2];
  73. struct clk *clk[2]; /* our own clock */
  74. struct clk *clk_sel[4]; /* parent of display clock */
  75. struct clk *clk_parent[4]; /* original parent of clk_sel */
  76. struct clk *clk_pll[2]; /* upstream clock we can adjust */
  77. u32 ldb_ctrl;
  78. const struct bus_mux *lvds_mux;
  79. };
  80. static enum drm_connector_status imx_ldb_connector_detect(
  81. struct drm_connector *connector, bool force)
  82. {
  83. return connector_status_connected;
  84. }
  85. static int imx_ldb_connector_get_modes(struct drm_connector *connector)
  86. {
  87. struct imx_ldb_channel *imx_ldb_ch = con_to_imx_ldb_ch(connector);
  88. int num_modes = 0;
  89. if (imx_ldb_ch->panel && imx_ldb_ch->panel->funcs &&
  90. imx_ldb_ch->panel->funcs->get_modes) {
  91. struct drm_display_info *di = &connector->display_info;
  92. num_modes = imx_ldb_ch->panel->funcs->get_modes(imx_ldb_ch->panel);
  93. if (!imx_ldb_ch->bus_format && di->num_bus_formats)
  94. imx_ldb_ch->bus_format = di->bus_formats[0];
  95. if (num_modes > 0)
  96. return num_modes;
  97. }
  98. if (!imx_ldb_ch->edid && imx_ldb_ch->ddc)
  99. imx_ldb_ch->edid = drm_get_edid(connector, imx_ldb_ch->ddc);
  100. if (imx_ldb_ch->edid) {
  101. drm_mode_connector_update_edid_property(connector,
  102. imx_ldb_ch->edid);
  103. num_modes = drm_add_edid_modes(connector, imx_ldb_ch->edid);
  104. }
  105. if (imx_ldb_ch->mode_valid) {
  106. struct drm_display_mode *mode;
  107. mode = drm_mode_create(connector->dev);
  108. if (!mode)
  109. return -EINVAL;
  110. drm_mode_copy(mode, &imx_ldb_ch->mode);
  111. mode->type |= DRM_MODE_TYPE_DRIVER | DRM_MODE_TYPE_PREFERRED;
  112. drm_mode_probed_add(connector, mode);
  113. num_modes++;
  114. }
  115. return num_modes;
  116. }
  117. static struct drm_encoder *imx_ldb_connector_best_encoder(
  118. struct drm_connector *connector)
  119. {
  120. struct imx_ldb_channel *imx_ldb_ch = con_to_imx_ldb_ch(connector);
  121. return &imx_ldb_ch->encoder;
  122. }
  123. static void imx_ldb_encoder_dpms(struct drm_encoder *encoder, int mode)
  124. {
  125. }
  126. static void imx_ldb_set_clock(struct imx_ldb *ldb, int mux, int chno,
  127. unsigned long serial_clk, unsigned long di_clk)
  128. {
  129. int ret;
  130. dev_dbg(ldb->dev, "%s: now: %ld want: %ld\n", __func__,
  131. clk_get_rate(ldb->clk_pll[chno]), serial_clk);
  132. clk_set_rate(ldb->clk_pll[chno], serial_clk);
  133. dev_dbg(ldb->dev, "%s after: %ld\n", __func__,
  134. clk_get_rate(ldb->clk_pll[chno]));
  135. dev_dbg(ldb->dev, "%s: now: %ld want: %ld\n", __func__,
  136. clk_get_rate(ldb->clk[chno]),
  137. (long int)di_clk);
  138. clk_set_rate(ldb->clk[chno], di_clk);
  139. dev_dbg(ldb->dev, "%s after: %ld\n", __func__,
  140. clk_get_rate(ldb->clk[chno]));
  141. /* set display clock mux to LDB input clock */
  142. ret = clk_set_parent(ldb->clk_sel[mux], ldb->clk[chno]);
  143. if (ret)
  144. dev_err(ldb->dev,
  145. "unable to set di%d parent clock to ldb_di%d\n", mux,
  146. chno);
  147. }
  148. static void imx_ldb_encoder_prepare(struct drm_encoder *encoder)
  149. {
  150. struct imx_ldb_channel *imx_ldb_ch = enc_to_imx_ldb_ch(encoder);
  151. struct imx_ldb *ldb = imx_ldb_ch->ldb;
  152. int dual = ldb->ldb_ctrl & LDB_SPLIT_MODE_EN;
  153. u32 bus_format;
  154. switch (imx_ldb_ch->bus_format) {
  155. default:
  156. dev_warn(ldb->dev,
  157. "could not determine data mapping, default to 18-bit \"spwg\"\n");
  158. /* fallthrough */
  159. case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG:
  160. bus_format = MEDIA_BUS_FMT_RGB666_1X18;
  161. break;
  162. case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG:
  163. bus_format = MEDIA_BUS_FMT_RGB888_1X24;
  164. if (imx_ldb_ch->chno == 0 || dual)
  165. ldb->ldb_ctrl |= LDB_DATA_WIDTH_CH0_24;
  166. if (imx_ldb_ch->chno == 1 || dual)
  167. ldb->ldb_ctrl |= LDB_DATA_WIDTH_CH1_24;
  168. break;
  169. case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA:
  170. bus_format = MEDIA_BUS_FMT_RGB888_1X24;
  171. if (imx_ldb_ch->chno == 0 || dual)
  172. ldb->ldb_ctrl |= LDB_DATA_WIDTH_CH0_24 |
  173. LDB_BIT_MAP_CH0_JEIDA;
  174. if (imx_ldb_ch->chno == 1 || dual)
  175. ldb->ldb_ctrl |= LDB_DATA_WIDTH_CH1_24 |
  176. LDB_BIT_MAP_CH1_JEIDA;
  177. break;
  178. }
  179. imx_drm_set_bus_format(encoder, bus_format);
  180. }
  181. static void imx_ldb_encoder_commit(struct drm_encoder *encoder)
  182. {
  183. struct imx_ldb_channel *imx_ldb_ch = enc_to_imx_ldb_ch(encoder);
  184. struct imx_ldb *ldb = imx_ldb_ch->ldb;
  185. int dual = ldb->ldb_ctrl & LDB_SPLIT_MODE_EN;
  186. int mux = drm_of_encoder_active_port_id(imx_ldb_ch->child, encoder);
  187. drm_panel_prepare(imx_ldb_ch->panel);
  188. if (dual) {
  189. clk_prepare_enable(ldb->clk[0]);
  190. clk_prepare_enable(ldb->clk[1]);
  191. }
  192. if (imx_ldb_ch == &ldb->channel[0] || dual) {
  193. ldb->ldb_ctrl &= ~LDB_CH0_MODE_EN_MASK;
  194. if (mux == 0 || ldb->lvds_mux)
  195. ldb->ldb_ctrl |= LDB_CH0_MODE_EN_TO_DI0;
  196. else if (mux == 1)
  197. ldb->ldb_ctrl |= LDB_CH0_MODE_EN_TO_DI1;
  198. }
  199. if (imx_ldb_ch == &ldb->channel[1] || dual) {
  200. ldb->ldb_ctrl &= ~LDB_CH1_MODE_EN_MASK;
  201. if (mux == 1 || ldb->lvds_mux)
  202. ldb->ldb_ctrl |= LDB_CH1_MODE_EN_TO_DI1;
  203. else if (mux == 0)
  204. ldb->ldb_ctrl |= LDB_CH1_MODE_EN_TO_DI0;
  205. }
  206. if (ldb->lvds_mux) {
  207. const struct bus_mux *lvds_mux = NULL;
  208. if (imx_ldb_ch == &ldb->channel[0])
  209. lvds_mux = &ldb->lvds_mux[0];
  210. else if (imx_ldb_ch == &ldb->channel[1])
  211. lvds_mux = &ldb->lvds_mux[1];
  212. regmap_update_bits(ldb->regmap, lvds_mux->reg, lvds_mux->mask,
  213. mux << lvds_mux->shift);
  214. }
  215. regmap_write(ldb->regmap, IOMUXC_GPR2, ldb->ldb_ctrl);
  216. drm_panel_enable(imx_ldb_ch->panel);
  217. }
  218. static void imx_ldb_encoder_mode_set(struct drm_encoder *encoder,
  219. struct drm_display_mode *orig_mode,
  220. struct drm_display_mode *mode)
  221. {
  222. struct imx_ldb_channel *imx_ldb_ch = enc_to_imx_ldb_ch(encoder);
  223. struct imx_ldb *ldb = imx_ldb_ch->ldb;
  224. int dual = ldb->ldb_ctrl & LDB_SPLIT_MODE_EN;
  225. unsigned long serial_clk;
  226. unsigned long di_clk = mode->clock * 1000;
  227. int mux = drm_of_encoder_active_port_id(imx_ldb_ch->child, encoder);
  228. if (mode->clock > 170000) {
  229. dev_warn(ldb->dev,
  230. "%s: mode exceeds 170 MHz pixel clock\n", __func__);
  231. }
  232. if (mode->clock > 85000 && !dual) {
  233. dev_warn(ldb->dev,
  234. "%s: mode exceeds 85 MHz pixel clock\n", __func__);
  235. }
  236. if (dual) {
  237. serial_clk = 3500UL * mode->clock;
  238. imx_ldb_set_clock(ldb, mux, 0, serial_clk, di_clk);
  239. imx_ldb_set_clock(ldb, mux, 1, serial_clk, di_clk);
  240. } else {
  241. serial_clk = 7000UL * mode->clock;
  242. imx_ldb_set_clock(ldb, mux, imx_ldb_ch->chno, serial_clk,
  243. di_clk);
  244. }
  245. /* FIXME - assumes straight connections DI0 --> CH0, DI1 --> CH1 */
  246. if (imx_ldb_ch == &ldb->channel[0]) {
  247. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  248. ldb->ldb_ctrl |= LDB_DI0_VS_POL_ACT_LOW;
  249. else if (mode->flags & DRM_MODE_FLAG_PVSYNC)
  250. ldb->ldb_ctrl &= ~LDB_DI0_VS_POL_ACT_LOW;
  251. }
  252. if (imx_ldb_ch == &ldb->channel[1]) {
  253. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  254. ldb->ldb_ctrl |= LDB_DI1_VS_POL_ACT_LOW;
  255. else if (mode->flags & DRM_MODE_FLAG_PVSYNC)
  256. ldb->ldb_ctrl &= ~LDB_DI1_VS_POL_ACT_LOW;
  257. }
  258. }
  259. static void imx_ldb_encoder_disable(struct drm_encoder *encoder)
  260. {
  261. struct imx_ldb_channel *imx_ldb_ch = enc_to_imx_ldb_ch(encoder);
  262. struct imx_ldb *ldb = imx_ldb_ch->ldb;
  263. int mux, ret;
  264. /*
  265. * imx_ldb_encoder_disable is called by
  266. * drm_helper_disable_unused_functions without
  267. * the encoder being enabled before.
  268. */
  269. if (imx_ldb_ch == &ldb->channel[0] &&
  270. (ldb->ldb_ctrl & LDB_CH0_MODE_EN_MASK) == 0)
  271. return;
  272. else if (imx_ldb_ch == &ldb->channel[1] &&
  273. (ldb->ldb_ctrl & LDB_CH1_MODE_EN_MASK) == 0)
  274. return;
  275. drm_panel_disable(imx_ldb_ch->panel);
  276. if (imx_ldb_ch == &ldb->channel[0])
  277. ldb->ldb_ctrl &= ~LDB_CH0_MODE_EN_MASK;
  278. else if (imx_ldb_ch == &ldb->channel[1])
  279. ldb->ldb_ctrl &= ~LDB_CH1_MODE_EN_MASK;
  280. regmap_write(ldb->regmap, IOMUXC_GPR2, ldb->ldb_ctrl);
  281. if (ldb->ldb_ctrl & LDB_SPLIT_MODE_EN) {
  282. clk_disable_unprepare(ldb->clk[0]);
  283. clk_disable_unprepare(ldb->clk[1]);
  284. }
  285. if (ldb->lvds_mux) {
  286. const struct bus_mux *lvds_mux = NULL;
  287. if (imx_ldb_ch == &ldb->channel[0])
  288. lvds_mux = &ldb->lvds_mux[0];
  289. else if (imx_ldb_ch == &ldb->channel[1])
  290. lvds_mux = &ldb->lvds_mux[1];
  291. regmap_read(ldb->regmap, lvds_mux->reg, &mux);
  292. mux &= lvds_mux->mask;
  293. mux >>= lvds_mux->shift;
  294. } else {
  295. mux = (imx_ldb_ch == &ldb->channel[0]) ? 0 : 1;
  296. }
  297. /* set display clock mux back to original input clock */
  298. ret = clk_set_parent(ldb->clk_sel[mux], ldb->clk_parent[mux]);
  299. if (ret)
  300. dev_err(ldb->dev,
  301. "unable to set di%d parent clock to original parent\n",
  302. mux);
  303. drm_panel_unprepare(imx_ldb_ch->panel);
  304. }
  305. static const struct drm_connector_funcs imx_ldb_connector_funcs = {
  306. .dpms = drm_helper_connector_dpms,
  307. .fill_modes = drm_helper_probe_single_connector_modes,
  308. .detect = imx_ldb_connector_detect,
  309. .destroy = imx_drm_connector_destroy,
  310. };
  311. static const struct drm_connector_helper_funcs imx_ldb_connector_helper_funcs = {
  312. .get_modes = imx_ldb_connector_get_modes,
  313. .best_encoder = imx_ldb_connector_best_encoder,
  314. };
  315. static const struct drm_encoder_funcs imx_ldb_encoder_funcs = {
  316. .destroy = imx_drm_encoder_destroy,
  317. };
  318. static const struct drm_encoder_helper_funcs imx_ldb_encoder_helper_funcs = {
  319. .dpms = imx_ldb_encoder_dpms,
  320. .prepare = imx_ldb_encoder_prepare,
  321. .commit = imx_ldb_encoder_commit,
  322. .mode_set = imx_ldb_encoder_mode_set,
  323. .disable = imx_ldb_encoder_disable,
  324. };
  325. static int imx_ldb_get_clk(struct imx_ldb *ldb, int chno)
  326. {
  327. char clkname[16];
  328. snprintf(clkname, sizeof(clkname), "di%d", chno);
  329. ldb->clk[chno] = devm_clk_get(ldb->dev, clkname);
  330. if (IS_ERR(ldb->clk[chno]))
  331. return PTR_ERR(ldb->clk[chno]);
  332. snprintf(clkname, sizeof(clkname), "di%d_pll", chno);
  333. ldb->clk_pll[chno] = devm_clk_get(ldb->dev, clkname);
  334. return PTR_ERR_OR_ZERO(ldb->clk_pll[chno]);
  335. }
  336. static int imx_ldb_register(struct drm_device *drm,
  337. struct imx_ldb_channel *imx_ldb_ch)
  338. {
  339. struct imx_ldb *ldb = imx_ldb_ch->ldb;
  340. int ret;
  341. ret = imx_drm_encoder_parse_of(drm, &imx_ldb_ch->encoder,
  342. imx_ldb_ch->child);
  343. if (ret)
  344. return ret;
  345. ret = imx_ldb_get_clk(ldb, imx_ldb_ch->chno);
  346. if (ret)
  347. return ret;
  348. if (ldb->ldb_ctrl & LDB_SPLIT_MODE_EN) {
  349. ret = imx_ldb_get_clk(ldb, 1);
  350. if (ret)
  351. return ret;
  352. }
  353. drm_encoder_helper_add(&imx_ldb_ch->encoder,
  354. &imx_ldb_encoder_helper_funcs);
  355. drm_encoder_init(drm, &imx_ldb_ch->encoder, &imx_ldb_encoder_funcs,
  356. DRM_MODE_ENCODER_LVDS, NULL);
  357. drm_connector_helper_add(&imx_ldb_ch->connector,
  358. &imx_ldb_connector_helper_funcs);
  359. drm_connector_init(drm, &imx_ldb_ch->connector,
  360. &imx_ldb_connector_funcs, DRM_MODE_CONNECTOR_LVDS);
  361. if (imx_ldb_ch->panel)
  362. drm_panel_attach(imx_ldb_ch->panel, &imx_ldb_ch->connector);
  363. drm_mode_connector_attach_encoder(&imx_ldb_ch->connector,
  364. &imx_ldb_ch->encoder);
  365. return 0;
  366. }
  367. enum {
  368. LVDS_BIT_MAP_SPWG,
  369. LVDS_BIT_MAP_JEIDA
  370. };
  371. struct imx_ldb_bit_mapping {
  372. u32 bus_format;
  373. u32 datawidth;
  374. const char * const mapping;
  375. };
  376. static const struct imx_ldb_bit_mapping imx_ldb_bit_mappings[] = {
  377. { MEDIA_BUS_FMT_RGB666_1X7X3_SPWG, 18, "spwg" },
  378. { MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 24, "spwg" },
  379. { MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA, 24, "jeida" },
  380. };
  381. static u32 of_get_bus_format(struct device *dev, struct device_node *np)
  382. {
  383. const char *bm;
  384. u32 datawidth = 0;
  385. int ret, i;
  386. ret = of_property_read_string(np, "fsl,data-mapping", &bm);
  387. if (ret < 0)
  388. return ret;
  389. of_property_read_u32(np, "fsl,data-width", &datawidth);
  390. for (i = 0; i < ARRAY_SIZE(imx_ldb_bit_mappings); i++) {
  391. if (!strcasecmp(bm, imx_ldb_bit_mappings[i].mapping) &&
  392. datawidth == imx_ldb_bit_mappings[i].datawidth)
  393. return imx_ldb_bit_mappings[i].bus_format;
  394. }
  395. dev_err(dev, "invalid data mapping: %d-bit \"%s\"\n", datawidth, bm);
  396. return -ENOENT;
  397. }
  398. static struct bus_mux imx6q_lvds_mux[2] = {
  399. {
  400. .reg = IOMUXC_GPR3,
  401. .shift = 6,
  402. .mask = IMX6Q_GPR3_LVDS0_MUX_CTL_MASK,
  403. }, {
  404. .reg = IOMUXC_GPR3,
  405. .shift = 8,
  406. .mask = IMX6Q_GPR3_LVDS1_MUX_CTL_MASK,
  407. }
  408. };
  409. /*
  410. * For a device declaring compatible = "fsl,imx6q-ldb", "fsl,imx53-ldb",
  411. * of_match_device will walk through this list and take the first entry
  412. * matching any of its compatible values. Therefore, the more generic
  413. * entries (in this case fsl,imx53-ldb) need to be ordered last.
  414. */
  415. static const struct of_device_id imx_ldb_dt_ids[] = {
  416. { .compatible = "fsl,imx6q-ldb", .data = imx6q_lvds_mux, },
  417. { .compatible = "fsl,imx53-ldb", .data = NULL, },
  418. { }
  419. };
  420. MODULE_DEVICE_TABLE(of, imx_ldb_dt_ids);
  421. static int imx_ldb_bind(struct device *dev, struct device *master, void *data)
  422. {
  423. struct drm_device *drm = data;
  424. struct device_node *np = dev->of_node;
  425. const struct of_device_id *of_id =
  426. of_match_device(imx_ldb_dt_ids, dev);
  427. struct device_node *child;
  428. const u8 *edidp;
  429. struct imx_ldb *imx_ldb;
  430. int dual;
  431. int ret;
  432. int i;
  433. imx_ldb = devm_kzalloc(dev, sizeof(*imx_ldb), GFP_KERNEL);
  434. if (!imx_ldb)
  435. return -ENOMEM;
  436. imx_ldb->regmap = syscon_regmap_lookup_by_phandle(np, "gpr");
  437. if (IS_ERR(imx_ldb->regmap)) {
  438. dev_err(dev, "failed to get parent regmap\n");
  439. return PTR_ERR(imx_ldb->regmap);
  440. }
  441. imx_ldb->dev = dev;
  442. if (of_id)
  443. imx_ldb->lvds_mux = of_id->data;
  444. dual = of_property_read_bool(np, "fsl,dual-channel");
  445. if (dual)
  446. imx_ldb->ldb_ctrl |= LDB_SPLIT_MODE_EN;
  447. /*
  448. * There are three different possible clock mux configurations:
  449. * i.MX53: ipu1_di0_sel, ipu1_di1_sel
  450. * i.MX6q: ipu1_di0_sel, ipu1_di1_sel, ipu2_di0_sel, ipu2_di1_sel
  451. * i.MX6dl: ipu1_di0_sel, ipu1_di1_sel, lcdif_sel
  452. * Map them all to di0_sel...di3_sel.
  453. */
  454. for (i = 0; i < 4; i++) {
  455. char clkname[16];
  456. sprintf(clkname, "di%d_sel", i);
  457. imx_ldb->clk_sel[i] = devm_clk_get(imx_ldb->dev, clkname);
  458. if (IS_ERR(imx_ldb->clk_sel[i])) {
  459. ret = PTR_ERR(imx_ldb->clk_sel[i]);
  460. imx_ldb->clk_sel[i] = NULL;
  461. break;
  462. }
  463. imx_ldb->clk_parent[i] = clk_get_parent(imx_ldb->clk_sel[i]);
  464. }
  465. if (i == 0)
  466. return ret;
  467. for_each_child_of_node(np, child) {
  468. struct imx_ldb_channel *channel;
  469. struct device_node *ddc_node;
  470. struct device_node *ep;
  471. ret = of_property_read_u32(child, "reg", &i);
  472. if (ret || i < 0 || i > 1)
  473. return -EINVAL;
  474. if (dual && i > 0) {
  475. dev_warn(dev, "dual-channel mode, ignoring second output\n");
  476. continue;
  477. }
  478. if (!of_device_is_available(child))
  479. continue;
  480. channel = &imx_ldb->channel[i];
  481. channel->ldb = imx_ldb;
  482. channel->chno = i;
  483. channel->child = child;
  484. /*
  485. * The output port is port@4 with an external 4-port mux or
  486. * port@2 with the internal 2-port mux.
  487. */
  488. ep = of_graph_get_endpoint_by_regs(child,
  489. imx_ldb->lvds_mux ? 4 : 2,
  490. -1);
  491. if (ep) {
  492. struct device_node *remote;
  493. remote = of_graph_get_remote_port_parent(ep);
  494. of_node_put(ep);
  495. if (remote)
  496. channel->panel = of_drm_find_panel(remote);
  497. else
  498. return -EPROBE_DEFER;
  499. of_node_put(remote);
  500. if (!channel->panel) {
  501. dev_err(dev, "panel not found: %s\n",
  502. remote->full_name);
  503. return -EPROBE_DEFER;
  504. }
  505. }
  506. ddc_node = of_parse_phandle(child, "ddc-i2c-bus", 0);
  507. if (ddc_node) {
  508. channel->ddc = of_find_i2c_adapter_by_node(ddc_node);
  509. of_node_put(ddc_node);
  510. if (!channel->ddc) {
  511. dev_warn(dev, "failed to get ddc i2c adapter\n");
  512. return -EPROBE_DEFER;
  513. }
  514. }
  515. if (!channel->ddc) {
  516. /* if no DDC available, fallback to hardcoded EDID */
  517. dev_dbg(dev, "no ddc available\n");
  518. edidp = of_get_property(child, "edid",
  519. &channel->edid_len);
  520. if (edidp) {
  521. channel->edid = kmemdup(edidp,
  522. channel->edid_len,
  523. GFP_KERNEL);
  524. } else if (!channel->panel) {
  525. /* fallback to display-timings node */
  526. ret = of_get_drm_display_mode(child,
  527. &channel->mode,
  528. OF_USE_NATIVE_MODE);
  529. if (!ret)
  530. channel->mode_valid = 1;
  531. }
  532. }
  533. channel->bus_format = of_get_bus_format(dev, child);
  534. if (channel->bus_format == -EINVAL) {
  535. /*
  536. * If no bus format was specified in the device tree,
  537. * we can still get it from the connected panel later.
  538. */
  539. if (channel->panel && channel->panel->funcs &&
  540. channel->panel->funcs->get_modes)
  541. channel->bus_format = 0;
  542. }
  543. if (channel->bus_format < 0) {
  544. dev_err(dev, "could not determine data mapping: %d\n",
  545. channel->bus_format);
  546. return channel->bus_format;
  547. }
  548. ret = imx_ldb_register(drm, channel);
  549. if (ret)
  550. return ret;
  551. }
  552. dev_set_drvdata(dev, imx_ldb);
  553. return 0;
  554. }
  555. static void imx_ldb_unbind(struct device *dev, struct device *master,
  556. void *data)
  557. {
  558. struct imx_ldb *imx_ldb = dev_get_drvdata(dev);
  559. int i;
  560. for (i = 0; i < 2; i++) {
  561. struct imx_ldb_channel *channel = &imx_ldb->channel[i];
  562. if (!channel->connector.funcs)
  563. continue;
  564. channel->connector.funcs->destroy(&channel->connector);
  565. channel->encoder.funcs->destroy(&channel->encoder);
  566. kfree(channel->edid);
  567. i2c_put_adapter(channel->ddc);
  568. }
  569. }
  570. static const struct component_ops imx_ldb_ops = {
  571. .bind = imx_ldb_bind,
  572. .unbind = imx_ldb_unbind,
  573. };
  574. static int imx_ldb_probe(struct platform_device *pdev)
  575. {
  576. return component_add(&pdev->dev, &imx_ldb_ops);
  577. }
  578. static int imx_ldb_remove(struct platform_device *pdev)
  579. {
  580. component_del(&pdev->dev, &imx_ldb_ops);
  581. return 0;
  582. }
  583. static struct platform_driver imx_ldb_driver = {
  584. .probe = imx_ldb_probe,
  585. .remove = imx_ldb_remove,
  586. .driver = {
  587. .of_match_table = imx_ldb_dt_ids,
  588. .name = DRIVER_NAME,
  589. },
  590. };
  591. module_platform_driver(imx_ldb_driver);
  592. MODULE_DESCRIPTION("i.MX LVDS driver");
  593. MODULE_AUTHOR("Sascha Hauer, Pengutronix");
  594. MODULE_LICENSE("GPL");
  595. MODULE_ALIAS("platform:" DRIVER_NAME);