cik_sdma.c 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_ucode.h"
  28. #include "amdgpu_trace.h"
  29. #include "cikd.h"
  30. #include "cik.h"
  31. #include "bif/bif_4_1_d.h"
  32. #include "bif/bif_4_1_sh_mask.h"
  33. #include "gca/gfx_7_2_d.h"
  34. #include "gca/gfx_7_2_enum.h"
  35. #include "gca/gfx_7_2_sh_mask.h"
  36. #include "gmc/gmc_7_1_d.h"
  37. #include "gmc/gmc_7_1_sh_mask.h"
  38. #include "oss/oss_2_0_d.h"
  39. #include "oss/oss_2_0_sh_mask.h"
  40. static const u32 sdma_offsets[SDMA_MAX_INSTANCE] =
  41. {
  42. SDMA0_REGISTER_OFFSET,
  43. SDMA1_REGISTER_OFFSET
  44. };
  45. static void cik_sdma_set_ring_funcs(struct amdgpu_device *adev);
  46. static void cik_sdma_set_irq_funcs(struct amdgpu_device *adev);
  47. static void cik_sdma_set_buffer_funcs(struct amdgpu_device *adev);
  48. static void cik_sdma_set_vm_pte_funcs(struct amdgpu_device *adev);
  49. MODULE_FIRMWARE("radeon/bonaire_sdma.bin");
  50. MODULE_FIRMWARE("radeon/bonaire_sdma1.bin");
  51. MODULE_FIRMWARE("radeon/hawaii_sdma.bin");
  52. MODULE_FIRMWARE("radeon/hawaii_sdma1.bin");
  53. MODULE_FIRMWARE("radeon/kaveri_sdma.bin");
  54. MODULE_FIRMWARE("radeon/kaveri_sdma1.bin");
  55. MODULE_FIRMWARE("radeon/kabini_sdma.bin");
  56. MODULE_FIRMWARE("radeon/kabini_sdma1.bin");
  57. MODULE_FIRMWARE("radeon/mullins_sdma.bin");
  58. MODULE_FIRMWARE("radeon/mullins_sdma1.bin");
  59. u32 amdgpu_cik_gpu_check_soft_reset(struct amdgpu_device *adev);
  60. /*
  61. * sDMA - System DMA
  62. * Starting with CIK, the GPU has new asynchronous
  63. * DMA engines. These engines are used for compute
  64. * and gfx. There are two DMA engines (SDMA0, SDMA1)
  65. * and each one supports 1 ring buffer used for gfx
  66. * and 2 queues used for compute.
  67. *
  68. * The programming model is very similar to the CP
  69. * (ring buffer, IBs, etc.), but sDMA has it's own
  70. * packet format that is different from the PM4 format
  71. * used by the CP. sDMA supports copying data, writing
  72. * embedded data, solid fills, and a number of other
  73. * things. It also has support for tiling/detiling of
  74. * buffers.
  75. */
  76. /**
  77. * cik_sdma_init_microcode - load ucode images from disk
  78. *
  79. * @adev: amdgpu_device pointer
  80. *
  81. * Use the firmware interface to load the ucode images into
  82. * the driver (not loaded into hw).
  83. * Returns 0 on success, error on failure.
  84. */
  85. static int cik_sdma_init_microcode(struct amdgpu_device *adev)
  86. {
  87. const char *chip_name;
  88. char fw_name[30];
  89. int err, i;
  90. DRM_DEBUG("\n");
  91. switch (adev->asic_type) {
  92. case CHIP_BONAIRE:
  93. chip_name = "bonaire";
  94. break;
  95. case CHIP_HAWAII:
  96. chip_name = "hawaii";
  97. break;
  98. case CHIP_KAVERI:
  99. chip_name = "kaveri";
  100. break;
  101. case CHIP_KABINI:
  102. chip_name = "kabini";
  103. break;
  104. case CHIP_MULLINS:
  105. chip_name = "mullins";
  106. break;
  107. default: BUG();
  108. }
  109. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  110. if (i == 0)
  111. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma.bin", chip_name);
  112. else
  113. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma1.bin", chip_name);
  114. err = request_firmware(&adev->sdma[i].fw, fw_name, adev->dev);
  115. if (err)
  116. goto out;
  117. err = amdgpu_ucode_validate(adev->sdma[i].fw);
  118. }
  119. out:
  120. if (err) {
  121. printk(KERN_ERR
  122. "cik_sdma: Failed to load firmware \"%s\"\n",
  123. fw_name);
  124. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  125. release_firmware(adev->sdma[i].fw);
  126. adev->sdma[i].fw = NULL;
  127. }
  128. }
  129. return err;
  130. }
  131. /**
  132. * cik_sdma_ring_get_rptr - get the current read pointer
  133. *
  134. * @ring: amdgpu ring pointer
  135. *
  136. * Get the current rptr from the hardware (CIK+).
  137. */
  138. static uint32_t cik_sdma_ring_get_rptr(struct amdgpu_ring *ring)
  139. {
  140. u32 rptr;
  141. rptr = ring->adev->wb.wb[ring->rptr_offs];
  142. return (rptr & 0x3fffc) >> 2;
  143. }
  144. /**
  145. * cik_sdma_ring_get_wptr - get the current write pointer
  146. *
  147. * @ring: amdgpu ring pointer
  148. *
  149. * Get the current wptr from the hardware (CIK+).
  150. */
  151. static uint32_t cik_sdma_ring_get_wptr(struct amdgpu_ring *ring)
  152. {
  153. struct amdgpu_device *adev = ring->adev;
  154. u32 me = (ring == &adev->sdma[0].ring) ? 0 : 1;
  155. return (RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me]) & 0x3fffc) >> 2;
  156. }
  157. /**
  158. * cik_sdma_ring_set_wptr - commit the write pointer
  159. *
  160. * @ring: amdgpu ring pointer
  161. *
  162. * Write the wptr back to the hardware (CIK+).
  163. */
  164. static void cik_sdma_ring_set_wptr(struct amdgpu_ring *ring)
  165. {
  166. struct amdgpu_device *adev = ring->adev;
  167. u32 me = (ring == &adev->sdma[0].ring) ? 0 : 1;
  168. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me], (ring->wptr << 2) & 0x3fffc);
  169. }
  170. /**
  171. * cik_sdma_ring_emit_ib - Schedule an IB on the DMA engine
  172. *
  173. * @ring: amdgpu ring pointer
  174. * @ib: IB object to schedule
  175. *
  176. * Schedule an IB in the DMA ring (CIK).
  177. */
  178. static void cik_sdma_ring_emit_ib(struct amdgpu_ring *ring,
  179. struct amdgpu_ib *ib)
  180. {
  181. u32 extra_bits = (ib->vm ? ib->vm->ids[ring->idx].id : 0) & 0xf;
  182. u32 next_rptr = ring->wptr + 5;
  183. while ((next_rptr & 7) != 4)
  184. next_rptr++;
  185. next_rptr += 4;
  186. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
  187. amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  188. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  189. amdgpu_ring_write(ring, 1); /* number of DWs to follow */
  190. amdgpu_ring_write(ring, next_rptr);
  191. /* IB packet must end on a 8 DW boundary */
  192. while ((ring->wptr & 7) != 4)
  193. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
  194. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_INDIRECT_BUFFER, 0, extra_bits));
  195. amdgpu_ring_write(ring, ib->gpu_addr & 0xffffffe0); /* base must be 32 byte aligned */
  196. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xffffffff);
  197. amdgpu_ring_write(ring, ib->length_dw);
  198. }
  199. /**
  200. * cik_sdma_ring_emit_hdp_flush - emit an hdp flush on the DMA ring
  201. *
  202. * @ring: amdgpu ring pointer
  203. *
  204. * Emit an hdp flush packet on the requested DMA ring.
  205. */
  206. static void cik_sdma_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  207. {
  208. u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(1) |
  209. SDMA_POLL_REG_MEM_EXTRA_FUNC(3)); /* == */
  210. u32 ref_and_mask;
  211. if (ring == &ring->adev->sdma[0].ring)
  212. ref_and_mask = GPU_HDP_FLUSH_DONE__SDMA0_MASK;
  213. else
  214. ref_and_mask = GPU_HDP_FLUSH_DONE__SDMA1_MASK;
  215. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
  216. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE << 2);
  217. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ << 2);
  218. amdgpu_ring_write(ring, ref_and_mask); /* reference */
  219. amdgpu_ring_write(ring, ref_and_mask); /* mask */
  220. amdgpu_ring_write(ring, (0xfff << 16) | 10); /* retry count, poll interval */
  221. }
  222. /**
  223. * cik_sdma_ring_emit_fence - emit a fence on the DMA ring
  224. *
  225. * @ring: amdgpu ring pointer
  226. * @fence: amdgpu fence object
  227. *
  228. * Add a DMA fence packet to the ring to write
  229. * the fence seq number and DMA trap packet to generate
  230. * an interrupt if needed (CIK).
  231. */
  232. static void cik_sdma_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  233. unsigned flags)
  234. {
  235. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  236. /* write the fence */
  237. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
  238. amdgpu_ring_write(ring, lower_32_bits(addr));
  239. amdgpu_ring_write(ring, upper_32_bits(addr));
  240. amdgpu_ring_write(ring, lower_32_bits(seq));
  241. /* optionally write high bits as well */
  242. if (write64bit) {
  243. addr += 4;
  244. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
  245. amdgpu_ring_write(ring, lower_32_bits(addr));
  246. amdgpu_ring_write(ring, upper_32_bits(addr));
  247. amdgpu_ring_write(ring, upper_32_bits(seq));
  248. }
  249. /* generate an interrupt */
  250. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_TRAP, 0, 0));
  251. }
  252. /**
  253. * cik_sdma_ring_emit_semaphore - emit a semaphore on the dma ring
  254. *
  255. * @ring: amdgpu_ring structure holding ring information
  256. * @semaphore: amdgpu semaphore object
  257. * @emit_wait: wait or signal semaphore
  258. *
  259. * Add a DMA semaphore packet to the ring wait on or signal
  260. * other rings (CIK).
  261. */
  262. static bool cik_sdma_ring_emit_semaphore(struct amdgpu_ring *ring,
  263. struct amdgpu_semaphore *semaphore,
  264. bool emit_wait)
  265. {
  266. u64 addr = semaphore->gpu_addr;
  267. u32 extra_bits = emit_wait ? 0 : SDMA_SEMAPHORE_EXTRA_S;
  268. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SEMAPHORE, 0, extra_bits));
  269. amdgpu_ring_write(ring, addr & 0xfffffff8);
  270. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  271. return true;
  272. }
  273. /**
  274. * cik_sdma_gfx_stop - stop the gfx async dma engines
  275. *
  276. * @adev: amdgpu_device pointer
  277. *
  278. * Stop the gfx async dma ring buffers (CIK).
  279. */
  280. static void cik_sdma_gfx_stop(struct amdgpu_device *adev)
  281. {
  282. struct amdgpu_ring *sdma0 = &adev->sdma[0].ring;
  283. struct amdgpu_ring *sdma1 = &adev->sdma[1].ring;
  284. u32 rb_cntl;
  285. int i;
  286. if ((adev->mman.buffer_funcs_ring == sdma0) ||
  287. (adev->mman.buffer_funcs_ring == sdma1))
  288. amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
  289. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  290. rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
  291. rb_cntl &= ~SDMA0_GFX_RB_CNTL__RB_ENABLE_MASK;
  292. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  293. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], 0);
  294. }
  295. sdma0->ready = false;
  296. sdma1->ready = false;
  297. }
  298. /**
  299. * cik_sdma_rlc_stop - stop the compute async dma engines
  300. *
  301. * @adev: amdgpu_device pointer
  302. *
  303. * Stop the compute async dma queues (CIK).
  304. */
  305. static void cik_sdma_rlc_stop(struct amdgpu_device *adev)
  306. {
  307. /* XXX todo */
  308. }
  309. /**
  310. * cik_sdma_enable - stop the async dma engines
  311. *
  312. * @adev: amdgpu_device pointer
  313. * @enable: enable/disable the DMA MEs.
  314. *
  315. * Halt or unhalt the async dma engines (CIK).
  316. */
  317. static void cik_sdma_enable(struct amdgpu_device *adev, bool enable)
  318. {
  319. u32 me_cntl;
  320. int i;
  321. if (enable == false) {
  322. cik_sdma_gfx_stop(adev);
  323. cik_sdma_rlc_stop(adev);
  324. }
  325. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  326. me_cntl = RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]);
  327. if (enable)
  328. me_cntl &= ~SDMA0_F32_CNTL__HALT_MASK;
  329. else
  330. me_cntl |= SDMA0_F32_CNTL__HALT_MASK;
  331. WREG32(mmSDMA0_F32_CNTL + sdma_offsets[i], me_cntl);
  332. }
  333. }
  334. /**
  335. * cik_sdma_gfx_resume - setup and start the async dma engines
  336. *
  337. * @adev: amdgpu_device pointer
  338. *
  339. * Set up the gfx DMA ring buffers and enable them (CIK).
  340. * Returns 0 for success, error for failure.
  341. */
  342. static int cik_sdma_gfx_resume(struct amdgpu_device *adev)
  343. {
  344. struct amdgpu_ring *ring;
  345. u32 rb_cntl, ib_cntl;
  346. u32 rb_bufsz;
  347. u32 wb_offset;
  348. int i, j, r;
  349. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  350. ring = &adev->sdma[i].ring;
  351. wb_offset = (ring->rptr_offs * 4);
  352. mutex_lock(&adev->srbm_mutex);
  353. for (j = 0; j < 16; j++) {
  354. cik_srbm_select(adev, 0, 0, 0, j);
  355. /* SDMA GFX */
  356. WREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i], 0);
  357. WREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i], 0);
  358. /* XXX SDMA RLC - todo */
  359. }
  360. cik_srbm_select(adev, 0, 0, 0, 0);
  361. mutex_unlock(&adev->srbm_mutex);
  362. WREG32(mmSDMA0_SEM_INCOMPLETE_TIMER_CNTL + sdma_offsets[i], 0);
  363. WREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0);
  364. /* Set ring buffer size in dwords */
  365. rb_bufsz = order_base_2(ring->ring_size / 4);
  366. rb_cntl = rb_bufsz << 1;
  367. #ifdef __BIG_ENDIAN
  368. rb_cntl |= SDMA0_GFX_RB_CNTL__RB_SWAP_ENABLE_MASK |
  369. SDMA0_GFX_RB_CNTL__RPTR_WRITEBACK_SWAP_ENABLE_MASK;
  370. #endif
  371. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  372. /* Initialize the ring buffer's read and write pointers */
  373. WREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i], 0);
  374. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], 0);
  375. /* set the wb address whether it's enabled or not */
  376. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i],
  377. upper_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
  378. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i],
  379. ((adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC));
  380. rb_cntl |= SDMA0_GFX_RB_CNTL__RPTR_WRITEBACK_ENABLE_MASK;
  381. WREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i], ring->gpu_addr >> 8);
  382. WREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i], ring->gpu_addr >> 40);
  383. ring->wptr = 0;
  384. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], ring->wptr << 2);
  385. /* enable DMA RB */
  386. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i],
  387. rb_cntl | SDMA0_GFX_RB_CNTL__RB_ENABLE_MASK);
  388. ib_cntl = SDMA0_GFX_IB_CNTL__IB_ENABLE_MASK;
  389. #ifdef __BIG_ENDIAN
  390. ib_cntl |= SDMA0_GFX_IB_CNTL__IB_SWAP_ENABLE_MASK;
  391. #endif
  392. /* enable DMA IBs */
  393. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
  394. ring->ready = true;
  395. r = amdgpu_ring_test_ring(ring);
  396. if (r) {
  397. ring->ready = false;
  398. return r;
  399. }
  400. if (adev->mman.buffer_funcs_ring == ring)
  401. amdgpu_ttm_set_active_vram_size(adev, adev->mc.real_vram_size);
  402. }
  403. return 0;
  404. }
  405. /**
  406. * cik_sdma_rlc_resume - setup and start the async dma engines
  407. *
  408. * @adev: amdgpu_device pointer
  409. *
  410. * Set up the compute DMA queues and enable them (CIK).
  411. * Returns 0 for success, error for failure.
  412. */
  413. static int cik_sdma_rlc_resume(struct amdgpu_device *adev)
  414. {
  415. /* XXX todo */
  416. return 0;
  417. }
  418. /**
  419. * cik_sdma_load_microcode - load the sDMA ME ucode
  420. *
  421. * @adev: amdgpu_device pointer
  422. *
  423. * Loads the sDMA0/1 ucode.
  424. * Returns 0 for success, -EINVAL if the ucode is not available.
  425. */
  426. static int cik_sdma_load_microcode(struct amdgpu_device *adev)
  427. {
  428. const struct sdma_firmware_header_v1_0 *hdr;
  429. const __le32 *fw_data;
  430. u32 fw_size;
  431. int i, j;
  432. if (!adev->sdma[0].fw || !adev->sdma[1].fw)
  433. return -EINVAL;
  434. /* halt the MEs */
  435. cik_sdma_enable(adev, false);
  436. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  437. hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma[i].fw->data;
  438. amdgpu_ucode_print_sdma_hdr(&hdr->header);
  439. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  440. adev->sdma[i].fw_version = le32_to_cpu(hdr->header.ucode_version);
  441. adev->sdma[i].feature_version = le32_to_cpu(hdr->ucode_feature_version);
  442. fw_data = (const __le32 *)
  443. (adev->sdma[i].fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  444. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], 0);
  445. for (j = 0; j < fw_size; j++)
  446. WREG32(mmSDMA0_UCODE_DATA + sdma_offsets[i], le32_to_cpup(fw_data++));
  447. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], adev->sdma[i].fw_version);
  448. }
  449. return 0;
  450. }
  451. /**
  452. * cik_sdma_start - setup and start the async dma engines
  453. *
  454. * @adev: amdgpu_device pointer
  455. *
  456. * Set up the DMA engines and enable them (CIK).
  457. * Returns 0 for success, error for failure.
  458. */
  459. static int cik_sdma_start(struct amdgpu_device *adev)
  460. {
  461. int r;
  462. r = cik_sdma_load_microcode(adev);
  463. if (r)
  464. return r;
  465. /* unhalt the MEs */
  466. cik_sdma_enable(adev, true);
  467. /* start the gfx rings and rlc compute queues */
  468. r = cik_sdma_gfx_resume(adev);
  469. if (r)
  470. return r;
  471. r = cik_sdma_rlc_resume(adev);
  472. if (r)
  473. return r;
  474. return 0;
  475. }
  476. /**
  477. * cik_sdma_ring_test_ring - simple async dma engine test
  478. *
  479. * @ring: amdgpu_ring structure holding ring information
  480. *
  481. * Test the DMA engine by writing using it to write an
  482. * value to memory. (CIK).
  483. * Returns 0 for success, error for failure.
  484. */
  485. static int cik_sdma_ring_test_ring(struct amdgpu_ring *ring)
  486. {
  487. struct amdgpu_device *adev = ring->adev;
  488. unsigned i;
  489. unsigned index;
  490. int r;
  491. u32 tmp;
  492. u64 gpu_addr;
  493. r = amdgpu_wb_get(adev, &index);
  494. if (r) {
  495. dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
  496. return r;
  497. }
  498. gpu_addr = adev->wb.gpu_addr + (index * 4);
  499. tmp = 0xCAFEDEAD;
  500. adev->wb.wb[index] = cpu_to_le32(tmp);
  501. r = amdgpu_ring_lock(ring, 5);
  502. if (r) {
  503. DRM_ERROR("amdgpu: dma failed to lock ring %d (%d).\n", ring->idx, r);
  504. amdgpu_wb_free(adev, index);
  505. return r;
  506. }
  507. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
  508. amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
  509. amdgpu_ring_write(ring, upper_32_bits(gpu_addr));
  510. amdgpu_ring_write(ring, 1); /* number of DWs to follow */
  511. amdgpu_ring_write(ring, 0xDEADBEEF);
  512. amdgpu_ring_unlock_commit(ring);
  513. for (i = 0; i < adev->usec_timeout; i++) {
  514. tmp = le32_to_cpu(adev->wb.wb[index]);
  515. if (tmp == 0xDEADBEEF)
  516. break;
  517. DRM_UDELAY(1);
  518. }
  519. if (i < adev->usec_timeout) {
  520. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  521. } else {
  522. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  523. ring->idx, tmp);
  524. r = -EINVAL;
  525. }
  526. amdgpu_wb_free(adev, index);
  527. return r;
  528. }
  529. /**
  530. * cik_sdma_ring_test_ib - test an IB on the DMA engine
  531. *
  532. * @ring: amdgpu_ring structure holding ring information
  533. *
  534. * Test a simple IB in the DMA ring (CIK).
  535. * Returns 0 on success, error on failure.
  536. */
  537. static int cik_sdma_ring_test_ib(struct amdgpu_ring *ring)
  538. {
  539. struct amdgpu_device *adev = ring->adev;
  540. struct amdgpu_ib ib;
  541. struct fence *f = NULL;
  542. unsigned i;
  543. unsigned index;
  544. int r;
  545. u32 tmp = 0;
  546. u64 gpu_addr;
  547. r = amdgpu_wb_get(adev, &index);
  548. if (r) {
  549. dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
  550. return r;
  551. }
  552. gpu_addr = adev->wb.gpu_addr + (index * 4);
  553. tmp = 0xCAFEDEAD;
  554. adev->wb.wb[index] = cpu_to_le32(tmp);
  555. memset(&ib, 0, sizeof(ib));
  556. r = amdgpu_ib_get(ring, NULL, 256, &ib);
  557. if (r) {
  558. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  559. goto err0;
  560. }
  561. ib.ptr[0] = SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  562. ib.ptr[1] = lower_32_bits(gpu_addr);
  563. ib.ptr[2] = upper_32_bits(gpu_addr);
  564. ib.ptr[3] = 1;
  565. ib.ptr[4] = 0xDEADBEEF;
  566. ib.length_dw = 5;
  567. r = amdgpu_sched_ib_submit_kernel_helper(adev, ring, &ib, 1, NULL,
  568. AMDGPU_FENCE_OWNER_UNDEFINED,
  569. &f);
  570. if (r)
  571. goto err1;
  572. r = fence_wait(f, false);
  573. if (r) {
  574. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  575. goto err1;
  576. }
  577. for (i = 0; i < adev->usec_timeout; i++) {
  578. tmp = le32_to_cpu(adev->wb.wb[index]);
  579. if (tmp == 0xDEADBEEF)
  580. break;
  581. DRM_UDELAY(1);
  582. }
  583. if (i < adev->usec_timeout) {
  584. DRM_INFO("ib test on ring %d succeeded in %u usecs\n",
  585. ring->idx, i);
  586. goto err1;
  587. } else {
  588. DRM_ERROR("amdgpu: ib test failed (0x%08X)\n", tmp);
  589. r = -EINVAL;
  590. }
  591. err1:
  592. fence_put(f);
  593. amdgpu_ib_free(adev, &ib);
  594. err0:
  595. amdgpu_wb_free(adev, index);
  596. return r;
  597. }
  598. /**
  599. * cik_sdma_vm_copy_pages - update PTEs by copying them from the GART
  600. *
  601. * @ib: indirect buffer to fill with commands
  602. * @pe: addr of the page entry
  603. * @src: src addr to copy from
  604. * @count: number of page entries to update
  605. *
  606. * Update PTEs by copying them from the GART using sDMA (CIK).
  607. */
  608. static void cik_sdma_vm_copy_pte(struct amdgpu_ib *ib,
  609. uint64_t pe, uint64_t src,
  610. unsigned count)
  611. {
  612. while (count) {
  613. unsigned bytes = count * 8;
  614. if (bytes > 0x1FFFF8)
  615. bytes = 0x1FFFF8;
  616. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_COPY,
  617. SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  618. ib->ptr[ib->length_dw++] = bytes;
  619. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  620. ib->ptr[ib->length_dw++] = lower_32_bits(src);
  621. ib->ptr[ib->length_dw++] = upper_32_bits(src);
  622. ib->ptr[ib->length_dw++] = lower_32_bits(pe);
  623. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  624. pe += bytes;
  625. src += bytes;
  626. count -= bytes / 8;
  627. }
  628. }
  629. /**
  630. * cik_sdma_vm_write_pages - update PTEs by writing them manually
  631. *
  632. * @ib: indirect buffer to fill with commands
  633. * @pe: addr of the page entry
  634. * @addr: dst addr to write into pe
  635. * @count: number of page entries to update
  636. * @incr: increase next addr by incr bytes
  637. * @flags: access flags
  638. *
  639. * Update PTEs by writing them manually using sDMA (CIK).
  640. */
  641. static void cik_sdma_vm_write_pte(struct amdgpu_ib *ib,
  642. uint64_t pe,
  643. uint64_t addr, unsigned count,
  644. uint32_t incr, uint32_t flags)
  645. {
  646. uint64_t value;
  647. unsigned ndw;
  648. while (count) {
  649. ndw = count * 2;
  650. if (ndw > 0xFFFFE)
  651. ndw = 0xFFFFE;
  652. /* for non-physically contiguous pages (system) */
  653. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_WRITE,
  654. SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  655. ib->ptr[ib->length_dw++] = pe;
  656. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  657. ib->ptr[ib->length_dw++] = ndw;
  658. for (; ndw > 0; ndw -= 2, --count, pe += 8) {
  659. if (flags & AMDGPU_PTE_SYSTEM) {
  660. value = amdgpu_vm_map_gart(ib->ring->adev, addr);
  661. value &= 0xFFFFFFFFFFFFF000ULL;
  662. } else if (flags & AMDGPU_PTE_VALID) {
  663. value = addr;
  664. } else {
  665. value = 0;
  666. }
  667. addr += incr;
  668. value |= flags;
  669. ib->ptr[ib->length_dw++] = value;
  670. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  671. }
  672. }
  673. }
  674. /**
  675. * cik_sdma_vm_set_pages - update the page tables using sDMA
  676. *
  677. * @ib: indirect buffer to fill with commands
  678. * @pe: addr of the page entry
  679. * @addr: dst addr to write into pe
  680. * @count: number of page entries to update
  681. * @incr: increase next addr by incr bytes
  682. * @flags: access flags
  683. *
  684. * Update the page tables using sDMA (CIK).
  685. */
  686. static void cik_sdma_vm_set_pte_pde(struct amdgpu_ib *ib,
  687. uint64_t pe,
  688. uint64_t addr, unsigned count,
  689. uint32_t incr, uint32_t flags)
  690. {
  691. uint64_t value;
  692. unsigned ndw;
  693. while (count) {
  694. ndw = count;
  695. if (ndw > 0x7FFFF)
  696. ndw = 0x7FFFF;
  697. if (flags & AMDGPU_PTE_VALID)
  698. value = addr;
  699. else
  700. value = 0;
  701. /* for physically contiguous pages (vram) */
  702. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_GENERATE_PTE_PDE, 0, 0);
  703. ib->ptr[ib->length_dw++] = pe; /* dst addr */
  704. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  705. ib->ptr[ib->length_dw++] = flags; /* mask */
  706. ib->ptr[ib->length_dw++] = 0;
  707. ib->ptr[ib->length_dw++] = value; /* value */
  708. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  709. ib->ptr[ib->length_dw++] = incr; /* increment size */
  710. ib->ptr[ib->length_dw++] = 0;
  711. ib->ptr[ib->length_dw++] = ndw; /* number of entries */
  712. pe += ndw * 8;
  713. addr += ndw * incr;
  714. count -= ndw;
  715. }
  716. }
  717. /**
  718. * cik_sdma_vm_pad_ib - pad the IB to the required number of dw
  719. *
  720. * @ib: indirect buffer to fill with padding
  721. *
  722. */
  723. static void cik_sdma_vm_pad_ib(struct amdgpu_ib *ib)
  724. {
  725. while (ib->length_dw & 0x7)
  726. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0);
  727. }
  728. /**
  729. * cik_sdma_ring_emit_vm_flush - cik vm flush using sDMA
  730. *
  731. * @ring: amdgpu_ring pointer
  732. * @vm: amdgpu_vm pointer
  733. *
  734. * Update the page table base and flush the VM TLB
  735. * using sDMA (CIK).
  736. */
  737. static void cik_sdma_ring_emit_vm_flush(struct amdgpu_ring *ring,
  738. unsigned vm_id, uint64_t pd_addr)
  739. {
  740. u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(0) |
  741. SDMA_POLL_REG_MEM_EXTRA_FUNC(0)); /* always */
  742. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  743. if (vm_id < 8) {
  744. amdgpu_ring_write(ring, (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  745. } else {
  746. amdgpu_ring_write(ring, (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  747. }
  748. amdgpu_ring_write(ring, pd_addr >> 12);
  749. /* flush TLB */
  750. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  751. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  752. amdgpu_ring_write(ring, 1 << vm_id);
  753. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
  754. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
  755. amdgpu_ring_write(ring, 0);
  756. amdgpu_ring_write(ring, 0); /* reference */
  757. amdgpu_ring_write(ring, 0); /* mask */
  758. amdgpu_ring_write(ring, (0xfff << 16) | 10); /* retry count, poll interval */
  759. }
  760. static void cik_enable_sdma_mgcg(struct amdgpu_device *adev,
  761. bool enable)
  762. {
  763. u32 orig, data;
  764. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_SDMA_MGCG)) {
  765. WREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, 0x00000100);
  766. WREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, 0x00000100);
  767. } else {
  768. orig = data = RREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET);
  769. data |= 0xff000000;
  770. if (data != orig)
  771. WREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, data);
  772. orig = data = RREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET);
  773. data |= 0xff000000;
  774. if (data != orig)
  775. WREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, data);
  776. }
  777. }
  778. static void cik_enable_sdma_mgls(struct amdgpu_device *adev,
  779. bool enable)
  780. {
  781. u32 orig, data;
  782. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_SDMA_LS)) {
  783. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  784. data |= 0x100;
  785. if (orig != data)
  786. WREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  787. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  788. data |= 0x100;
  789. if (orig != data)
  790. WREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  791. } else {
  792. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  793. data &= ~0x100;
  794. if (orig != data)
  795. WREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  796. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  797. data &= ~0x100;
  798. if (orig != data)
  799. WREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  800. }
  801. }
  802. static int cik_sdma_early_init(void *handle)
  803. {
  804. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  805. cik_sdma_set_ring_funcs(adev);
  806. cik_sdma_set_irq_funcs(adev);
  807. cik_sdma_set_buffer_funcs(adev);
  808. cik_sdma_set_vm_pte_funcs(adev);
  809. return 0;
  810. }
  811. static int cik_sdma_sw_init(void *handle)
  812. {
  813. struct amdgpu_ring *ring;
  814. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  815. int r;
  816. r = cik_sdma_init_microcode(adev);
  817. if (r) {
  818. DRM_ERROR("Failed to load sdma firmware!\n");
  819. return r;
  820. }
  821. /* SDMA trap event */
  822. r = amdgpu_irq_add_id(adev, 224, &adev->sdma_trap_irq);
  823. if (r)
  824. return r;
  825. /* SDMA Privileged inst */
  826. r = amdgpu_irq_add_id(adev, 241, &adev->sdma_illegal_inst_irq);
  827. if (r)
  828. return r;
  829. /* SDMA Privileged inst */
  830. r = amdgpu_irq_add_id(adev, 247, &adev->sdma_illegal_inst_irq);
  831. if (r)
  832. return r;
  833. ring = &adev->sdma[0].ring;
  834. ring->ring_obj = NULL;
  835. ring = &adev->sdma[1].ring;
  836. ring->ring_obj = NULL;
  837. ring = &adev->sdma[0].ring;
  838. sprintf(ring->name, "sdma0");
  839. r = amdgpu_ring_init(adev, ring, 256 * 1024,
  840. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0), 0xf,
  841. &adev->sdma_trap_irq, AMDGPU_SDMA_IRQ_TRAP0,
  842. AMDGPU_RING_TYPE_SDMA);
  843. if (r)
  844. return r;
  845. ring = &adev->sdma[1].ring;
  846. sprintf(ring->name, "sdma1");
  847. r = amdgpu_ring_init(adev, ring, 256 * 1024,
  848. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0), 0xf,
  849. &adev->sdma_trap_irq, AMDGPU_SDMA_IRQ_TRAP1,
  850. AMDGPU_RING_TYPE_SDMA);
  851. if (r)
  852. return r;
  853. return r;
  854. }
  855. static int cik_sdma_sw_fini(void *handle)
  856. {
  857. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  858. amdgpu_ring_fini(&adev->sdma[0].ring);
  859. amdgpu_ring_fini(&adev->sdma[1].ring);
  860. return 0;
  861. }
  862. static int cik_sdma_hw_init(void *handle)
  863. {
  864. int r;
  865. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  866. r = cik_sdma_start(adev);
  867. if (r)
  868. return r;
  869. return r;
  870. }
  871. static int cik_sdma_hw_fini(void *handle)
  872. {
  873. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  874. cik_sdma_enable(adev, false);
  875. return 0;
  876. }
  877. static int cik_sdma_suspend(void *handle)
  878. {
  879. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  880. return cik_sdma_hw_fini(adev);
  881. }
  882. static int cik_sdma_resume(void *handle)
  883. {
  884. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  885. return cik_sdma_hw_init(adev);
  886. }
  887. static bool cik_sdma_is_idle(void *handle)
  888. {
  889. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  890. u32 tmp = RREG32(mmSRBM_STATUS2);
  891. if (tmp & (SRBM_STATUS2__SDMA_BUSY_MASK |
  892. SRBM_STATUS2__SDMA1_BUSY_MASK))
  893. return false;
  894. return true;
  895. }
  896. static int cik_sdma_wait_for_idle(void *handle)
  897. {
  898. unsigned i;
  899. u32 tmp;
  900. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  901. for (i = 0; i < adev->usec_timeout; i++) {
  902. tmp = RREG32(mmSRBM_STATUS2) & (SRBM_STATUS2__SDMA_BUSY_MASK |
  903. SRBM_STATUS2__SDMA1_BUSY_MASK);
  904. if (!tmp)
  905. return 0;
  906. udelay(1);
  907. }
  908. return -ETIMEDOUT;
  909. }
  910. static void cik_sdma_print_status(void *handle)
  911. {
  912. int i, j;
  913. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  914. dev_info(adev->dev, "CIK SDMA registers\n");
  915. dev_info(adev->dev, " SRBM_STATUS2=0x%08X\n",
  916. RREG32(mmSRBM_STATUS2));
  917. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  918. dev_info(adev->dev, " SDMA%d_STATUS_REG=0x%08X\n",
  919. i, RREG32(mmSDMA0_STATUS_REG + sdma_offsets[i]));
  920. dev_info(adev->dev, " SDMA%d_ME_CNTL=0x%08X\n",
  921. i, RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]));
  922. dev_info(adev->dev, " SDMA%d_CNTL=0x%08X\n",
  923. i, RREG32(mmSDMA0_CNTL + sdma_offsets[i]));
  924. dev_info(adev->dev, " SDMA%d_SEM_INCOMPLETE_TIMER_CNTL=0x%08X\n",
  925. i, RREG32(mmSDMA0_SEM_INCOMPLETE_TIMER_CNTL + sdma_offsets[i]));
  926. dev_info(adev->dev, " SDMA%d_SEM_WAIT_FAIL_TIMER_CNTL=0x%08X\n",
  927. i, RREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i]));
  928. dev_info(adev->dev, " SDMA%d_GFX_IB_CNTL=0x%08X\n",
  929. i, RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]));
  930. dev_info(adev->dev, " SDMA%d_GFX_RB_CNTL=0x%08X\n",
  931. i, RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]));
  932. dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR=0x%08X\n",
  933. i, RREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i]));
  934. dev_info(adev->dev, " SDMA%d_GFX_RB_WPTR=0x%08X\n",
  935. i, RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i]));
  936. dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR_ADDR_HI=0x%08X\n",
  937. i, RREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i]));
  938. dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR_ADDR_LO=0x%08X\n",
  939. i, RREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i]));
  940. dev_info(adev->dev, " SDMA%d_GFX_RB_BASE=0x%08X\n",
  941. i, RREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i]));
  942. dev_info(adev->dev, " SDMA%d_GFX_RB_BASE_HI=0x%08X\n",
  943. i, RREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i]));
  944. mutex_lock(&adev->srbm_mutex);
  945. for (j = 0; j < 16; j++) {
  946. cik_srbm_select(adev, 0, 0, 0, j);
  947. dev_info(adev->dev, " VM %d:\n", j);
  948. dev_info(adev->dev, " SDMA0_GFX_VIRTUAL_ADDR=0x%08X\n",
  949. RREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i]));
  950. dev_info(adev->dev, " SDMA0_GFX_APE1_CNTL=0x%08X\n",
  951. RREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i]));
  952. }
  953. cik_srbm_select(adev, 0, 0, 0, 0);
  954. mutex_unlock(&adev->srbm_mutex);
  955. }
  956. }
  957. static int cik_sdma_soft_reset(void *handle)
  958. {
  959. u32 srbm_soft_reset = 0;
  960. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  961. u32 tmp = RREG32(mmSRBM_STATUS2);
  962. if (tmp & SRBM_STATUS2__SDMA_BUSY_MASK) {
  963. /* sdma0 */
  964. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
  965. tmp |= SDMA0_F32_CNTL__HALT_MASK;
  966. WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  967. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA_MASK;
  968. }
  969. if (tmp & SRBM_STATUS2__SDMA1_BUSY_MASK) {
  970. /* sdma1 */
  971. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
  972. tmp |= SDMA0_F32_CNTL__HALT_MASK;
  973. WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  974. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA1_MASK;
  975. }
  976. if (srbm_soft_reset) {
  977. cik_sdma_print_status((void *)adev);
  978. tmp = RREG32(mmSRBM_SOFT_RESET);
  979. tmp |= srbm_soft_reset;
  980. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  981. WREG32(mmSRBM_SOFT_RESET, tmp);
  982. tmp = RREG32(mmSRBM_SOFT_RESET);
  983. udelay(50);
  984. tmp &= ~srbm_soft_reset;
  985. WREG32(mmSRBM_SOFT_RESET, tmp);
  986. tmp = RREG32(mmSRBM_SOFT_RESET);
  987. /* Wait a little for things to settle down */
  988. udelay(50);
  989. cik_sdma_print_status((void *)adev);
  990. }
  991. return 0;
  992. }
  993. static int cik_sdma_set_trap_irq_state(struct amdgpu_device *adev,
  994. struct amdgpu_irq_src *src,
  995. unsigned type,
  996. enum amdgpu_interrupt_state state)
  997. {
  998. u32 sdma_cntl;
  999. switch (type) {
  1000. case AMDGPU_SDMA_IRQ_TRAP0:
  1001. switch (state) {
  1002. case AMDGPU_IRQ_STATE_DISABLE:
  1003. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  1004. sdma_cntl &= ~SDMA0_CNTL__TRAP_ENABLE_MASK;
  1005. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  1006. break;
  1007. case AMDGPU_IRQ_STATE_ENABLE:
  1008. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  1009. sdma_cntl |= SDMA0_CNTL__TRAP_ENABLE_MASK;
  1010. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  1011. break;
  1012. default:
  1013. break;
  1014. }
  1015. break;
  1016. case AMDGPU_SDMA_IRQ_TRAP1:
  1017. switch (state) {
  1018. case AMDGPU_IRQ_STATE_DISABLE:
  1019. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  1020. sdma_cntl &= ~SDMA0_CNTL__TRAP_ENABLE_MASK;
  1021. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  1022. break;
  1023. case AMDGPU_IRQ_STATE_ENABLE:
  1024. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  1025. sdma_cntl |= SDMA0_CNTL__TRAP_ENABLE_MASK;
  1026. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  1027. break;
  1028. default:
  1029. break;
  1030. }
  1031. break;
  1032. default:
  1033. break;
  1034. }
  1035. return 0;
  1036. }
  1037. static int cik_sdma_process_trap_irq(struct amdgpu_device *adev,
  1038. struct amdgpu_irq_src *source,
  1039. struct amdgpu_iv_entry *entry)
  1040. {
  1041. u8 instance_id, queue_id;
  1042. instance_id = (entry->ring_id & 0x3) >> 0;
  1043. queue_id = (entry->ring_id & 0xc) >> 2;
  1044. DRM_DEBUG("IH: SDMA trap\n");
  1045. switch (instance_id) {
  1046. case 0:
  1047. switch (queue_id) {
  1048. case 0:
  1049. amdgpu_fence_process(&adev->sdma[0].ring);
  1050. break;
  1051. case 1:
  1052. /* XXX compute */
  1053. break;
  1054. case 2:
  1055. /* XXX compute */
  1056. break;
  1057. }
  1058. break;
  1059. case 1:
  1060. switch (queue_id) {
  1061. case 0:
  1062. amdgpu_fence_process(&adev->sdma[1].ring);
  1063. break;
  1064. case 1:
  1065. /* XXX compute */
  1066. break;
  1067. case 2:
  1068. /* XXX compute */
  1069. break;
  1070. }
  1071. break;
  1072. }
  1073. return 0;
  1074. }
  1075. static int cik_sdma_process_illegal_inst_irq(struct amdgpu_device *adev,
  1076. struct amdgpu_irq_src *source,
  1077. struct amdgpu_iv_entry *entry)
  1078. {
  1079. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  1080. schedule_work(&adev->reset_work);
  1081. return 0;
  1082. }
  1083. static int cik_sdma_set_clockgating_state(void *handle,
  1084. enum amd_clockgating_state state)
  1085. {
  1086. bool gate = false;
  1087. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1088. if (state == AMD_CG_STATE_GATE)
  1089. gate = true;
  1090. cik_enable_sdma_mgcg(adev, gate);
  1091. cik_enable_sdma_mgls(adev, gate);
  1092. return 0;
  1093. }
  1094. static int cik_sdma_set_powergating_state(void *handle,
  1095. enum amd_powergating_state state)
  1096. {
  1097. return 0;
  1098. }
  1099. const struct amd_ip_funcs cik_sdma_ip_funcs = {
  1100. .early_init = cik_sdma_early_init,
  1101. .late_init = NULL,
  1102. .sw_init = cik_sdma_sw_init,
  1103. .sw_fini = cik_sdma_sw_fini,
  1104. .hw_init = cik_sdma_hw_init,
  1105. .hw_fini = cik_sdma_hw_fini,
  1106. .suspend = cik_sdma_suspend,
  1107. .resume = cik_sdma_resume,
  1108. .is_idle = cik_sdma_is_idle,
  1109. .wait_for_idle = cik_sdma_wait_for_idle,
  1110. .soft_reset = cik_sdma_soft_reset,
  1111. .print_status = cik_sdma_print_status,
  1112. .set_clockgating_state = cik_sdma_set_clockgating_state,
  1113. .set_powergating_state = cik_sdma_set_powergating_state,
  1114. };
  1115. /**
  1116. * cik_sdma_ring_is_lockup - Check if the DMA engine is locked up
  1117. *
  1118. * @ring: amdgpu_ring structure holding ring information
  1119. *
  1120. * Check if the async DMA engine is locked up (CIK).
  1121. * Returns true if the engine appears to be locked up, false if not.
  1122. */
  1123. static bool cik_sdma_ring_is_lockup(struct amdgpu_ring *ring)
  1124. {
  1125. if (cik_sdma_is_idle(ring->adev)) {
  1126. amdgpu_ring_lockup_update(ring);
  1127. return false;
  1128. }
  1129. return amdgpu_ring_test_lockup(ring);
  1130. }
  1131. static const struct amdgpu_ring_funcs cik_sdma_ring_funcs = {
  1132. .get_rptr = cik_sdma_ring_get_rptr,
  1133. .get_wptr = cik_sdma_ring_get_wptr,
  1134. .set_wptr = cik_sdma_ring_set_wptr,
  1135. .parse_cs = NULL,
  1136. .emit_ib = cik_sdma_ring_emit_ib,
  1137. .emit_fence = cik_sdma_ring_emit_fence,
  1138. .emit_semaphore = cik_sdma_ring_emit_semaphore,
  1139. .emit_vm_flush = cik_sdma_ring_emit_vm_flush,
  1140. .emit_hdp_flush = cik_sdma_ring_emit_hdp_flush,
  1141. .test_ring = cik_sdma_ring_test_ring,
  1142. .test_ib = cik_sdma_ring_test_ib,
  1143. .is_lockup = cik_sdma_ring_is_lockup,
  1144. };
  1145. static void cik_sdma_set_ring_funcs(struct amdgpu_device *adev)
  1146. {
  1147. adev->sdma[0].ring.funcs = &cik_sdma_ring_funcs;
  1148. adev->sdma[1].ring.funcs = &cik_sdma_ring_funcs;
  1149. }
  1150. static const struct amdgpu_irq_src_funcs cik_sdma_trap_irq_funcs = {
  1151. .set = cik_sdma_set_trap_irq_state,
  1152. .process = cik_sdma_process_trap_irq,
  1153. };
  1154. static const struct amdgpu_irq_src_funcs cik_sdma_illegal_inst_irq_funcs = {
  1155. .process = cik_sdma_process_illegal_inst_irq,
  1156. };
  1157. static void cik_sdma_set_irq_funcs(struct amdgpu_device *adev)
  1158. {
  1159. adev->sdma_trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
  1160. adev->sdma_trap_irq.funcs = &cik_sdma_trap_irq_funcs;
  1161. adev->sdma_illegal_inst_irq.funcs = &cik_sdma_illegal_inst_irq_funcs;
  1162. }
  1163. /**
  1164. * cik_sdma_emit_copy_buffer - copy buffer using the sDMA engine
  1165. *
  1166. * @ring: amdgpu_ring structure holding ring information
  1167. * @src_offset: src GPU address
  1168. * @dst_offset: dst GPU address
  1169. * @byte_count: number of bytes to xfer
  1170. *
  1171. * Copy GPU buffers using the DMA engine (CIK).
  1172. * Used by the amdgpu ttm implementation to move pages if
  1173. * registered as the asic copy callback.
  1174. */
  1175. static void cik_sdma_emit_copy_buffer(struct amdgpu_ib *ib,
  1176. uint64_t src_offset,
  1177. uint64_t dst_offset,
  1178. uint32_t byte_count)
  1179. {
  1180. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_COPY, SDMA_COPY_SUB_OPCODE_LINEAR, 0);
  1181. ib->ptr[ib->length_dw++] = byte_count;
  1182. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  1183. ib->ptr[ib->length_dw++] = lower_32_bits(src_offset);
  1184. ib->ptr[ib->length_dw++] = upper_32_bits(src_offset);
  1185. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  1186. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
  1187. }
  1188. /**
  1189. * cik_sdma_emit_fill_buffer - fill buffer using the sDMA engine
  1190. *
  1191. * @ring: amdgpu_ring structure holding ring information
  1192. * @src_data: value to write to buffer
  1193. * @dst_offset: dst GPU address
  1194. * @byte_count: number of bytes to xfer
  1195. *
  1196. * Fill GPU buffers using the DMA engine (CIK).
  1197. */
  1198. static void cik_sdma_emit_fill_buffer(struct amdgpu_ring *ring,
  1199. uint32_t src_data,
  1200. uint64_t dst_offset,
  1201. uint32_t byte_count)
  1202. {
  1203. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_CONSTANT_FILL, 0, 0));
  1204. amdgpu_ring_write(ring, lower_32_bits(dst_offset));
  1205. amdgpu_ring_write(ring, upper_32_bits(dst_offset));
  1206. amdgpu_ring_write(ring, src_data);
  1207. amdgpu_ring_write(ring, byte_count);
  1208. }
  1209. static const struct amdgpu_buffer_funcs cik_sdma_buffer_funcs = {
  1210. .copy_max_bytes = 0x1fffff,
  1211. .copy_num_dw = 7,
  1212. .emit_copy_buffer = cik_sdma_emit_copy_buffer,
  1213. .fill_max_bytes = 0x1fffff,
  1214. .fill_num_dw = 5,
  1215. .emit_fill_buffer = cik_sdma_emit_fill_buffer,
  1216. };
  1217. static void cik_sdma_set_buffer_funcs(struct amdgpu_device *adev)
  1218. {
  1219. if (adev->mman.buffer_funcs == NULL) {
  1220. adev->mman.buffer_funcs = &cik_sdma_buffer_funcs;
  1221. adev->mman.buffer_funcs_ring = &adev->sdma[0].ring;
  1222. }
  1223. }
  1224. static const struct amdgpu_vm_pte_funcs cik_sdma_vm_pte_funcs = {
  1225. .copy_pte = cik_sdma_vm_copy_pte,
  1226. .write_pte = cik_sdma_vm_write_pte,
  1227. .set_pte_pde = cik_sdma_vm_set_pte_pde,
  1228. .pad_ib = cik_sdma_vm_pad_ib,
  1229. };
  1230. static void cik_sdma_set_vm_pte_funcs(struct amdgpu_device *adev)
  1231. {
  1232. if (adev->vm_manager.vm_pte_funcs == NULL) {
  1233. adev->vm_manager.vm_pte_funcs = &cik_sdma_vm_pte_funcs;
  1234. adev->vm_manager.vm_pte_funcs_ring = &adev->sdma[0].ring;
  1235. adev->vm_manager.vm_pte_funcs_ring->is_pte_ring = true;
  1236. }
  1237. }