amdgpu_ttm.c 49 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <drm/ttm/ttm_bo_api.h>
  33. #include <drm/ttm/ttm_bo_driver.h>
  34. #include <drm/ttm/ttm_placement.h>
  35. #include <drm/ttm/ttm_module.h>
  36. #include <drm/ttm/ttm_page_alloc.h>
  37. #include <drm/drmP.h>
  38. #include <drm/amdgpu_drm.h>
  39. #include <linux/seq_file.h>
  40. #include <linux/slab.h>
  41. #include <linux/swiotlb.h>
  42. #include <linux/swap.h>
  43. #include <linux/pagemap.h>
  44. #include <linux/debugfs.h>
  45. #include <linux/iommu.h>
  46. #include "amdgpu.h"
  47. #include "amdgpu_object.h"
  48. #include "amdgpu_trace.h"
  49. #include "bif/bif_4_1_d.h"
  50. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  51. static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
  52. struct ttm_mem_reg *mem, unsigned num_pages,
  53. uint64_t offset, unsigned window,
  54. struct amdgpu_ring *ring,
  55. uint64_t *addr);
  56. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev);
  57. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev);
  58. /*
  59. * Global memory.
  60. */
  61. static int amdgpu_ttm_mem_global_init(struct drm_global_reference *ref)
  62. {
  63. return ttm_mem_global_init(ref->object);
  64. }
  65. static void amdgpu_ttm_mem_global_release(struct drm_global_reference *ref)
  66. {
  67. ttm_mem_global_release(ref->object);
  68. }
  69. static int amdgpu_ttm_global_init(struct amdgpu_device *adev)
  70. {
  71. struct drm_global_reference *global_ref;
  72. struct amdgpu_ring *ring;
  73. struct amd_sched_rq *rq;
  74. int r;
  75. adev->mman.mem_global_referenced = false;
  76. global_ref = &adev->mman.mem_global_ref;
  77. global_ref->global_type = DRM_GLOBAL_TTM_MEM;
  78. global_ref->size = sizeof(struct ttm_mem_global);
  79. global_ref->init = &amdgpu_ttm_mem_global_init;
  80. global_ref->release = &amdgpu_ttm_mem_global_release;
  81. r = drm_global_item_ref(global_ref);
  82. if (r) {
  83. DRM_ERROR("Failed setting up TTM memory accounting "
  84. "subsystem.\n");
  85. goto error_mem;
  86. }
  87. adev->mman.bo_global_ref.mem_glob =
  88. adev->mman.mem_global_ref.object;
  89. global_ref = &adev->mman.bo_global_ref.ref;
  90. global_ref->global_type = DRM_GLOBAL_TTM_BO;
  91. global_ref->size = sizeof(struct ttm_bo_global);
  92. global_ref->init = &ttm_bo_global_init;
  93. global_ref->release = &ttm_bo_global_release;
  94. r = drm_global_item_ref(global_ref);
  95. if (r) {
  96. DRM_ERROR("Failed setting up TTM BO subsystem.\n");
  97. goto error_bo;
  98. }
  99. mutex_init(&adev->mman.gtt_window_lock);
  100. ring = adev->mman.buffer_funcs_ring;
  101. rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
  102. r = amd_sched_entity_init(&ring->sched, &adev->mman.entity,
  103. rq, amdgpu_sched_jobs, NULL);
  104. if (r) {
  105. DRM_ERROR("Failed setting up TTM BO move run queue.\n");
  106. goto error_entity;
  107. }
  108. adev->mman.mem_global_referenced = true;
  109. return 0;
  110. error_entity:
  111. drm_global_item_unref(&adev->mman.bo_global_ref.ref);
  112. error_bo:
  113. drm_global_item_unref(&adev->mman.mem_global_ref);
  114. error_mem:
  115. return r;
  116. }
  117. static void amdgpu_ttm_global_fini(struct amdgpu_device *adev)
  118. {
  119. if (adev->mman.mem_global_referenced) {
  120. amd_sched_entity_fini(adev->mman.entity.sched,
  121. &adev->mman.entity);
  122. mutex_destroy(&adev->mman.gtt_window_lock);
  123. drm_global_item_unref(&adev->mman.bo_global_ref.ref);
  124. drm_global_item_unref(&adev->mman.mem_global_ref);
  125. adev->mman.mem_global_referenced = false;
  126. }
  127. }
  128. static int amdgpu_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
  129. {
  130. return 0;
  131. }
  132. static int amdgpu_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
  133. struct ttm_mem_type_manager *man)
  134. {
  135. struct amdgpu_device *adev;
  136. adev = amdgpu_ttm_adev(bdev);
  137. switch (type) {
  138. case TTM_PL_SYSTEM:
  139. /* System memory */
  140. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
  141. man->available_caching = TTM_PL_MASK_CACHING;
  142. man->default_caching = TTM_PL_FLAG_CACHED;
  143. break;
  144. case TTM_PL_TT:
  145. man->func = &amdgpu_gtt_mgr_func;
  146. man->gpu_offset = adev->mc.gart_start;
  147. man->available_caching = TTM_PL_MASK_CACHING;
  148. man->default_caching = TTM_PL_FLAG_CACHED;
  149. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
  150. break;
  151. case TTM_PL_VRAM:
  152. /* "On-card" video ram */
  153. man->func = &amdgpu_vram_mgr_func;
  154. man->gpu_offset = adev->mc.vram_start;
  155. man->flags = TTM_MEMTYPE_FLAG_FIXED |
  156. TTM_MEMTYPE_FLAG_MAPPABLE;
  157. man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
  158. man->default_caching = TTM_PL_FLAG_WC;
  159. break;
  160. case AMDGPU_PL_GDS:
  161. case AMDGPU_PL_GWS:
  162. case AMDGPU_PL_OA:
  163. /* On-chip GDS memory*/
  164. man->func = &ttm_bo_manager_func;
  165. man->gpu_offset = 0;
  166. man->flags = TTM_MEMTYPE_FLAG_FIXED | TTM_MEMTYPE_FLAG_CMA;
  167. man->available_caching = TTM_PL_FLAG_UNCACHED;
  168. man->default_caching = TTM_PL_FLAG_UNCACHED;
  169. break;
  170. default:
  171. DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
  172. return -EINVAL;
  173. }
  174. return 0;
  175. }
  176. static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
  177. struct ttm_placement *placement)
  178. {
  179. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  180. struct amdgpu_bo *abo;
  181. static const struct ttm_place placements = {
  182. .fpfn = 0,
  183. .lpfn = 0,
  184. .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
  185. };
  186. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo)) {
  187. placement->placement = &placements;
  188. placement->busy_placement = &placements;
  189. placement->num_placement = 1;
  190. placement->num_busy_placement = 1;
  191. return;
  192. }
  193. abo = ttm_to_amdgpu_bo(bo);
  194. switch (bo->mem.mem_type) {
  195. case TTM_PL_VRAM:
  196. if (adev->mman.buffer_funcs &&
  197. adev->mman.buffer_funcs_ring &&
  198. adev->mman.buffer_funcs_ring->ready == false) {
  199. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
  200. } else if (adev->mc.visible_vram_size < adev->mc.real_vram_size &&
  201. !(abo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)) {
  202. unsigned fpfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
  203. struct drm_mm_node *node = bo->mem.mm_node;
  204. unsigned long pages_left;
  205. for (pages_left = bo->mem.num_pages;
  206. pages_left;
  207. pages_left -= node->size, node++) {
  208. if (node->start < fpfn)
  209. break;
  210. }
  211. if (!pages_left)
  212. goto gtt;
  213. /* Try evicting to the CPU inaccessible part of VRAM
  214. * first, but only set GTT as busy placement, so this
  215. * BO will be evicted to GTT rather than causing other
  216. * BOs to be evicted from VRAM
  217. */
  218. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
  219. AMDGPU_GEM_DOMAIN_GTT);
  220. abo->placements[0].fpfn = fpfn;
  221. abo->placements[0].lpfn = 0;
  222. abo->placement.busy_placement = &abo->placements[1];
  223. abo->placement.num_busy_placement = 1;
  224. } else {
  225. gtt:
  226. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
  227. }
  228. break;
  229. case TTM_PL_TT:
  230. default:
  231. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
  232. }
  233. *placement = abo->placement;
  234. }
  235. static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
  236. {
  237. struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
  238. if (amdgpu_ttm_tt_get_usermm(bo->ttm))
  239. return -EPERM;
  240. return drm_vma_node_verify_access(&abo->gem_base.vma_node,
  241. filp->private_data);
  242. }
  243. static void amdgpu_move_null(struct ttm_buffer_object *bo,
  244. struct ttm_mem_reg *new_mem)
  245. {
  246. struct ttm_mem_reg *old_mem = &bo->mem;
  247. BUG_ON(old_mem->mm_node != NULL);
  248. *old_mem = *new_mem;
  249. new_mem->mm_node = NULL;
  250. }
  251. static uint64_t amdgpu_mm_node_addr(struct ttm_buffer_object *bo,
  252. struct drm_mm_node *mm_node,
  253. struct ttm_mem_reg *mem)
  254. {
  255. uint64_t addr = 0;
  256. if (mem->mem_type != TTM_PL_TT || amdgpu_gtt_mgr_has_gart_addr(mem)) {
  257. addr = mm_node->start << PAGE_SHIFT;
  258. addr += bo->bdev->man[mem->mem_type].gpu_offset;
  259. }
  260. return addr;
  261. }
  262. /**
  263. * amdgpu_find_mm_node - Helper function finds the drm_mm_node
  264. * corresponding to @offset. It also modifies the offset to be
  265. * within the drm_mm_node returned
  266. */
  267. static struct drm_mm_node *amdgpu_find_mm_node(struct ttm_mem_reg *mem,
  268. unsigned long *offset)
  269. {
  270. struct drm_mm_node *mm_node = mem->mm_node;
  271. while (*offset >= (mm_node->size << PAGE_SHIFT)) {
  272. *offset -= (mm_node->size << PAGE_SHIFT);
  273. ++mm_node;
  274. }
  275. return mm_node;
  276. }
  277. /**
  278. * amdgpu_copy_ttm_mem_to_mem - Helper function for copy
  279. *
  280. * The function copies @size bytes from {src->mem + src->offset} to
  281. * {dst->mem + dst->offset}. src->bo and dst->bo could be same BO for a
  282. * move and different for a BO to BO copy.
  283. *
  284. * @f: Returns the last fence if multiple jobs are submitted.
  285. */
  286. int amdgpu_ttm_copy_mem_to_mem(struct amdgpu_device *adev,
  287. struct amdgpu_copy_mem *src,
  288. struct amdgpu_copy_mem *dst,
  289. uint64_t size,
  290. struct reservation_object *resv,
  291. struct dma_fence **f)
  292. {
  293. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  294. struct drm_mm_node *src_mm, *dst_mm;
  295. uint64_t src_node_start, dst_node_start, src_node_size,
  296. dst_node_size, src_page_offset, dst_page_offset;
  297. struct dma_fence *fence = NULL;
  298. int r = 0;
  299. const uint64_t GTT_MAX_BYTES = (AMDGPU_GTT_MAX_TRANSFER_SIZE *
  300. AMDGPU_GPU_PAGE_SIZE);
  301. if (!ring->ready) {
  302. DRM_ERROR("Trying to move memory with ring turned off.\n");
  303. return -EINVAL;
  304. }
  305. src_mm = amdgpu_find_mm_node(src->mem, &src->offset);
  306. src_node_start = amdgpu_mm_node_addr(src->bo, src_mm, src->mem) +
  307. src->offset;
  308. src_node_size = (src_mm->size << PAGE_SHIFT) - src->offset;
  309. src_page_offset = src_node_start & (PAGE_SIZE - 1);
  310. dst_mm = amdgpu_find_mm_node(dst->mem, &dst->offset);
  311. dst_node_start = amdgpu_mm_node_addr(dst->bo, dst_mm, dst->mem) +
  312. dst->offset;
  313. dst_node_size = (dst_mm->size << PAGE_SHIFT) - dst->offset;
  314. dst_page_offset = dst_node_start & (PAGE_SIZE - 1);
  315. mutex_lock(&adev->mman.gtt_window_lock);
  316. while (size) {
  317. unsigned long cur_size;
  318. uint64_t from = src_node_start, to = dst_node_start;
  319. struct dma_fence *next;
  320. /* Copy size cannot exceed GTT_MAX_BYTES. So if src or dst
  321. * begins at an offset, then adjust the size accordingly
  322. */
  323. cur_size = min3(min(src_node_size, dst_node_size), size,
  324. GTT_MAX_BYTES);
  325. if (cur_size + src_page_offset > GTT_MAX_BYTES ||
  326. cur_size + dst_page_offset > GTT_MAX_BYTES)
  327. cur_size -= max(src_page_offset, dst_page_offset);
  328. /* Map only what needs to be accessed. Map src to window 0 and
  329. * dst to window 1
  330. */
  331. if (src->mem->mem_type == TTM_PL_TT &&
  332. !amdgpu_gtt_mgr_has_gart_addr(src->mem)) {
  333. r = amdgpu_map_buffer(src->bo, src->mem,
  334. PFN_UP(cur_size + src_page_offset),
  335. src_node_start, 0, ring,
  336. &from);
  337. if (r)
  338. goto error;
  339. /* Adjust the offset because amdgpu_map_buffer returns
  340. * start of mapped page
  341. */
  342. from += src_page_offset;
  343. }
  344. if (dst->mem->mem_type == TTM_PL_TT &&
  345. !amdgpu_gtt_mgr_has_gart_addr(dst->mem)) {
  346. r = amdgpu_map_buffer(dst->bo, dst->mem,
  347. PFN_UP(cur_size + dst_page_offset),
  348. dst_node_start, 1, ring,
  349. &to);
  350. if (r)
  351. goto error;
  352. to += dst_page_offset;
  353. }
  354. r = amdgpu_copy_buffer(ring, from, to, cur_size,
  355. resv, &next, false, true);
  356. if (r)
  357. goto error;
  358. dma_fence_put(fence);
  359. fence = next;
  360. size -= cur_size;
  361. if (!size)
  362. break;
  363. src_node_size -= cur_size;
  364. if (!src_node_size) {
  365. src_node_start = amdgpu_mm_node_addr(src->bo, ++src_mm,
  366. src->mem);
  367. src_node_size = (src_mm->size << PAGE_SHIFT);
  368. } else {
  369. src_node_start += cur_size;
  370. src_page_offset = src_node_start & (PAGE_SIZE - 1);
  371. }
  372. dst_node_size -= cur_size;
  373. if (!dst_node_size) {
  374. dst_node_start = amdgpu_mm_node_addr(dst->bo, ++dst_mm,
  375. dst->mem);
  376. dst_node_size = (dst_mm->size << PAGE_SHIFT);
  377. } else {
  378. dst_node_start += cur_size;
  379. dst_page_offset = dst_node_start & (PAGE_SIZE - 1);
  380. }
  381. }
  382. error:
  383. mutex_unlock(&adev->mman.gtt_window_lock);
  384. if (f)
  385. *f = dma_fence_get(fence);
  386. dma_fence_put(fence);
  387. return r;
  388. }
  389. static int amdgpu_move_blit(struct ttm_buffer_object *bo,
  390. bool evict, bool no_wait_gpu,
  391. struct ttm_mem_reg *new_mem,
  392. struct ttm_mem_reg *old_mem)
  393. {
  394. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  395. struct amdgpu_copy_mem src, dst;
  396. struct dma_fence *fence = NULL;
  397. int r;
  398. src.bo = bo;
  399. dst.bo = bo;
  400. src.mem = old_mem;
  401. dst.mem = new_mem;
  402. src.offset = 0;
  403. dst.offset = 0;
  404. r = amdgpu_ttm_copy_mem_to_mem(adev, &src, &dst,
  405. new_mem->num_pages << PAGE_SHIFT,
  406. bo->resv, &fence);
  407. if (r)
  408. goto error;
  409. r = ttm_bo_pipeline_move(bo, fence, evict, new_mem);
  410. dma_fence_put(fence);
  411. return r;
  412. error:
  413. if (fence)
  414. dma_fence_wait(fence, false);
  415. dma_fence_put(fence);
  416. return r;
  417. }
  418. static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo,
  419. bool evict, bool interruptible,
  420. bool no_wait_gpu,
  421. struct ttm_mem_reg *new_mem)
  422. {
  423. struct amdgpu_device *adev;
  424. struct ttm_mem_reg *old_mem = &bo->mem;
  425. struct ttm_mem_reg tmp_mem;
  426. struct ttm_place placements;
  427. struct ttm_placement placement;
  428. int r;
  429. adev = amdgpu_ttm_adev(bo->bdev);
  430. tmp_mem = *new_mem;
  431. tmp_mem.mm_node = NULL;
  432. placement.num_placement = 1;
  433. placement.placement = &placements;
  434. placement.num_busy_placement = 1;
  435. placement.busy_placement = &placements;
  436. placements.fpfn = 0;
  437. placements.lpfn = 0;
  438. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  439. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  440. interruptible, no_wait_gpu);
  441. if (unlikely(r)) {
  442. return r;
  443. }
  444. r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
  445. if (unlikely(r)) {
  446. goto out_cleanup;
  447. }
  448. r = ttm_tt_bind(bo->ttm, &tmp_mem);
  449. if (unlikely(r)) {
  450. goto out_cleanup;
  451. }
  452. r = amdgpu_move_blit(bo, true, no_wait_gpu, &tmp_mem, old_mem);
  453. if (unlikely(r)) {
  454. goto out_cleanup;
  455. }
  456. r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, new_mem);
  457. out_cleanup:
  458. ttm_bo_mem_put(bo, &tmp_mem);
  459. return r;
  460. }
  461. static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo,
  462. bool evict, bool interruptible,
  463. bool no_wait_gpu,
  464. struct ttm_mem_reg *new_mem)
  465. {
  466. struct amdgpu_device *adev;
  467. struct ttm_mem_reg *old_mem = &bo->mem;
  468. struct ttm_mem_reg tmp_mem;
  469. struct ttm_placement placement;
  470. struct ttm_place placements;
  471. int r;
  472. adev = amdgpu_ttm_adev(bo->bdev);
  473. tmp_mem = *new_mem;
  474. tmp_mem.mm_node = NULL;
  475. placement.num_placement = 1;
  476. placement.placement = &placements;
  477. placement.num_busy_placement = 1;
  478. placement.busy_placement = &placements;
  479. placements.fpfn = 0;
  480. placements.lpfn = 0;
  481. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  482. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  483. interruptible, no_wait_gpu);
  484. if (unlikely(r)) {
  485. return r;
  486. }
  487. r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, &tmp_mem);
  488. if (unlikely(r)) {
  489. goto out_cleanup;
  490. }
  491. r = amdgpu_move_blit(bo, true, no_wait_gpu, new_mem, old_mem);
  492. if (unlikely(r)) {
  493. goto out_cleanup;
  494. }
  495. out_cleanup:
  496. ttm_bo_mem_put(bo, &tmp_mem);
  497. return r;
  498. }
  499. static int amdgpu_bo_move(struct ttm_buffer_object *bo,
  500. bool evict, bool interruptible,
  501. bool no_wait_gpu,
  502. struct ttm_mem_reg *new_mem)
  503. {
  504. struct amdgpu_device *adev;
  505. struct amdgpu_bo *abo;
  506. struct ttm_mem_reg *old_mem = &bo->mem;
  507. int r;
  508. /* Can't move a pinned BO */
  509. abo = ttm_to_amdgpu_bo(bo);
  510. if (WARN_ON_ONCE(abo->pin_count > 0))
  511. return -EINVAL;
  512. adev = amdgpu_ttm_adev(bo->bdev);
  513. if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
  514. amdgpu_move_null(bo, new_mem);
  515. return 0;
  516. }
  517. if ((old_mem->mem_type == TTM_PL_TT &&
  518. new_mem->mem_type == TTM_PL_SYSTEM) ||
  519. (old_mem->mem_type == TTM_PL_SYSTEM &&
  520. new_mem->mem_type == TTM_PL_TT)) {
  521. /* bind is enough */
  522. amdgpu_move_null(bo, new_mem);
  523. return 0;
  524. }
  525. if (adev->mman.buffer_funcs == NULL ||
  526. adev->mman.buffer_funcs_ring == NULL ||
  527. !adev->mman.buffer_funcs_ring->ready) {
  528. /* use memcpy */
  529. goto memcpy;
  530. }
  531. if (old_mem->mem_type == TTM_PL_VRAM &&
  532. new_mem->mem_type == TTM_PL_SYSTEM) {
  533. r = amdgpu_move_vram_ram(bo, evict, interruptible,
  534. no_wait_gpu, new_mem);
  535. } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
  536. new_mem->mem_type == TTM_PL_VRAM) {
  537. r = amdgpu_move_ram_vram(bo, evict, interruptible,
  538. no_wait_gpu, new_mem);
  539. } else {
  540. r = amdgpu_move_blit(bo, evict, no_wait_gpu, new_mem, old_mem);
  541. }
  542. if (r) {
  543. memcpy:
  544. r = ttm_bo_move_memcpy(bo, interruptible, no_wait_gpu, new_mem);
  545. if (r) {
  546. return r;
  547. }
  548. }
  549. if (bo->type == ttm_bo_type_device &&
  550. new_mem->mem_type == TTM_PL_VRAM &&
  551. old_mem->mem_type != TTM_PL_VRAM) {
  552. /* amdgpu_bo_fault_reserve_notify will re-set this if the CPU
  553. * accesses the BO after it's moved.
  554. */
  555. abo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  556. }
  557. /* update statistics */
  558. atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
  559. return 0;
  560. }
  561. static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  562. {
  563. struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
  564. struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
  565. mem->bus.addr = NULL;
  566. mem->bus.offset = 0;
  567. mem->bus.size = mem->num_pages << PAGE_SHIFT;
  568. mem->bus.base = 0;
  569. mem->bus.is_iomem = false;
  570. if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
  571. return -EINVAL;
  572. switch (mem->mem_type) {
  573. case TTM_PL_SYSTEM:
  574. /* system memory */
  575. return 0;
  576. case TTM_PL_TT:
  577. break;
  578. case TTM_PL_VRAM:
  579. mem->bus.offset = mem->start << PAGE_SHIFT;
  580. /* check if it's visible */
  581. if ((mem->bus.offset + mem->bus.size) > adev->mc.visible_vram_size)
  582. return -EINVAL;
  583. mem->bus.base = adev->mc.aper_base;
  584. mem->bus.is_iomem = true;
  585. break;
  586. default:
  587. return -EINVAL;
  588. }
  589. return 0;
  590. }
  591. static void amdgpu_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  592. {
  593. }
  594. static unsigned long amdgpu_ttm_io_mem_pfn(struct ttm_buffer_object *bo,
  595. unsigned long page_offset)
  596. {
  597. struct drm_mm_node *mm;
  598. unsigned long offset = (page_offset << PAGE_SHIFT);
  599. mm = amdgpu_find_mm_node(&bo->mem, &offset);
  600. return (bo->mem.bus.base >> PAGE_SHIFT) + mm->start +
  601. (offset >> PAGE_SHIFT);
  602. }
  603. /*
  604. * TTM backend functions.
  605. */
  606. struct amdgpu_ttm_gup_task_list {
  607. struct list_head list;
  608. struct task_struct *task;
  609. };
  610. struct amdgpu_ttm_tt {
  611. struct ttm_dma_tt ttm;
  612. struct amdgpu_device *adev;
  613. u64 offset;
  614. uint64_t userptr;
  615. struct mm_struct *usermm;
  616. uint32_t userflags;
  617. spinlock_t guptasklock;
  618. struct list_head guptasks;
  619. atomic_t mmu_invalidations;
  620. uint32_t last_set_pages;
  621. };
  622. int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages)
  623. {
  624. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  625. unsigned int flags = 0;
  626. unsigned pinned = 0;
  627. int r;
  628. if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
  629. flags |= FOLL_WRITE;
  630. down_read(&current->mm->mmap_sem);
  631. if (gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) {
  632. /* check that we only use anonymous memory
  633. to prevent problems with writeback */
  634. unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
  635. struct vm_area_struct *vma;
  636. vma = find_vma(gtt->usermm, gtt->userptr);
  637. if (!vma || vma->vm_file || vma->vm_end < end) {
  638. up_read(&current->mm->mmap_sem);
  639. return -EPERM;
  640. }
  641. }
  642. do {
  643. unsigned num_pages = ttm->num_pages - pinned;
  644. uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
  645. struct page **p = pages + pinned;
  646. struct amdgpu_ttm_gup_task_list guptask;
  647. guptask.task = current;
  648. spin_lock(&gtt->guptasklock);
  649. list_add(&guptask.list, &gtt->guptasks);
  650. spin_unlock(&gtt->guptasklock);
  651. r = get_user_pages(userptr, num_pages, flags, p, NULL);
  652. spin_lock(&gtt->guptasklock);
  653. list_del(&guptask.list);
  654. spin_unlock(&gtt->guptasklock);
  655. if (r < 0)
  656. goto release_pages;
  657. pinned += r;
  658. } while (pinned < ttm->num_pages);
  659. up_read(&current->mm->mmap_sem);
  660. return 0;
  661. release_pages:
  662. release_pages(pages, pinned);
  663. up_read(&current->mm->mmap_sem);
  664. return r;
  665. }
  666. void amdgpu_ttm_tt_set_user_pages(struct ttm_tt *ttm, struct page **pages)
  667. {
  668. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  669. unsigned i;
  670. gtt->last_set_pages = atomic_read(&gtt->mmu_invalidations);
  671. for (i = 0; i < ttm->num_pages; ++i) {
  672. if (ttm->pages[i])
  673. put_page(ttm->pages[i]);
  674. ttm->pages[i] = pages ? pages[i] : NULL;
  675. }
  676. }
  677. void amdgpu_ttm_tt_mark_user_pages(struct ttm_tt *ttm)
  678. {
  679. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  680. unsigned i;
  681. for (i = 0; i < ttm->num_pages; ++i) {
  682. struct page *page = ttm->pages[i];
  683. if (!page)
  684. continue;
  685. if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
  686. set_page_dirty(page);
  687. mark_page_accessed(page);
  688. }
  689. }
  690. /* prepare the sg table with the user pages */
  691. static int amdgpu_ttm_tt_pin_userptr(struct ttm_tt *ttm)
  692. {
  693. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  694. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  695. unsigned nents;
  696. int r;
  697. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  698. enum dma_data_direction direction = write ?
  699. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  700. r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
  701. ttm->num_pages << PAGE_SHIFT,
  702. GFP_KERNEL);
  703. if (r)
  704. goto release_sg;
  705. r = -ENOMEM;
  706. nents = dma_map_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  707. if (nents != ttm->sg->nents)
  708. goto release_sg;
  709. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  710. gtt->ttm.dma_address, ttm->num_pages);
  711. return 0;
  712. release_sg:
  713. kfree(ttm->sg);
  714. return r;
  715. }
  716. static void amdgpu_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
  717. {
  718. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  719. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  720. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  721. enum dma_data_direction direction = write ?
  722. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  723. /* double check that we don't free the table twice */
  724. if (!ttm->sg->sgl)
  725. return;
  726. /* free the sg table and pages again */
  727. dma_unmap_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  728. amdgpu_ttm_tt_mark_user_pages(ttm);
  729. sg_free_table(ttm->sg);
  730. }
  731. static int amdgpu_ttm_backend_bind(struct ttm_tt *ttm,
  732. struct ttm_mem_reg *bo_mem)
  733. {
  734. struct amdgpu_ttm_tt *gtt = (void*)ttm;
  735. uint64_t flags;
  736. int r = 0;
  737. if (gtt->userptr) {
  738. r = amdgpu_ttm_tt_pin_userptr(ttm);
  739. if (r) {
  740. DRM_ERROR("failed to pin userptr\n");
  741. return r;
  742. }
  743. }
  744. if (!ttm->num_pages) {
  745. WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
  746. ttm->num_pages, bo_mem, ttm);
  747. }
  748. if (bo_mem->mem_type == AMDGPU_PL_GDS ||
  749. bo_mem->mem_type == AMDGPU_PL_GWS ||
  750. bo_mem->mem_type == AMDGPU_PL_OA)
  751. return -EINVAL;
  752. if (!amdgpu_gtt_mgr_has_gart_addr(bo_mem)) {
  753. gtt->offset = AMDGPU_BO_INVALID_OFFSET;
  754. return 0;
  755. }
  756. flags = amdgpu_ttm_tt_pte_flags(gtt->adev, ttm, bo_mem);
  757. gtt->offset = (u64)bo_mem->start << PAGE_SHIFT;
  758. r = amdgpu_gart_bind(gtt->adev, gtt->offset, ttm->num_pages,
  759. ttm->pages, gtt->ttm.dma_address, flags);
  760. if (r)
  761. DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
  762. ttm->num_pages, gtt->offset);
  763. return r;
  764. }
  765. int amdgpu_ttm_alloc_gart(struct ttm_buffer_object *bo)
  766. {
  767. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  768. struct amdgpu_ttm_tt *gtt = (void*)bo->ttm;
  769. struct ttm_mem_reg tmp;
  770. struct ttm_placement placement;
  771. struct ttm_place placements;
  772. uint64_t flags;
  773. int r;
  774. if (bo->mem.mem_type != TTM_PL_TT ||
  775. amdgpu_gtt_mgr_has_gart_addr(&bo->mem))
  776. return 0;
  777. tmp = bo->mem;
  778. tmp.mm_node = NULL;
  779. placement.num_placement = 1;
  780. placement.placement = &placements;
  781. placement.num_busy_placement = 1;
  782. placement.busy_placement = &placements;
  783. placements.fpfn = 0;
  784. placements.lpfn = adev->mc.gart_size >> PAGE_SHIFT;
  785. placements.flags = (bo->mem.placement & ~TTM_PL_MASK_MEM) |
  786. TTM_PL_FLAG_TT;
  787. r = ttm_bo_mem_space(bo, &placement, &tmp, false, false);
  788. if (unlikely(r))
  789. return r;
  790. flags = amdgpu_ttm_tt_pte_flags(adev, bo->ttm, &tmp);
  791. gtt->offset = (u64)tmp.start << PAGE_SHIFT;
  792. r = amdgpu_gart_bind(adev, gtt->offset, bo->ttm->num_pages,
  793. bo->ttm->pages, gtt->ttm.dma_address, flags);
  794. if (unlikely(r)) {
  795. ttm_bo_mem_put(bo, &tmp);
  796. return r;
  797. }
  798. ttm_bo_mem_put(bo, &bo->mem);
  799. bo->mem = tmp;
  800. bo->offset = (bo->mem.start << PAGE_SHIFT) +
  801. bo->bdev->man[bo->mem.mem_type].gpu_offset;
  802. return 0;
  803. }
  804. int amdgpu_ttm_recover_gart(struct ttm_buffer_object *tbo)
  805. {
  806. struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
  807. struct amdgpu_ttm_tt *gtt = (void *)tbo->ttm;
  808. uint64_t flags;
  809. int r;
  810. if (!gtt)
  811. return 0;
  812. flags = amdgpu_ttm_tt_pte_flags(adev, &gtt->ttm.ttm, &tbo->mem);
  813. r = amdgpu_gart_bind(adev, gtt->offset, gtt->ttm.ttm.num_pages,
  814. gtt->ttm.ttm.pages, gtt->ttm.dma_address, flags);
  815. if (r)
  816. DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
  817. gtt->ttm.ttm.num_pages, gtt->offset);
  818. return r;
  819. }
  820. static int amdgpu_ttm_backend_unbind(struct ttm_tt *ttm)
  821. {
  822. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  823. int r;
  824. if (gtt->userptr)
  825. amdgpu_ttm_tt_unpin_userptr(ttm);
  826. if (gtt->offset == AMDGPU_BO_INVALID_OFFSET)
  827. return 0;
  828. /* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
  829. r = amdgpu_gart_unbind(gtt->adev, gtt->offset, ttm->num_pages);
  830. if (r)
  831. DRM_ERROR("failed to unbind %lu pages at 0x%08llX\n",
  832. gtt->ttm.ttm.num_pages, gtt->offset);
  833. return r;
  834. }
  835. static void amdgpu_ttm_backend_destroy(struct ttm_tt *ttm)
  836. {
  837. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  838. ttm_dma_tt_fini(&gtt->ttm);
  839. kfree(gtt);
  840. }
  841. static struct ttm_backend_func amdgpu_backend_func = {
  842. .bind = &amdgpu_ttm_backend_bind,
  843. .unbind = &amdgpu_ttm_backend_unbind,
  844. .destroy = &amdgpu_ttm_backend_destroy,
  845. };
  846. static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_bo_device *bdev,
  847. unsigned long size, uint32_t page_flags,
  848. struct page *dummy_read_page)
  849. {
  850. struct amdgpu_device *adev;
  851. struct amdgpu_ttm_tt *gtt;
  852. adev = amdgpu_ttm_adev(bdev);
  853. gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
  854. if (gtt == NULL) {
  855. return NULL;
  856. }
  857. gtt->ttm.ttm.func = &amdgpu_backend_func;
  858. gtt->adev = adev;
  859. if (ttm_dma_tt_init(&gtt->ttm, bdev, size, page_flags, dummy_read_page)) {
  860. kfree(gtt);
  861. return NULL;
  862. }
  863. return &gtt->ttm.ttm;
  864. }
  865. static int amdgpu_ttm_tt_populate(struct ttm_tt *ttm)
  866. {
  867. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  868. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  869. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  870. if (ttm->state != tt_unpopulated)
  871. return 0;
  872. if (gtt && gtt->userptr) {
  873. ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
  874. if (!ttm->sg)
  875. return -ENOMEM;
  876. ttm->page_flags |= TTM_PAGE_FLAG_SG;
  877. ttm->state = tt_unbound;
  878. return 0;
  879. }
  880. if (slave && ttm->sg) {
  881. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  882. gtt->ttm.dma_address, ttm->num_pages);
  883. ttm->state = tt_unbound;
  884. return 0;
  885. }
  886. #ifdef CONFIG_SWIOTLB
  887. if (swiotlb_nr_tbl()) {
  888. return ttm_dma_populate(&gtt->ttm, adev->dev);
  889. }
  890. #endif
  891. return ttm_populate_and_map_pages(adev->dev, &gtt->ttm);
  892. }
  893. static void amdgpu_ttm_tt_unpopulate(struct ttm_tt *ttm)
  894. {
  895. struct amdgpu_device *adev;
  896. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  897. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  898. if (gtt && gtt->userptr) {
  899. amdgpu_ttm_tt_set_user_pages(ttm, NULL);
  900. kfree(ttm->sg);
  901. ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
  902. return;
  903. }
  904. if (slave)
  905. return;
  906. adev = amdgpu_ttm_adev(ttm->bdev);
  907. #ifdef CONFIG_SWIOTLB
  908. if (swiotlb_nr_tbl()) {
  909. ttm_dma_unpopulate(&gtt->ttm, adev->dev);
  910. return;
  911. }
  912. #endif
  913. ttm_unmap_and_unpopulate_pages(adev->dev, &gtt->ttm);
  914. }
  915. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  916. uint32_t flags)
  917. {
  918. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  919. if (gtt == NULL)
  920. return -EINVAL;
  921. gtt->userptr = addr;
  922. gtt->usermm = current->mm;
  923. gtt->userflags = flags;
  924. spin_lock_init(&gtt->guptasklock);
  925. INIT_LIST_HEAD(&gtt->guptasks);
  926. atomic_set(&gtt->mmu_invalidations, 0);
  927. gtt->last_set_pages = 0;
  928. return 0;
  929. }
  930. struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
  931. {
  932. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  933. if (gtt == NULL)
  934. return NULL;
  935. return gtt->usermm;
  936. }
  937. bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
  938. unsigned long end)
  939. {
  940. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  941. struct amdgpu_ttm_gup_task_list *entry;
  942. unsigned long size;
  943. if (gtt == NULL || !gtt->userptr)
  944. return false;
  945. size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
  946. if (gtt->userptr > end || gtt->userptr + size <= start)
  947. return false;
  948. spin_lock(&gtt->guptasklock);
  949. list_for_each_entry(entry, &gtt->guptasks, list) {
  950. if (entry->task == current) {
  951. spin_unlock(&gtt->guptasklock);
  952. return false;
  953. }
  954. }
  955. spin_unlock(&gtt->guptasklock);
  956. atomic_inc(&gtt->mmu_invalidations);
  957. return true;
  958. }
  959. bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
  960. int *last_invalidated)
  961. {
  962. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  963. int prev_invalidated = *last_invalidated;
  964. *last_invalidated = atomic_read(&gtt->mmu_invalidations);
  965. return prev_invalidated != *last_invalidated;
  966. }
  967. bool amdgpu_ttm_tt_userptr_needs_pages(struct ttm_tt *ttm)
  968. {
  969. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  970. if (gtt == NULL || !gtt->userptr)
  971. return false;
  972. return atomic_read(&gtt->mmu_invalidations) != gtt->last_set_pages;
  973. }
  974. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
  975. {
  976. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  977. if (gtt == NULL)
  978. return false;
  979. return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  980. }
  981. uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  982. struct ttm_mem_reg *mem)
  983. {
  984. uint64_t flags = 0;
  985. if (mem && mem->mem_type != TTM_PL_SYSTEM)
  986. flags |= AMDGPU_PTE_VALID;
  987. if (mem && mem->mem_type == TTM_PL_TT) {
  988. flags |= AMDGPU_PTE_SYSTEM;
  989. if (ttm->caching_state == tt_cached)
  990. flags |= AMDGPU_PTE_SNOOPED;
  991. }
  992. flags |= adev->gart.gart_pte_flags;
  993. flags |= AMDGPU_PTE_READABLE;
  994. if (!amdgpu_ttm_tt_is_readonly(ttm))
  995. flags |= AMDGPU_PTE_WRITEABLE;
  996. return flags;
  997. }
  998. static bool amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object *bo,
  999. const struct ttm_place *place)
  1000. {
  1001. unsigned long num_pages = bo->mem.num_pages;
  1002. struct drm_mm_node *node = bo->mem.mm_node;
  1003. switch (bo->mem.mem_type) {
  1004. case TTM_PL_TT:
  1005. return true;
  1006. case TTM_PL_VRAM:
  1007. /* Check each drm MM node individually */
  1008. while (num_pages) {
  1009. if (place->fpfn < (node->start + node->size) &&
  1010. !(place->lpfn && place->lpfn <= node->start))
  1011. return true;
  1012. num_pages -= node->size;
  1013. ++node;
  1014. }
  1015. return false;
  1016. default:
  1017. break;
  1018. }
  1019. return ttm_bo_eviction_valuable(bo, place);
  1020. }
  1021. static int amdgpu_ttm_access_memory(struct ttm_buffer_object *bo,
  1022. unsigned long offset,
  1023. void *buf, int len, int write)
  1024. {
  1025. struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
  1026. struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
  1027. struct drm_mm_node *nodes;
  1028. uint32_t value = 0;
  1029. int ret = 0;
  1030. uint64_t pos;
  1031. unsigned long flags;
  1032. if (bo->mem.mem_type != TTM_PL_VRAM)
  1033. return -EIO;
  1034. nodes = amdgpu_find_mm_node(&abo->tbo.mem, &offset);
  1035. pos = (nodes->start << PAGE_SHIFT) + offset;
  1036. while (len && pos < adev->mc.mc_vram_size) {
  1037. uint64_t aligned_pos = pos & ~(uint64_t)3;
  1038. uint32_t bytes = 4 - (pos & 3);
  1039. uint32_t shift = (pos & 3) * 8;
  1040. uint32_t mask = 0xffffffff << shift;
  1041. if (len < bytes) {
  1042. mask &= 0xffffffff >> (bytes - len) * 8;
  1043. bytes = len;
  1044. }
  1045. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  1046. WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)aligned_pos) | 0x80000000);
  1047. WREG32_NO_KIQ(mmMM_INDEX_HI, aligned_pos >> 31);
  1048. if (!write || mask != 0xffffffff)
  1049. value = RREG32_NO_KIQ(mmMM_DATA);
  1050. if (write) {
  1051. value &= ~mask;
  1052. value |= (*(uint32_t *)buf << shift) & mask;
  1053. WREG32_NO_KIQ(mmMM_DATA, value);
  1054. }
  1055. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  1056. if (!write) {
  1057. value = (value & mask) >> shift;
  1058. memcpy(buf, &value, bytes);
  1059. }
  1060. ret += bytes;
  1061. buf = (uint8_t *)buf + bytes;
  1062. pos += bytes;
  1063. len -= bytes;
  1064. if (pos >= (nodes->start + nodes->size) << PAGE_SHIFT) {
  1065. ++nodes;
  1066. pos = (nodes->start << PAGE_SHIFT);
  1067. }
  1068. }
  1069. return ret;
  1070. }
  1071. static struct ttm_bo_driver amdgpu_bo_driver = {
  1072. .ttm_tt_create = &amdgpu_ttm_tt_create,
  1073. .ttm_tt_populate = &amdgpu_ttm_tt_populate,
  1074. .ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
  1075. .invalidate_caches = &amdgpu_invalidate_caches,
  1076. .init_mem_type = &amdgpu_init_mem_type,
  1077. .eviction_valuable = amdgpu_ttm_bo_eviction_valuable,
  1078. .evict_flags = &amdgpu_evict_flags,
  1079. .move = &amdgpu_bo_move,
  1080. .verify_access = &amdgpu_verify_access,
  1081. .move_notify = &amdgpu_bo_move_notify,
  1082. .fault_reserve_notify = &amdgpu_bo_fault_reserve_notify,
  1083. .io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
  1084. .io_mem_free = &amdgpu_ttm_io_mem_free,
  1085. .io_mem_pfn = amdgpu_ttm_io_mem_pfn,
  1086. .access_memory = &amdgpu_ttm_access_memory
  1087. };
  1088. int amdgpu_ttm_init(struct amdgpu_device *adev)
  1089. {
  1090. uint64_t gtt_size;
  1091. int r;
  1092. u64 vis_vram_limit;
  1093. r = amdgpu_ttm_global_init(adev);
  1094. if (r) {
  1095. return r;
  1096. }
  1097. /* No others user of address space so set it to 0 */
  1098. r = ttm_bo_device_init(&adev->mman.bdev,
  1099. adev->mman.bo_global_ref.ref.object,
  1100. &amdgpu_bo_driver,
  1101. adev->ddev->anon_inode->i_mapping,
  1102. DRM_FILE_PAGE_OFFSET,
  1103. adev->need_dma32);
  1104. if (r) {
  1105. DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
  1106. return r;
  1107. }
  1108. adev->mman.initialized = true;
  1109. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_VRAM,
  1110. adev->mc.real_vram_size >> PAGE_SHIFT);
  1111. if (r) {
  1112. DRM_ERROR("Failed initializing VRAM heap.\n");
  1113. return r;
  1114. }
  1115. /* Reduce size of CPU-visible VRAM if requested */
  1116. vis_vram_limit = (u64)amdgpu_vis_vram_limit * 1024 * 1024;
  1117. if (amdgpu_vis_vram_limit > 0 &&
  1118. vis_vram_limit <= adev->mc.visible_vram_size)
  1119. adev->mc.visible_vram_size = vis_vram_limit;
  1120. /* Change the size here instead of the init above so only lpfn is affected */
  1121. amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
  1122. /*
  1123. *The reserved vram for firmware must be pinned to the specified
  1124. *place on the VRAM, so reserve it early.
  1125. */
  1126. r = amdgpu_fw_reserve_vram_init(adev);
  1127. if (r) {
  1128. return r;
  1129. }
  1130. r = amdgpu_bo_create_kernel(adev, adev->mc.stolen_size, PAGE_SIZE,
  1131. AMDGPU_GEM_DOMAIN_VRAM,
  1132. &adev->stolen_vga_memory,
  1133. NULL, NULL);
  1134. if (r)
  1135. return r;
  1136. DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
  1137. (unsigned) (adev->mc.real_vram_size / (1024 * 1024)));
  1138. if (amdgpu_gtt_size == -1) {
  1139. struct sysinfo si;
  1140. si_meminfo(&si);
  1141. gtt_size = min(max((AMDGPU_DEFAULT_GTT_SIZE_MB << 20),
  1142. adev->mc.mc_vram_size),
  1143. ((uint64_t)si.totalram * si.mem_unit * 3/4));
  1144. }
  1145. else
  1146. gtt_size = (uint64_t)amdgpu_gtt_size << 20;
  1147. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_TT, gtt_size >> PAGE_SHIFT);
  1148. if (r) {
  1149. DRM_ERROR("Failed initializing GTT heap.\n");
  1150. return r;
  1151. }
  1152. DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
  1153. (unsigned)(gtt_size / (1024 * 1024)));
  1154. adev->gds.mem.total_size = adev->gds.mem.total_size << AMDGPU_GDS_SHIFT;
  1155. adev->gds.mem.gfx_partition_size = adev->gds.mem.gfx_partition_size << AMDGPU_GDS_SHIFT;
  1156. adev->gds.mem.cs_partition_size = adev->gds.mem.cs_partition_size << AMDGPU_GDS_SHIFT;
  1157. adev->gds.gws.total_size = adev->gds.gws.total_size << AMDGPU_GWS_SHIFT;
  1158. adev->gds.gws.gfx_partition_size = adev->gds.gws.gfx_partition_size << AMDGPU_GWS_SHIFT;
  1159. adev->gds.gws.cs_partition_size = adev->gds.gws.cs_partition_size << AMDGPU_GWS_SHIFT;
  1160. adev->gds.oa.total_size = adev->gds.oa.total_size << AMDGPU_OA_SHIFT;
  1161. adev->gds.oa.gfx_partition_size = adev->gds.oa.gfx_partition_size << AMDGPU_OA_SHIFT;
  1162. adev->gds.oa.cs_partition_size = adev->gds.oa.cs_partition_size << AMDGPU_OA_SHIFT;
  1163. /* GDS Memory */
  1164. if (adev->gds.mem.total_size) {
  1165. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GDS,
  1166. adev->gds.mem.total_size >> PAGE_SHIFT);
  1167. if (r) {
  1168. DRM_ERROR("Failed initializing GDS heap.\n");
  1169. return r;
  1170. }
  1171. }
  1172. /* GWS */
  1173. if (adev->gds.gws.total_size) {
  1174. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GWS,
  1175. adev->gds.gws.total_size >> PAGE_SHIFT);
  1176. if (r) {
  1177. DRM_ERROR("Failed initializing gws heap.\n");
  1178. return r;
  1179. }
  1180. }
  1181. /* OA */
  1182. if (adev->gds.oa.total_size) {
  1183. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_OA,
  1184. adev->gds.oa.total_size >> PAGE_SHIFT);
  1185. if (r) {
  1186. DRM_ERROR("Failed initializing oa heap.\n");
  1187. return r;
  1188. }
  1189. }
  1190. r = amdgpu_ttm_debugfs_init(adev);
  1191. if (r) {
  1192. DRM_ERROR("Failed to init debugfs\n");
  1193. return r;
  1194. }
  1195. return 0;
  1196. }
  1197. void amdgpu_ttm_fini(struct amdgpu_device *adev)
  1198. {
  1199. if (!adev->mman.initialized)
  1200. return;
  1201. amdgpu_ttm_debugfs_fini(adev);
  1202. amdgpu_bo_free_kernel(&adev->stolen_vga_memory, NULL, NULL);
  1203. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_VRAM);
  1204. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_TT);
  1205. if (adev->gds.mem.total_size)
  1206. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GDS);
  1207. if (adev->gds.gws.total_size)
  1208. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GWS);
  1209. if (adev->gds.oa.total_size)
  1210. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_OA);
  1211. ttm_bo_device_release(&adev->mman.bdev);
  1212. amdgpu_gart_fini(adev);
  1213. amdgpu_ttm_global_fini(adev);
  1214. adev->mman.initialized = false;
  1215. DRM_INFO("amdgpu: ttm finalized\n");
  1216. }
  1217. /* this should only be called at bootup or when userspace
  1218. * isn't running */
  1219. void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size)
  1220. {
  1221. struct ttm_mem_type_manager *man;
  1222. if (!adev->mman.initialized)
  1223. return;
  1224. man = &adev->mman.bdev.man[TTM_PL_VRAM];
  1225. /* this just adjusts TTM size idea, which sets lpfn to the correct value */
  1226. man->size = size >> PAGE_SHIFT;
  1227. }
  1228. int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
  1229. {
  1230. struct drm_file *file_priv;
  1231. struct amdgpu_device *adev;
  1232. if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET))
  1233. return -EINVAL;
  1234. file_priv = filp->private_data;
  1235. adev = file_priv->minor->dev->dev_private;
  1236. if (adev == NULL)
  1237. return -EINVAL;
  1238. return ttm_bo_mmap(filp, vma, &adev->mman.bdev);
  1239. }
  1240. static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
  1241. struct ttm_mem_reg *mem, unsigned num_pages,
  1242. uint64_t offset, unsigned window,
  1243. struct amdgpu_ring *ring,
  1244. uint64_t *addr)
  1245. {
  1246. struct amdgpu_ttm_tt *gtt = (void *)bo->ttm;
  1247. struct amdgpu_device *adev = ring->adev;
  1248. struct ttm_tt *ttm = bo->ttm;
  1249. struct amdgpu_job *job;
  1250. unsigned num_dw, num_bytes;
  1251. dma_addr_t *dma_address;
  1252. struct dma_fence *fence;
  1253. uint64_t src_addr, dst_addr;
  1254. uint64_t flags;
  1255. int r;
  1256. BUG_ON(adev->mman.buffer_funcs->copy_max_bytes <
  1257. AMDGPU_GTT_MAX_TRANSFER_SIZE * 8);
  1258. *addr = adev->mc.gart_start;
  1259. *addr += (u64)window * AMDGPU_GTT_MAX_TRANSFER_SIZE *
  1260. AMDGPU_GPU_PAGE_SIZE;
  1261. num_dw = adev->mman.buffer_funcs->copy_num_dw;
  1262. while (num_dw & 0x7)
  1263. num_dw++;
  1264. num_bytes = num_pages * 8;
  1265. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4 + num_bytes, &job);
  1266. if (r)
  1267. return r;
  1268. src_addr = num_dw * 4;
  1269. src_addr += job->ibs[0].gpu_addr;
  1270. dst_addr = adev->gart.table_addr;
  1271. dst_addr += window * AMDGPU_GTT_MAX_TRANSFER_SIZE * 8;
  1272. amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_addr,
  1273. dst_addr, num_bytes);
  1274. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1275. WARN_ON(job->ibs[0].length_dw > num_dw);
  1276. dma_address = &gtt->ttm.dma_address[offset >> PAGE_SHIFT];
  1277. flags = amdgpu_ttm_tt_pte_flags(adev, ttm, mem);
  1278. r = amdgpu_gart_map(adev, 0, num_pages, dma_address, flags,
  1279. &job->ibs[0].ptr[num_dw]);
  1280. if (r)
  1281. goto error_free;
  1282. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  1283. AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
  1284. if (r)
  1285. goto error_free;
  1286. dma_fence_put(fence);
  1287. return r;
  1288. error_free:
  1289. amdgpu_job_free(job);
  1290. return r;
  1291. }
  1292. int amdgpu_copy_buffer(struct amdgpu_ring *ring, uint64_t src_offset,
  1293. uint64_t dst_offset, uint32_t byte_count,
  1294. struct reservation_object *resv,
  1295. struct dma_fence **fence, bool direct_submit,
  1296. bool vm_needs_flush)
  1297. {
  1298. struct amdgpu_device *adev = ring->adev;
  1299. struct amdgpu_job *job;
  1300. uint32_t max_bytes;
  1301. unsigned num_loops, num_dw;
  1302. unsigned i;
  1303. int r;
  1304. max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
  1305. num_loops = DIV_ROUND_UP(byte_count, max_bytes);
  1306. num_dw = num_loops * adev->mman.buffer_funcs->copy_num_dw;
  1307. /* for IB padding */
  1308. while (num_dw & 0x7)
  1309. num_dw++;
  1310. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
  1311. if (r)
  1312. return r;
  1313. job->vm_needs_flush = vm_needs_flush;
  1314. if (resv) {
  1315. r = amdgpu_sync_resv(adev, &job->sync, resv,
  1316. AMDGPU_FENCE_OWNER_UNDEFINED,
  1317. false);
  1318. if (r) {
  1319. DRM_ERROR("sync failed (%d).\n", r);
  1320. goto error_free;
  1321. }
  1322. }
  1323. for (i = 0; i < num_loops; i++) {
  1324. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  1325. amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
  1326. dst_offset, cur_size_in_bytes);
  1327. src_offset += cur_size_in_bytes;
  1328. dst_offset += cur_size_in_bytes;
  1329. byte_count -= cur_size_in_bytes;
  1330. }
  1331. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1332. WARN_ON(job->ibs[0].length_dw > num_dw);
  1333. if (direct_submit) {
  1334. r = amdgpu_ib_schedule(ring, job->num_ibs, job->ibs,
  1335. NULL, fence);
  1336. job->fence = dma_fence_get(*fence);
  1337. if (r)
  1338. DRM_ERROR("Error scheduling IBs (%d)\n", r);
  1339. amdgpu_job_free(job);
  1340. } else {
  1341. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  1342. AMDGPU_FENCE_OWNER_UNDEFINED, fence);
  1343. if (r)
  1344. goto error_free;
  1345. }
  1346. return r;
  1347. error_free:
  1348. amdgpu_job_free(job);
  1349. return r;
  1350. }
  1351. int amdgpu_fill_buffer(struct amdgpu_bo *bo,
  1352. uint64_t src_data,
  1353. struct reservation_object *resv,
  1354. struct dma_fence **fence)
  1355. {
  1356. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  1357. uint32_t max_bytes = 8 *
  1358. adev->vm_manager.vm_pte_funcs->set_max_nums_pte_pde;
  1359. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  1360. struct drm_mm_node *mm_node;
  1361. unsigned long num_pages;
  1362. unsigned int num_loops, num_dw;
  1363. struct amdgpu_job *job;
  1364. int r;
  1365. if (!ring->ready) {
  1366. DRM_ERROR("Trying to clear memory with ring turned off.\n");
  1367. return -EINVAL;
  1368. }
  1369. if (bo->tbo.mem.mem_type == TTM_PL_TT) {
  1370. r = amdgpu_ttm_alloc_gart(&bo->tbo);
  1371. if (r)
  1372. return r;
  1373. }
  1374. num_pages = bo->tbo.num_pages;
  1375. mm_node = bo->tbo.mem.mm_node;
  1376. num_loops = 0;
  1377. while (num_pages) {
  1378. uint32_t byte_count = mm_node->size << PAGE_SHIFT;
  1379. num_loops += DIV_ROUND_UP(byte_count, max_bytes);
  1380. num_pages -= mm_node->size;
  1381. ++mm_node;
  1382. }
  1383. /* num of dwords for each SDMA_OP_PTEPDE cmd */
  1384. num_dw = num_loops * adev->vm_manager.vm_pte_funcs->set_pte_pde_num_dw;
  1385. /* for IB padding */
  1386. num_dw += 64;
  1387. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
  1388. if (r)
  1389. return r;
  1390. if (resv) {
  1391. r = amdgpu_sync_resv(adev, &job->sync, resv,
  1392. AMDGPU_FENCE_OWNER_UNDEFINED, false);
  1393. if (r) {
  1394. DRM_ERROR("sync failed (%d).\n", r);
  1395. goto error_free;
  1396. }
  1397. }
  1398. num_pages = bo->tbo.num_pages;
  1399. mm_node = bo->tbo.mem.mm_node;
  1400. while (num_pages) {
  1401. uint32_t byte_count = mm_node->size << PAGE_SHIFT;
  1402. uint64_t dst_addr;
  1403. WARN_ONCE(byte_count & 0x7, "size should be a multiple of 8");
  1404. dst_addr = amdgpu_mm_node_addr(&bo->tbo, mm_node, &bo->tbo.mem);
  1405. while (byte_count) {
  1406. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  1407. amdgpu_vm_set_pte_pde(adev, &job->ibs[0],
  1408. dst_addr, 0,
  1409. cur_size_in_bytes >> 3, 0,
  1410. src_data);
  1411. dst_addr += cur_size_in_bytes;
  1412. byte_count -= cur_size_in_bytes;
  1413. }
  1414. num_pages -= mm_node->size;
  1415. ++mm_node;
  1416. }
  1417. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1418. WARN_ON(job->ibs[0].length_dw > num_dw);
  1419. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  1420. AMDGPU_FENCE_OWNER_UNDEFINED, fence);
  1421. if (r)
  1422. goto error_free;
  1423. return 0;
  1424. error_free:
  1425. amdgpu_job_free(job);
  1426. return r;
  1427. }
  1428. #if defined(CONFIG_DEBUG_FS)
  1429. static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
  1430. {
  1431. struct drm_info_node *node = (struct drm_info_node *)m->private;
  1432. unsigned ttm_pl = *(int *)node->info_ent->data;
  1433. struct drm_device *dev = node->minor->dev;
  1434. struct amdgpu_device *adev = dev->dev_private;
  1435. struct ttm_mem_type_manager *man = &adev->mman.bdev.man[ttm_pl];
  1436. struct drm_printer p = drm_seq_file_printer(m);
  1437. man->func->debug(man, &p);
  1438. return 0;
  1439. }
  1440. static int ttm_pl_vram = TTM_PL_VRAM;
  1441. static int ttm_pl_tt = TTM_PL_TT;
  1442. static const struct drm_info_list amdgpu_ttm_debugfs_list[] = {
  1443. {"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, &ttm_pl_vram},
  1444. {"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, &ttm_pl_tt},
  1445. {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
  1446. #ifdef CONFIG_SWIOTLB
  1447. {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
  1448. #endif
  1449. };
  1450. static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
  1451. size_t size, loff_t *pos)
  1452. {
  1453. struct amdgpu_device *adev = file_inode(f)->i_private;
  1454. ssize_t result = 0;
  1455. int r;
  1456. if (size & 0x3 || *pos & 0x3)
  1457. return -EINVAL;
  1458. if (*pos >= adev->mc.mc_vram_size)
  1459. return -ENXIO;
  1460. while (size) {
  1461. unsigned long flags;
  1462. uint32_t value;
  1463. if (*pos >= adev->mc.mc_vram_size)
  1464. return result;
  1465. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  1466. WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
  1467. WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31);
  1468. value = RREG32_NO_KIQ(mmMM_DATA);
  1469. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  1470. r = put_user(value, (uint32_t *)buf);
  1471. if (r)
  1472. return r;
  1473. result += 4;
  1474. buf += 4;
  1475. *pos += 4;
  1476. size -= 4;
  1477. }
  1478. return result;
  1479. }
  1480. static ssize_t amdgpu_ttm_vram_write(struct file *f, const char __user *buf,
  1481. size_t size, loff_t *pos)
  1482. {
  1483. struct amdgpu_device *adev = file_inode(f)->i_private;
  1484. ssize_t result = 0;
  1485. int r;
  1486. if (size & 0x3 || *pos & 0x3)
  1487. return -EINVAL;
  1488. if (*pos >= adev->mc.mc_vram_size)
  1489. return -ENXIO;
  1490. while (size) {
  1491. unsigned long flags;
  1492. uint32_t value;
  1493. if (*pos >= adev->mc.mc_vram_size)
  1494. return result;
  1495. r = get_user(value, (uint32_t *)buf);
  1496. if (r)
  1497. return r;
  1498. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  1499. WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
  1500. WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31);
  1501. WREG32_NO_KIQ(mmMM_DATA, value);
  1502. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  1503. result += 4;
  1504. buf += 4;
  1505. *pos += 4;
  1506. size -= 4;
  1507. }
  1508. return result;
  1509. }
  1510. static const struct file_operations amdgpu_ttm_vram_fops = {
  1511. .owner = THIS_MODULE,
  1512. .read = amdgpu_ttm_vram_read,
  1513. .write = amdgpu_ttm_vram_write,
  1514. .llseek = default_llseek,
  1515. };
  1516. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1517. static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
  1518. size_t size, loff_t *pos)
  1519. {
  1520. struct amdgpu_device *adev = file_inode(f)->i_private;
  1521. ssize_t result = 0;
  1522. int r;
  1523. while (size) {
  1524. loff_t p = *pos / PAGE_SIZE;
  1525. unsigned off = *pos & ~PAGE_MASK;
  1526. size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
  1527. struct page *page;
  1528. void *ptr;
  1529. if (p >= adev->gart.num_cpu_pages)
  1530. return result;
  1531. page = adev->gart.pages[p];
  1532. if (page) {
  1533. ptr = kmap(page);
  1534. ptr += off;
  1535. r = copy_to_user(buf, ptr, cur_size);
  1536. kunmap(adev->gart.pages[p]);
  1537. } else
  1538. r = clear_user(buf, cur_size);
  1539. if (r)
  1540. return -EFAULT;
  1541. result += cur_size;
  1542. buf += cur_size;
  1543. *pos += cur_size;
  1544. size -= cur_size;
  1545. }
  1546. return result;
  1547. }
  1548. static const struct file_operations amdgpu_ttm_gtt_fops = {
  1549. .owner = THIS_MODULE,
  1550. .read = amdgpu_ttm_gtt_read,
  1551. .llseek = default_llseek
  1552. };
  1553. #endif
  1554. static ssize_t amdgpu_iova_to_phys_read(struct file *f, char __user *buf,
  1555. size_t size, loff_t *pos)
  1556. {
  1557. struct amdgpu_device *adev = file_inode(f)->i_private;
  1558. int r;
  1559. uint64_t phys;
  1560. struct iommu_domain *dom;
  1561. // always return 8 bytes
  1562. if (size != 8)
  1563. return -EINVAL;
  1564. // only accept page addresses
  1565. if (*pos & 0xFFF)
  1566. return -EINVAL;
  1567. dom = iommu_get_domain_for_dev(adev->dev);
  1568. if (dom)
  1569. phys = iommu_iova_to_phys(dom, *pos);
  1570. else
  1571. phys = *pos;
  1572. r = copy_to_user(buf, &phys, 8);
  1573. if (r)
  1574. return -EFAULT;
  1575. return 8;
  1576. }
  1577. static const struct file_operations amdgpu_ttm_iova_fops = {
  1578. .owner = THIS_MODULE,
  1579. .read = amdgpu_iova_to_phys_read,
  1580. .llseek = default_llseek
  1581. };
  1582. static const struct {
  1583. char *name;
  1584. const struct file_operations *fops;
  1585. int domain;
  1586. } ttm_debugfs_entries[] = {
  1587. { "amdgpu_vram", &amdgpu_ttm_vram_fops, TTM_PL_VRAM },
  1588. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1589. { "amdgpu_gtt", &amdgpu_ttm_gtt_fops, TTM_PL_TT },
  1590. #endif
  1591. { "amdgpu_iova", &amdgpu_ttm_iova_fops, TTM_PL_SYSTEM },
  1592. };
  1593. #endif
  1594. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
  1595. {
  1596. #if defined(CONFIG_DEBUG_FS)
  1597. unsigned count;
  1598. struct drm_minor *minor = adev->ddev->primary;
  1599. struct dentry *ent, *root = minor->debugfs_root;
  1600. for (count = 0; count < ARRAY_SIZE(ttm_debugfs_entries); count++) {
  1601. ent = debugfs_create_file(
  1602. ttm_debugfs_entries[count].name,
  1603. S_IFREG | S_IRUGO, root,
  1604. adev,
  1605. ttm_debugfs_entries[count].fops);
  1606. if (IS_ERR(ent))
  1607. return PTR_ERR(ent);
  1608. if (ttm_debugfs_entries[count].domain == TTM_PL_VRAM)
  1609. i_size_write(ent->d_inode, adev->mc.mc_vram_size);
  1610. else if (ttm_debugfs_entries[count].domain == TTM_PL_TT)
  1611. i_size_write(ent->d_inode, adev->mc.gart_size);
  1612. adev->mman.debugfs_entries[count] = ent;
  1613. }
  1614. count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);
  1615. #ifdef CONFIG_SWIOTLB
  1616. if (!swiotlb_nr_tbl())
  1617. --count;
  1618. #endif
  1619. return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
  1620. #else
  1621. return 0;
  1622. #endif
  1623. }
  1624. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev)
  1625. {
  1626. #if defined(CONFIG_DEBUG_FS)
  1627. unsigned i;
  1628. for (i = 0; i < ARRAY_SIZE(ttm_debugfs_entries); i++)
  1629. debugfs_remove(adev->mman.debugfs_entries[i]);
  1630. #endif
  1631. }