exynos_drm_fimd.c 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204
  1. /* exynos_drm_fimd.c
  2. *
  3. * Copyright (C) 2011 Samsung Electronics Co.Ltd
  4. * Authors:
  5. * Joonyoung Shim <jy0922.shim@samsung.com>
  6. * Inki Dae <inki.dae@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include <drm/drmP.h>
  15. #include <linux/kernel.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/clk.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/component.h>
  22. #include <linux/mfd/syscon.h>
  23. #include <linux/regmap.h>
  24. #include <video/of_display_timing.h>
  25. #include <video/of_videomode.h>
  26. #include <video/samsung_fimd.h>
  27. #include <drm/exynos_drm.h>
  28. #include "exynos_drm_drv.h"
  29. #include "exynos_drm_fb.h"
  30. #include "exynos_drm_crtc.h"
  31. #include "exynos_drm_plane.h"
  32. #include "exynos_drm_iommu.h"
  33. /*
  34. * FIMD stands for Fully Interactive Mobile Display and
  35. * as a display controller, it transfers contents drawn on memory
  36. * to a LCD Panel through Display Interfaces such as RGB or
  37. * CPU Interface.
  38. */
  39. #define MIN_FB_WIDTH_FOR_16WORD_BURST 128
  40. /* position control register for hardware window 0, 2 ~ 4.*/
  41. #define VIDOSD_A(win) (VIDOSD_BASE + 0x00 + (win) * 16)
  42. #define VIDOSD_B(win) (VIDOSD_BASE + 0x04 + (win) * 16)
  43. /*
  44. * size control register for hardware windows 0 and alpha control register
  45. * for hardware windows 1 ~ 4
  46. */
  47. #define VIDOSD_C(win) (VIDOSD_BASE + 0x08 + (win) * 16)
  48. /* size control register for hardware windows 1 ~ 2. */
  49. #define VIDOSD_D(win) (VIDOSD_BASE + 0x0C + (win) * 16)
  50. #define VIDWnALPHA0(win) (VIDW_ALPHA + 0x00 + (win) * 8)
  51. #define VIDWnALPHA1(win) (VIDW_ALPHA + 0x04 + (win) * 8)
  52. #define VIDWx_BUF_START(win, buf) (VIDW_BUF_START(buf) + (win) * 8)
  53. #define VIDWx_BUF_START_S(win, buf) (VIDW_BUF_START_S(buf) + (win) * 8)
  54. #define VIDWx_BUF_END(win, buf) (VIDW_BUF_END(buf) + (win) * 8)
  55. #define VIDWx_BUF_SIZE(win, buf) (VIDW_BUF_SIZE(buf) + (win) * 4)
  56. /* color key control register for hardware window 1 ~ 4. */
  57. #define WKEYCON0_BASE(x) ((WKEYCON0 + 0x140) + ((x - 1) * 8))
  58. /* color key value register for hardware window 1 ~ 4. */
  59. #define WKEYCON1_BASE(x) ((WKEYCON1 + 0x140) + ((x - 1) * 8))
  60. /* I80 trigger control register */
  61. #define TRIGCON 0x1A4
  62. #define TRGMODE_ENABLE (1 << 0)
  63. #define SWTRGCMD_ENABLE (1 << 1)
  64. /* Exynos3250, 3472, 5260 5410, 5420 and 5422 only supported. */
  65. #define HWTRGEN_ENABLE (1 << 3)
  66. #define HWTRGMASK_ENABLE (1 << 4)
  67. /* Exynos3250, 3472, 5260, 5420 and 5422 only supported. */
  68. #define HWTRIGEN_PER_ENABLE (1 << 31)
  69. /* display mode change control register except exynos4 */
  70. #define VIDOUT_CON 0x000
  71. #define VIDOUT_CON_F_I80_LDI0 (0x2 << 8)
  72. /* I80 interface control for main LDI register */
  73. #define I80IFCONFAx(x) (0x1B0 + (x) * 4)
  74. #define I80IFCONFBx(x) (0x1B8 + (x) * 4)
  75. #define LCD_CS_SETUP(x) ((x) << 16)
  76. #define LCD_WR_SETUP(x) ((x) << 12)
  77. #define LCD_WR_ACTIVE(x) ((x) << 8)
  78. #define LCD_WR_HOLD(x) ((x) << 4)
  79. #define I80IFEN_ENABLE (1 << 0)
  80. /* FIMD has totally five hardware windows. */
  81. #define WINDOWS_NR 5
  82. /* HW trigger flag on i80 panel. */
  83. #define I80_HW_TRG (1 << 1)
  84. struct fimd_driver_data {
  85. unsigned int timing_base;
  86. unsigned int lcdblk_offset;
  87. unsigned int lcdblk_vt_shift;
  88. unsigned int lcdblk_bypass_shift;
  89. unsigned int lcdblk_mic_bypass_shift;
  90. unsigned int trg_type;
  91. unsigned int has_shadowcon:1;
  92. unsigned int has_clksel:1;
  93. unsigned int has_limited_fmt:1;
  94. unsigned int has_vidoutcon:1;
  95. unsigned int has_vtsel:1;
  96. unsigned int has_mic_bypass:1;
  97. unsigned int has_dp_clk:1;
  98. unsigned int has_hw_trigger:1;
  99. unsigned int has_trigger_per_te:1;
  100. };
  101. static struct fimd_driver_data s3c64xx_fimd_driver_data = {
  102. .timing_base = 0x0,
  103. .has_clksel = 1,
  104. .has_limited_fmt = 1,
  105. };
  106. static struct fimd_driver_data exynos3_fimd_driver_data = {
  107. .timing_base = 0x20000,
  108. .lcdblk_offset = 0x210,
  109. .lcdblk_bypass_shift = 1,
  110. .has_shadowcon = 1,
  111. .has_vidoutcon = 1,
  112. };
  113. static struct fimd_driver_data exynos4_fimd_driver_data = {
  114. .timing_base = 0x0,
  115. .lcdblk_offset = 0x210,
  116. .lcdblk_vt_shift = 10,
  117. .lcdblk_bypass_shift = 1,
  118. .has_shadowcon = 1,
  119. .has_vtsel = 1,
  120. };
  121. static struct fimd_driver_data exynos5_fimd_driver_data = {
  122. .timing_base = 0x20000,
  123. .lcdblk_offset = 0x214,
  124. .lcdblk_vt_shift = 24,
  125. .lcdblk_bypass_shift = 15,
  126. .has_shadowcon = 1,
  127. .has_vidoutcon = 1,
  128. .has_vtsel = 1,
  129. .has_dp_clk = 1,
  130. };
  131. static struct fimd_driver_data exynos5420_fimd_driver_data = {
  132. .timing_base = 0x20000,
  133. .lcdblk_offset = 0x214,
  134. .lcdblk_vt_shift = 24,
  135. .lcdblk_bypass_shift = 15,
  136. .lcdblk_mic_bypass_shift = 11,
  137. .has_shadowcon = 1,
  138. .has_vidoutcon = 1,
  139. .has_vtsel = 1,
  140. .has_mic_bypass = 1,
  141. .has_dp_clk = 1,
  142. };
  143. struct fimd_context {
  144. struct device *dev;
  145. struct drm_device *drm_dev;
  146. struct exynos_drm_crtc *crtc;
  147. struct exynos_drm_plane planes[WINDOWS_NR];
  148. struct exynos_drm_plane_config configs[WINDOWS_NR];
  149. struct clk *bus_clk;
  150. struct clk *lcd_clk;
  151. void __iomem *regs;
  152. struct regmap *sysreg;
  153. unsigned long irq_flags;
  154. u32 vidcon0;
  155. u32 vidcon1;
  156. u32 vidout_con;
  157. u32 i80ifcon;
  158. bool i80_if;
  159. bool suspended;
  160. wait_queue_head_t wait_vsync_queue;
  161. atomic_t wait_vsync_event;
  162. atomic_t win_updated;
  163. atomic_t triggering;
  164. u32 clkdiv;
  165. const struct fimd_driver_data *driver_data;
  166. struct drm_encoder *encoder;
  167. struct exynos_drm_clk dp_clk;
  168. };
  169. static const struct of_device_id fimd_driver_dt_match[] = {
  170. { .compatible = "samsung,s3c6400-fimd",
  171. .data = &s3c64xx_fimd_driver_data },
  172. { .compatible = "samsung,exynos3250-fimd",
  173. .data = &exynos3_fimd_driver_data },
  174. { .compatible = "samsung,exynos4210-fimd",
  175. .data = &exynos4_fimd_driver_data },
  176. { .compatible = "samsung,exynos5250-fimd",
  177. .data = &exynos5_fimd_driver_data },
  178. { .compatible = "samsung,exynos5420-fimd",
  179. .data = &exynos5420_fimd_driver_data },
  180. {},
  181. };
  182. MODULE_DEVICE_TABLE(of, fimd_driver_dt_match);
  183. static const enum drm_plane_type fimd_win_types[WINDOWS_NR] = {
  184. DRM_PLANE_TYPE_PRIMARY,
  185. DRM_PLANE_TYPE_OVERLAY,
  186. DRM_PLANE_TYPE_OVERLAY,
  187. DRM_PLANE_TYPE_OVERLAY,
  188. DRM_PLANE_TYPE_CURSOR,
  189. };
  190. static const uint32_t fimd_formats[] = {
  191. DRM_FORMAT_C8,
  192. DRM_FORMAT_XRGB1555,
  193. DRM_FORMAT_RGB565,
  194. DRM_FORMAT_XRGB8888,
  195. DRM_FORMAT_ARGB8888,
  196. };
  197. static int fimd_enable_vblank(struct exynos_drm_crtc *crtc)
  198. {
  199. struct fimd_context *ctx = crtc->ctx;
  200. u32 val;
  201. if (ctx->suspended)
  202. return -EPERM;
  203. if (!test_and_set_bit(0, &ctx->irq_flags)) {
  204. val = readl(ctx->regs + VIDINTCON0);
  205. val |= VIDINTCON0_INT_ENABLE;
  206. if (ctx->i80_if) {
  207. val |= VIDINTCON0_INT_I80IFDONE;
  208. val |= VIDINTCON0_INT_SYSMAINCON;
  209. val &= ~VIDINTCON0_INT_SYSSUBCON;
  210. } else {
  211. val |= VIDINTCON0_INT_FRAME;
  212. val &= ~VIDINTCON0_FRAMESEL0_MASK;
  213. val |= VIDINTCON0_FRAMESEL0_FRONTPORCH;
  214. val &= ~VIDINTCON0_FRAMESEL1_MASK;
  215. val |= VIDINTCON0_FRAMESEL1_NONE;
  216. }
  217. writel(val, ctx->regs + VIDINTCON0);
  218. }
  219. return 0;
  220. }
  221. static void fimd_disable_vblank(struct exynos_drm_crtc *crtc)
  222. {
  223. struct fimd_context *ctx = crtc->ctx;
  224. u32 val;
  225. if (ctx->suspended)
  226. return;
  227. if (test_and_clear_bit(0, &ctx->irq_flags)) {
  228. val = readl(ctx->regs + VIDINTCON0);
  229. val &= ~VIDINTCON0_INT_ENABLE;
  230. if (ctx->i80_if) {
  231. val &= ~VIDINTCON0_INT_I80IFDONE;
  232. val &= ~VIDINTCON0_INT_SYSMAINCON;
  233. val &= ~VIDINTCON0_INT_SYSSUBCON;
  234. } else
  235. val &= ~VIDINTCON0_INT_FRAME;
  236. writel(val, ctx->regs + VIDINTCON0);
  237. }
  238. }
  239. static void fimd_wait_for_vblank(struct exynos_drm_crtc *crtc)
  240. {
  241. struct fimd_context *ctx = crtc->ctx;
  242. if (ctx->suspended)
  243. return;
  244. atomic_set(&ctx->wait_vsync_event, 1);
  245. /*
  246. * wait for FIMD to signal VSYNC interrupt or return after
  247. * timeout which is set to 50ms (refresh rate of 20).
  248. */
  249. if (!wait_event_timeout(ctx->wait_vsync_queue,
  250. !atomic_read(&ctx->wait_vsync_event),
  251. HZ/20))
  252. DRM_DEBUG_KMS("vblank wait timed out.\n");
  253. }
  254. static void fimd_enable_video_output(struct fimd_context *ctx, unsigned int win,
  255. bool enable)
  256. {
  257. u32 val = readl(ctx->regs + WINCON(win));
  258. if (enable)
  259. val |= WINCONx_ENWIN;
  260. else
  261. val &= ~WINCONx_ENWIN;
  262. writel(val, ctx->regs + WINCON(win));
  263. }
  264. static void fimd_enable_shadow_channel_path(struct fimd_context *ctx,
  265. unsigned int win,
  266. bool enable)
  267. {
  268. u32 val = readl(ctx->regs + SHADOWCON);
  269. if (enable)
  270. val |= SHADOWCON_CHx_ENABLE(win);
  271. else
  272. val &= ~SHADOWCON_CHx_ENABLE(win);
  273. writel(val, ctx->regs + SHADOWCON);
  274. }
  275. static void fimd_clear_channels(struct exynos_drm_crtc *crtc)
  276. {
  277. struct fimd_context *ctx = crtc->ctx;
  278. unsigned int win, ch_enabled = 0;
  279. DRM_DEBUG_KMS("%s\n", __FILE__);
  280. /* Hardware is in unknown state, so ensure it gets enabled properly */
  281. pm_runtime_get_sync(ctx->dev);
  282. clk_prepare_enable(ctx->bus_clk);
  283. clk_prepare_enable(ctx->lcd_clk);
  284. /* Check if any channel is enabled. */
  285. for (win = 0; win < WINDOWS_NR; win++) {
  286. u32 val = readl(ctx->regs + WINCON(win));
  287. if (val & WINCONx_ENWIN) {
  288. fimd_enable_video_output(ctx, win, false);
  289. if (ctx->driver_data->has_shadowcon)
  290. fimd_enable_shadow_channel_path(ctx, win,
  291. false);
  292. ch_enabled = 1;
  293. }
  294. }
  295. /* Wait for vsync, as disable channel takes effect at next vsync */
  296. if (ch_enabled) {
  297. ctx->suspended = false;
  298. fimd_enable_vblank(ctx->crtc);
  299. fimd_wait_for_vblank(ctx->crtc);
  300. fimd_disable_vblank(ctx->crtc);
  301. ctx->suspended = true;
  302. }
  303. clk_disable_unprepare(ctx->lcd_clk);
  304. clk_disable_unprepare(ctx->bus_clk);
  305. pm_runtime_put(ctx->dev);
  306. }
  307. static int fimd_atomic_check(struct exynos_drm_crtc *crtc,
  308. struct drm_crtc_state *state)
  309. {
  310. struct drm_display_mode *mode = &state->adjusted_mode;
  311. struct fimd_context *ctx = crtc->ctx;
  312. unsigned long ideal_clk, lcd_rate;
  313. u32 clkdiv;
  314. if (mode->clock == 0) {
  315. DRM_INFO("Mode has zero clock value.\n");
  316. return -EINVAL;
  317. }
  318. ideal_clk = mode->clock * 1000;
  319. if (ctx->i80_if) {
  320. /*
  321. * The frame done interrupt should be occurred prior to the
  322. * next TE signal.
  323. */
  324. ideal_clk *= 2;
  325. }
  326. lcd_rate = clk_get_rate(ctx->lcd_clk);
  327. if (2 * lcd_rate < ideal_clk) {
  328. DRM_INFO("sclk_fimd clock too low(%lu) for requested pixel clock(%lu)\n",
  329. lcd_rate, ideal_clk);
  330. return -EINVAL;
  331. }
  332. /* Find the clock divider value that gets us closest to ideal_clk */
  333. clkdiv = DIV_ROUND_CLOSEST(lcd_rate, ideal_clk);
  334. if (clkdiv >= 0x200) {
  335. DRM_INFO("requested pixel clock(%lu) too low\n", ideal_clk);
  336. return -EINVAL;
  337. }
  338. ctx->clkdiv = (clkdiv < 0x100) ? clkdiv : 0xff;
  339. return 0;
  340. }
  341. static void fimd_setup_trigger(struct fimd_context *ctx)
  342. {
  343. void __iomem *timing_base = ctx->regs + ctx->driver_data->timing_base;
  344. u32 trg_type = ctx->driver_data->trg_type;
  345. u32 val = readl(timing_base + TRIGCON);
  346. val &= ~(TRGMODE_ENABLE);
  347. if (trg_type == I80_HW_TRG) {
  348. if (ctx->driver_data->has_hw_trigger)
  349. val |= HWTRGEN_ENABLE | HWTRGMASK_ENABLE;
  350. if (ctx->driver_data->has_trigger_per_te)
  351. val |= HWTRIGEN_PER_ENABLE;
  352. } else {
  353. val |= TRGMODE_ENABLE;
  354. }
  355. writel(val, timing_base + TRIGCON);
  356. }
  357. static void fimd_commit(struct exynos_drm_crtc *crtc)
  358. {
  359. struct fimd_context *ctx = crtc->ctx;
  360. struct drm_display_mode *mode = &crtc->base.state->adjusted_mode;
  361. const struct fimd_driver_data *driver_data = ctx->driver_data;
  362. void *timing_base = ctx->regs + driver_data->timing_base;
  363. u32 val;
  364. if (ctx->suspended)
  365. return;
  366. /* nothing to do if we haven't set the mode yet */
  367. if (mode->htotal == 0 || mode->vtotal == 0)
  368. return;
  369. if (ctx->i80_if) {
  370. val = ctx->i80ifcon | I80IFEN_ENABLE;
  371. writel(val, timing_base + I80IFCONFAx(0));
  372. /* disable auto frame rate */
  373. writel(0, timing_base + I80IFCONFBx(0));
  374. /* set video type selection to I80 interface */
  375. if (driver_data->has_vtsel && ctx->sysreg &&
  376. regmap_update_bits(ctx->sysreg,
  377. driver_data->lcdblk_offset,
  378. 0x3 << driver_data->lcdblk_vt_shift,
  379. 0x1 << driver_data->lcdblk_vt_shift)) {
  380. DRM_ERROR("Failed to update sysreg for I80 i/f.\n");
  381. return;
  382. }
  383. } else {
  384. int vsync_len, vbpd, vfpd, hsync_len, hbpd, hfpd;
  385. u32 vidcon1;
  386. /* setup polarity values */
  387. vidcon1 = ctx->vidcon1;
  388. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  389. vidcon1 |= VIDCON1_INV_VSYNC;
  390. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  391. vidcon1 |= VIDCON1_INV_HSYNC;
  392. writel(vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);
  393. /* setup vertical timing values. */
  394. vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
  395. vbpd = mode->crtc_vtotal - mode->crtc_vsync_end;
  396. vfpd = mode->crtc_vsync_start - mode->crtc_vdisplay;
  397. val = VIDTCON0_VBPD(vbpd - 1) |
  398. VIDTCON0_VFPD(vfpd - 1) |
  399. VIDTCON0_VSPW(vsync_len - 1);
  400. writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);
  401. /* setup horizontal timing values. */
  402. hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
  403. hbpd = mode->crtc_htotal - mode->crtc_hsync_end;
  404. hfpd = mode->crtc_hsync_start - mode->crtc_hdisplay;
  405. val = VIDTCON1_HBPD(hbpd - 1) |
  406. VIDTCON1_HFPD(hfpd - 1) |
  407. VIDTCON1_HSPW(hsync_len - 1);
  408. writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
  409. }
  410. if (driver_data->has_vidoutcon)
  411. writel(ctx->vidout_con, timing_base + VIDOUT_CON);
  412. /* set bypass selection */
  413. if (ctx->sysreg && regmap_update_bits(ctx->sysreg,
  414. driver_data->lcdblk_offset,
  415. 0x1 << driver_data->lcdblk_bypass_shift,
  416. 0x1 << driver_data->lcdblk_bypass_shift)) {
  417. DRM_ERROR("Failed to update sysreg for bypass setting.\n");
  418. return;
  419. }
  420. /* TODO: When MIC is enabled for display path, the lcdblk_mic_bypass
  421. * bit should be cleared.
  422. */
  423. if (driver_data->has_mic_bypass && ctx->sysreg &&
  424. regmap_update_bits(ctx->sysreg,
  425. driver_data->lcdblk_offset,
  426. 0x1 << driver_data->lcdblk_mic_bypass_shift,
  427. 0x1 << driver_data->lcdblk_mic_bypass_shift)) {
  428. DRM_ERROR("Failed to update sysreg for bypass mic.\n");
  429. return;
  430. }
  431. /* setup horizontal and vertical display size. */
  432. val = VIDTCON2_LINEVAL(mode->vdisplay - 1) |
  433. VIDTCON2_HOZVAL(mode->hdisplay - 1) |
  434. VIDTCON2_LINEVAL_E(mode->vdisplay - 1) |
  435. VIDTCON2_HOZVAL_E(mode->hdisplay - 1);
  436. writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
  437. fimd_setup_trigger(ctx);
  438. /*
  439. * fields of register with prefix '_F' would be updated
  440. * at vsync(same as dma start)
  441. */
  442. val = ctx->vidcon0;
  443. val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
  444. if (ctx->driver_data->has_clksel)
  445. val |= VIDCON0_CLKSEL_LCD;
  446. if (ctx->clkdiv > 1)
  447. val |= VIDCON0_CLKVAL_F(ctx->clkdiv - 1) | VIDCON0_CLKDIR;
  448. writel(val, ctx->regs + VIDCON0);
  449. }
  450. static void fimd_win_set_pixfmt(struct fimd_context *ctx, unsigned int win,
  451. uint32_t pixel_format, int width)
  452. {
  453. unsigned long val;
  454. val = WINCONx_ENWIN;
  455. /*
  456. * In case of s3c64xx, window 0 doesn't support alpha channel.
  457. * So the request format is ARGB8888 then change it to XRGB8888.
  458. */
  459. if (ctx->driver_data->has_limited_fmt && !win) {
  460. if (pixel_format == DRM_FORMAT_ARGB8888)
  461. pixel_format = DRM_FORMAT_XRGB8888;
  462. }
  463. switch (pixel_format) {
  464. case DRM_FORMAT_C8:
  465. val |= WINCON0_BPPMODE_8BPP_PALETTE;
  466. val |= WINCONx_BURSTLEN_8WORD;
  467. val |= WINCONx_BYTSWP;
  468. break;
  469. case DRM_FORMAT_XRGB1555:
  470. val |= WINCON0_BPPMODE_16BPP_1555;
  471. val |= WINCONx_HAWSWP;
  472. val |= WINCONx_BURSTLEN_16WORD;
  473. break;
  474. case DRM_FORMAT_RGB565:
  475. val |= WINCON0_BPPMODE_16BPP_565;
  476. val |= WINCONx_HAWSWP;
  477. val |= WINCONx_BURSTLEN_16WORD;
  478. break;
  479. case DRM_FORMAT_XRGB8888:
  480. val |= WINCON0_BPPMODE_24BPP_888;
  481. val |= WINCONx_WSWP;
  482. val |= WINCONx_BURSTLEN_16WORD;
  483. break;
  484. case DRM_FORMAT_ARGB8888:
  485. val |= WINCON1_BPPMODE_25BPP_A1888
  486. | WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
  487. val |= WINCONx_WSWP;
  488. val |= WINCONx_BURSTLEN_16WORD;
  489. break;
  490. default:
  491. DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");
  492. val |= WINCON0_BPPMODE_24BPP_888;
  493. val |= WINCONx_WSWP;
  494. val |= WINCONx_BURSTLEN_16WORD;
  495. break;
  496. }
  497. /*
  498. * Setting dma-burst to 16Word causes permanent tearing for very small
  499. * buffers, e.g. cursor buffer. Burst Mode switching which based on
  500. * plane size is not recommended as plane size varies alot towards the
  501. * end of the screen and rapid movement causes unstable DMA, but it is
  502. * still better to change dma-burst than displaying garbage.
  503. */
  504. if (width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
  505. val &= ~WINCONx_BURSTLEN_MASK;
  506. val |= WINCONx_BURSTLEN_4WORD;
  507. }
  508. writel(val, ctx->regs + WINCON(win));
  509. /* hardware window 0 doesn't support alpha channel. */
  510. if (win != 0) {
  511. /* OSD alpha */
  512. val = VIDISD14C_ALPHA0_R(0xf) |
  513. VIDISD14C_ALPHA0_G(0xf) |
  514. VIDISD14C_ALPHA0_B(0xf) |
  515. VIDISD14C_ALPHA1_R(0xf) |
  516. VIDISD14C_ALPHA1_G(0xf) |
  517. VIDISD14C_ALPHA1_B(0xf);
  518. writel(val, ctx->regs + VIDOSD_C(win));
  519. val = VIDW_ALPHA_R(0xf) | VIDW_ALPHA_G(0xf) |
  520. VIDW_ALPHA_G(0xf);
  521. writel(val, ctx->regs + VIDWnALPHA0(win));
  522. writel(val, ctx->regs + VIDWnALPHA1(win));
  523. }
  524. }
  525. static void fimd_win_set_colkey(struct fimd_context *ctx, unsigned int win)
  526. {
  527. unsigned int keycon0 = 0, keycon1 = 0;
  528. keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
  529. WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
  530. keycon1 = WxKEYCON1_COLVAL(0xffffffff);
  531. writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
  532. writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
  533. }
  534. /**
  535. * shadow_protect_win() - disable updating values from shadow registers at vsync
  536. *
  537. * @win: window to protect registers for
  538. * @protect: 1 to protect (disable updates)
  539. */
  540. static void fimd_shadow_protect_win(struct fimd_context *ctx,
  541. unsigned int win, bool protect)
  542. {
  543. u32 reg, bits, val;
  544. /*
  545. * SHADOWCON/PRTCON register is used for enabling timing.
  546. *
  547. * for example, once only width value of a register is set,
  548. * if the dma is started then fimd hardware could malfunction so
  549. * with protect window setting, the register fields with prefix '_F'
  550. * wouldn't be updated at vsync also but updated once unprotect window
  551. * is set.
  552. */
  553. if (ctx->driver_data->has_shadowcon) {
  554. reg = SHADOWCON;
  555. bits = SHADOWCON_WINx_PROTECT(win);
  556. } else {
  557. reg = PRTCON;
  558. bits = PRTCON_PROTECT;
  559. }
  560. val = readl(ctx->regs + reg);
  561. if (protect)
  562. val |= bits;
  563. else
  564. val &= ~bits;
  565. writel(val, ctx->regs + reg);
  566. }
  567. static void fimd_atomic_begin(struct exynos_drm_crtc *crtc)
  568. {
  569. struct fimd_context *ctx = crtc->ctx;
  570. int i;
  571. if (ctx->suspended)
  572. return;
  573. for (i = 0; i < WINDOWS_NR; i++)
  574. fimd_shadow_protect_win(ctx, i, true);
  575. }
  576. static void fimd_atomic_flush(struct exynos_drm_crtc *crtc)
  577. {
  578. struct fimd_context *ctx = crtc->ctx;
  579. int i;
  580. if (ctx->suspended)
  581. return;
  582. for (i = 0; i < WINDOWS_NR; i++)
  583. fimd_shadow_protect_win(ctx, i, false);
  584. exynos_crtc_handle_event(crtc);
  585. }
  586. static void fimd_update_plane(struct exynos_drm_crtc *crtc,
  587. struct exynos_drm_plane *plane)
  588. {
  589. struct exynos_drm_plane_state *state =
  590. to_exynos_plane_state(plane->base.state);
  591. struct fimd_context *ctx = crtc->ctx;
  592. struct drm_framebuffer *fb = state->base.fb;
  593. dma_addr_t dma_addr;
  594. unsigned long val, size, offset;
  595. unsigned int last_x, last_y, buf_offsize, line_size;
  596. unsigned int win = plane->index;
  597. unsigned int bpp = fb->format->cpp[0];
  598. unsigned int pitch = fb->pitches[0];
  599. if (ctx->suspended)
  600. return;
  601. offset = state->src.x * bpp;
  602. offset += state->src.y * pitch;
  603. /* buffer start address */
  604. dma_addr = exynos_drm_fb_dma_addr(fb, 0) + offset;
  605. val = (unsigned long)dma_addr;
  606. writel(val, ctx->regs + VIDWx_BUF_START(win, 0));
  607. /* buffer end address */
  608. size = pitch * state->crtc.h;
  609. val = (unsigned long)(dma_addr + size);
  610. writel(val, ctx->regs + VIDWx_BUF_END(win, 0));
  611. DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
  612. (unsigned long)dma_addr, val, size);
  613. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  614. state->crtc.w, state->crtc.h);
  615. /* buffer size */
  616. buf_offsize = pitch - (state->crtc.w * bpp);
  617. line_size = state->crtc.w * bpp;
  618. val = VIDW_BUF_SIZE_OFFSET(buf_offsize) |
  619. VIDW_BUF_SIZE_PAGEWIDTH(line_size) |
  620. VIDW_BUF_SIZE_OFFSET_E(buf_offsize) |
  621. VIDW_BUF_SIZE_PAGEWIDTH_E(line_size);
  622. writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));
  623. /* OSD position */
  624. val = VIDOSDxA_TOPLEFT_X(state->crtc.x) |
  625. VIDOSDxA_TOPLEFT_Y(state->crtc.y) |
  626. VIDOSDxA_TOPLEFT_X_E(state->crtc.x) |
  627. VIDOSDxA_TOPLEFT_Y_E(state->crtc.y);
  628. writel(val, ctx->regs + VIDOSD_A(win));
  629. last_x = state->crtc.x + state->crtc.w;
  630. if (last_x)
  631. last_x--;
  632. last_y = state->crtc.y + state->crtc.h;
  633. if (last_y)
  634. last_y--;
  635. val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y) |
  636. VIDOSDxB_BOTRIGHT_X_E(last_x) | VIDOSDxB_BOTRIGHT_Y_E(last_y);
  637. writel(val, ctx->regs + VIDOSD_B(win));
  638. DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
  639. state->crtc.x, state->crtc.y, last_x, last_y);
  640. /* OSD size */
  641. if (win != 3 && win != 4) {
  642. u32 offset = VIDOSD_D(win);
  643. if (win == 0)
  644. offset = VIDOSD_C(win);
  645. val = state->crtc.w * state->crtc.h;
  646. writel(val, ctx->regs + offset);
  647. DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
  648. }
  649. fimd_win_set_pixfmt(ctx, win, fb->format->format, state->src.w);
  650. /* hardware window 0 doesn't support color key. */
  651. if (win != 0)
  652. fimd_win_set_colkey(ctx, win);
  653. fimd_enable_video_output(ctx, win, true);
  654. if (ctx->driver_data->has_shadowcon)
  655. fimd_enable_shadow_channel_path(ctx, win, true);
  656. if (ctx->i80_if)
  657. atomic_set(&ctx->win_updated, 1);
  658. }
  659. static void fimd_disable_plane(struct exynos_drm_crtc *crtc,
  660. struct exynos_drm_plane *plane)
  661. {
  662. struct fimd_context *ctx = crtc->ctx;
  663. unsigned int win = plane->index;
  664. if (ctx->suspended)
  665. return;
  666. fimd_enable_video_output(ctx, win, false);
  667. if (ctx->driver_data->has_shadowcon)
  668. fimd_enable_shadow_channel_path(ctx, win, false);
  669. }
  670. static void fimd_enable(struct exynos_drm_crtc *crtc)
  671. {
  672. struct fimd_context *ctx = crtc->ctx;
  673. if (!ctx->suspended)
  674. return;
  675. ctx->suspended = false;
  676. pm_runtime_get_sync(ctx->dev);
  677. /* if vblank was enabled status, enable it again. */
  678. if (test_and_clear_bit(0, &ctx->irq_flags))
  679. fimd_enable_vblank(ctx->crtc);
  680. fimd_commit(ctx->crtc);
  681. }
  682. static void fimd_disable(struct exynos_drm_crtc *crtc)
  683. {
  684. struct fimd_context *ctx = crtc->ctx;
  685. int i;
  686. if (ctx->suspended)
  687. return;
  688. /*
  689. * We need to make sure that all windows are disabled before we
  690. * suspend that connector. Otherwise we might try to scan from
  691. * a destroyed buffer later.
  692. */
  693. for (i = 0; i < WINDOWS_NR; i++)
  694. fimd_disable_plane(crtc, &ctx->planes[i]);
  695. fimd_enable_vblank(crtc);
  696. fimd_wait_for_vblank(crtc);
  697. fimd_disable_vblank(crtc);
  698. writel(0, ctx->regs + VIDCON0);
  699. pm_runtime_put_sync(ctx->dev);
  700. ctx->suspended = true;
  701. }
  702. static void fimd_trigger(struct device *dev)
  703. {
  704. struct fimd_context *ctx = dev_get_drvdata(dev);
  705. const struct fimd_driver_data *driver_data = ctx->driver_data;
  706. void *timing_base = ctx->regs + driver_data->timing_base;
  707. u32 reg;
  708. /*
  709. * Skips triggering if in triggering state, because multiple triggering
  710. * requests can cause panel reset.
  711. */
  712. if (atomic_read(&ctx->triggering))
  713. return;
  714. /* Enters triggering mode */
  715. atomic_set(&ctx->triggering, 1);
  716. reg = readl(timing_base + TRIGCON);
  717. reg |= (TRGMODE_ENABLE | SWTRGCMD_ENABLE);
  718. writel(reg, timing_base + TRIGCON);
  719. /*
  720. * Exits triggering mode if vblank is not enabled yet, because when the
  721. * VIDINTCON0 register is not set, it can not exit from triggering mode.
  722. */
  723. if (!test_bit(0, &ctx->irq_flags))
  724. atomic_set(&ctx->triggering, 0);
  725. }
  726. static void fimd_te_handler(struct exynos_drm_crtc *crtc)
  727. {
  728. struct fimd_context *ctx = crtc->ctx;
  729. u32 trg_type = ctx->driver_data->trg_type;
  730. /* Checks the crtc is detached already from encoder */
  731. if (!ctx->drm_dev)
  732. return;
  733. if (trg_type == I80_HW_TRG)
  734. goto out;
  735. /*
  736. * If there is a page flip request, triggers and handles the page flip
  737. * event so that current fb can be updated into panel GRAM.
  738. */
  739. if (atomic_add_unless(&ctx->win_updated, -1, 0))
  740. fimd_trigger(ctx->dev);
  741. out:
  742. /* Wakes up vsync event queue */
  743. if (atomic_read(&ctx->wait_vsync_event)) {
  744. atomic_set(&ctx->wait_vsync_event, 0);
  745. wake_up(&ctx->wait_vsync_queue);
  746. }
  747. if (test_bit(0, &ctx->irq_flags))
  748. drm_crtc_handle_vblank(&ctx->crtc->base);
  749. }
  750. static void fimd_dp_clock_enable(struct exynos_drm_clk *clk, bool enable)
  751. {
  752. struct fimd_context *ctx = container_of(clk, struct fimd_context,
  753. dp_clk);
  754. u32 val = enable ? DP_MIE_CLK_DP_ENABLE : DP_MIE_CLK_DISABLE;
  755. writel(val, ctx->regs + DP_MIE_CLKCON);
  756. }
  757. static const struct exynos_drm_crtc_ops fimd_crtc_ops = {
  758. .enable = fimd_enable,
  759. .disable = fimd_disable,
  760. .enable_vblank = fimd_enable_vblank,
  761. .disable_vblank = fimd_disable_vblank,
  762. .atomic_begin = fimd_atomic_begin,
  763. .update_plane = fimd_update_plane,
  764. .disable_plane = fimd_disable_plane,
  765. .atomic_flush = fimd_atomic_flush,
  766. .atomic_check = fimd_atomic_check,
  767. .te_handler = fimd_te_handler,
  768. };
  769. static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
  770. {
  771. struct fimd_context *ctx = (struct fimd_context *)dev_id;
  772. u32 val, clear_bit;
  773. val = readl(ctx->regs + VIDINTCON1);
  774. clear_bit = ctx->i80_if ? VIDINTCON1_INT_I80 : VIDINTCON1_INT_FRAME;
  775. if (val & clear_bit)
  776. writel(clear_bit, ctx->regs + VIDINTCON1);
  777. /* check the crtc is detached already from encoder */
  778. if (!ctx->drm_dev)
  779. goto out;
  780. if (!ctx->i80_if)
  781. drm_crtc_handle_vblank(&ctx->crtc->base);
  782. if (ctx->i80_if) {
  783. /* Exits triggering mode */
  784. atomic_set(&ctx->triggering, 0);
  785. } else {
  786. /* set wait vsync event to zero and wake up queue. */
  787. if (atomic_read(&ctx->wait_vsync_event)) {
  788. atomic_set(&ctx->wait_vsync_event, 0);
  789. wake_up(&ctx->wait_vsync_queue);
  790. }
  791. }
  792. out:
  793. return IRQ_HANDLED;
  794. }
  795. static int fimd_bind(struct device *dev, struct device *master, void *data)
  796. {
  797. struct fimd_context *ctx = dev_get_drvdata(dev);
  798. struct drm_device *drm_dev = data;
  799. struct exynos_drm_plane *exynos_plane;
  800. unsigned int i;
  801. int ret;
  802. ctx->drm_dev = drm_dev;
  803. for (i = 0; i < WINDOWS_NR; i++) {
  804. ctx->configs[i].pixel_formats = fimd_formats;
  805. ctx->configs[i].num_pixel_formats = ARRAY_SIZE(fimd_formats);
  806. ctx->configs[i].zpos = i;
  807. ctx->configs[i].type = fimd_win_types[i];
  808. ret = exynos_plane_init(drm_dev, &ctx->planes[i], i,
  809. &ctx->configs[i]);
  810. if (ret)
  811. return ret;
  812. }
  813. exynos_plane = &ctx->planes[DEFAULT_WIN];
  814. ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
  815. EXYNOS_DISPLAY_TYPE_LCD, &fimd_crtc_ops, ctx);
  816. if (IS_ERR(ctx->crtc))
  817. return PTR_ERR(ctx->crtc);
  818. if (ctx->driver_data->has_dp_clk) {
  819. ctx->dp_clk.enable = fimd_dp_clock_enable;
  820. ctx->crtc->pipe_clk = &ctx->dp_clk;
  821. }
  822. if (ctx->encoder)
  823. exynos_dpi_bind(drm_dev, ctx->encoder);
  824. if (is_drm_iommu_supported(drm_dev))
  825. fimd_clear_channels(ctx->crtc);
  826. return drm_iommu_attach_device(drm_dev, dev);
  827. }
  828. static void fimd_unbind(struct device *dev, struct device *master,
  829. void *data)
  830. {
  831. struct fimd_context *ctx = dev_get_drvdata(dev);
  832. fimd_disable(ctx->crtc);
  833. drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
  834. if (ctx->encoder)
  835. exynos_dpi_remove(ctx->encoder);
  836. }
  837. static const struct component_ops fimd_component_ops = {
  838. .bind = fimd_bind,
  839. .unbind = fimd_unbind,
  840. };
  841. static int fimd_probe(struct platform_device *pdev)
  842. {
  843. struct device *dev = &pdev->dev;
  844. struct fimd_context *ctx;
  845. struct device_node *i80_if_timings;
  846. struct resource *res;
  847. int ret;
  848. if (!dev->of_node)
  849. return -ENODEV;
  850. ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
  851. if (!ctx)
  852. return -ENOMEM;
  853. ctx->dev = dev;
  854. ctx->suspended = true;
  855. ctx->driver_data = of_device_get_match_data(dev);
  856. if (of_property_read_bool(dev->of_node, "samsung,invert-vden"))
  857. ctx->vidcon1 |= VIDCON1_INV_VDEN;
  858. if (of_property_read_bool(dev->of_node, "samsung,invert-vclk"))
  859. ctx->vidcon1 |= VIDCON1_INV_VCLK;
  860. i80_if_timings = of_get_child_by_name(dev->of_node, "i80-if-timings");
  861. if (i80_if_timings) {
  862. u32 val;
  863. ctx->i80_if = true;
  864. if (ctx->driver_data->has_vidoutcon)
  865. ctx->vidout_con |= VIDOUT_CON_F_I80_LDI0;
  866. else
  867. ctx->vidcon0 |= VIDCON0_VIDOUT_I80_LDI0;
  868. /*
  869. * The user manual describes that this "DSI_EN" bit is required
  870. * to enable I80 24-bit data interface.
  871. */
  872. ctx->vidcon0 |= VIDCON0_DSI_EN;
  873. if (of_property_read_u32(i80_if_timings, "cs-setup", &val))
  874. val = 0;
  875. ctx->i80ifcon = LCD_CS_SETUP(val);
  876. if (of_property_read_u32(i80_if_timings, "wr-setup", &val))
  877. val = 0;
  878. ctx->i80ifcon |= LCD_WR_SETUP(val);
  879. if (of_property_read_u32(i80_if_timings, "wr-active", &val))
  880. val = 1;
  881. ctx->i80ifcon |= LCD_WR_ACTIVE(val);
  882. if (of_property_read_u32(i80_if_timings, "wr-hold", &val))
  883. val = 0;
  884. ctx->i80ifcon |= LCD_WR_HOLD(val);
  885. }
  886. of_node_put(i80_if_timings);
  887. ctx->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
  888. "samsung,sysreg");
  889. if (IS_ERR(ctx->sysreg)) {
  890. dev_warn(dev, "failed to get system register.\n");
  891. ctx->sysreg = NULL;
  892. }
  893. ctx->bus_clk = devm_clk_get(dev, "fimd");
  894. if (IS_ERR(ctx->bus_clk)) {
  895. dev_err(dev, "failed to get bus clock\n");
  896. return PTR_ERR(ctx->bus_clk);
  897. }
  898. ctx->lcd_clk = devm_clk_get(dev, "sclk_fimd");
  899. if (IS_ERR(ctx->lcd_clk)) {
  900. dev_err(dev, "failed to get lcd clock\n");
  901. return PTR_ERR(ctx->lcd_clk);
  902. }
  903. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  904. ctx->regs = devm_ioremap_resource(dev, res);
  905. if (IS_ERR(ctx->regs))
  906. return PTR_ERR(ctx->regs);
  907. res = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
  908. ctx->i80_if ? "lcd_sys" : "vsync");
  909. if (!res) {
  910. dev_err(dev, "irq request failed.\n");
  911. return -ENXIO;
  912. }
  913. ret = devm_request_irq(dev, res->start, fimd_irq_handler,
  914. 0, "drm_fimd", ctx);
  915. if (ret) {
  916. dev_err(dev, "irq request failed.\n");
  917. return ret;
  918. }
  919. init_waitqueue_head(&ctx->wait_vsync_queue);
  920. atomic_set(&ctx->wait_vsync_event, 0);
  921. platform_set_drvdata(pdev, ctx);
  922. ctx->encoder = exynos_dpi_probe(dev);
  923. if (IS_ERR(ctx->encoder))
  924. return PTR_ERR(ctx->encoder);
  925. pm_runtime_enable(dev);
  926. ret = component_add(dev, &fimd_component_ops);
  927. if (ret)
  928. goto err_disable_pm_runtime;
  929. return ret;
  930. err_disable_pm_runtime:
  931. pm_runtime_disable(dev);
  932. return ret;
  933. }
  934. static int fimd_remove(struct platform_device *pdev)
  935. {
  936. pm_runtime_disable(&pdev->dev);
  937. component_del(&pdev->dev, &fimd_component_ops);
  938. return 0;
  939. }
  940. #ifdef CONFIG_PM
  941. static int exynos_fimd_suspend(struct device *dev)
  942. {
  943. struct fimd_context *ctx = dev_get_drvdata(dev);
  944. clk_disable_unprepare(ctx->lcd_clk);
  945. clk_disable_unprepare(ctx->bus_clk);
  946. return 0;
  947. }
  948. static int exynos_fimd_resume(struct device *dev)
  949. {
  950. struct fimd_context *ctx = dev_get_drvdata(dev);
  951. int ret;
  952. ret = clk_prepare_enable(ctx->bus_clk);
  953. if (ret < 0) {
  954. DRM_ERROR("Failed to prepare_enable the bus clk [%d]\n", ret);
  955. return ret;
  956. }
  957. ret = clk_prepare_enable(ctx->lcd_clk);
  958. if (ret < 0) {
  959. DRM_ERROR("Failed to prepare_enable the lcd clk [%d]\n", ret);
  960. return ret;
  961. }
  962. return 0;
  963. }
  964. #endif
  965. static const struct dev_pm_ops exynos_fimd_pm_ops = {
  966. SET_RUNTIME_PM_OPS(exynos_fimd_suspend, exynos_fimd_resume, NULL)
  967. };
  968. struct platform_driver fimd_driver = {
  969. .probe = fimd_probe,
  970. .remove = fimd_remove,
  971. .driver = {
  972. .name = "exynos4-fb",
  973. .owner = THIS_MODULE,
  974. .pm = &exynos_fimd_pm_ops,
  975. .of_match_table = fimd_driver_dt_match,
  976. },
  977. };