cmd_parser.c 85 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906
  1. /*
  2. * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Ke Yu
  25. * Kevin Tian <kevin.tian@intel.com>
  26. * Zhiyuan Lv <zhiyuan.lv@intel.com>
  27. *
  28. * Contributors:
  29. * Min He <min.he@intel.com>
  30. * Ping Gao <ping.a.gao@intel.com>
  31. * Tina Zhang <tina.zhang@intel.com>
  32. * Yulei Zhang <yulei.zhang@intel.com>
  33. * Zhi Wang <zhi.a.wang@intel.com>
  34. *
  35. */
  36. #include <linux/slab.h>
  37. #include "i915_drv.h"
  38. #include "gvt.h"
  39. #include "i915_pvinfo.h"
  40. #include "trace.h"
  41. #define INVALID_OP (~0U)
  42. #define OP_LEN_MI 9
  43. #define OP_LEN_2D 10
  44. #define OP_LEN_3D_MEDIA 16
  45. #define OP_LEN_MFX_VC 16
  46. #define OP_LEN_VEBOX 16
  47. #define CMD_TYPE(cmd) (((cmd) >> 29) & 7)
  48. struct sub_op_bits {
  49. int hi;
  50. int low;
  51. };
  52. struct decode_info {
  53. char *name;
  54. int op_len;
  55. int nr_sub_op;
  56. struct sub_op_bits *sub_op;
  57. };
  58. #define MAX_CMD_BUDGET 0x7fffffff
  59. #define MI_WAIT_FOR_PLANE_C_FLIP_PENDING (1<<15)
  60. #define MI_WAIT_FOR_PLANE_B_FLIP_PENDING (1<<9)
  61. #define MI_WAIT_FOR_PLANE_A_FLIP_PENDING (1<<1)
  62. #define MI_WAIT_FOR_SPRITE_C_FLIP_PENDING (1<<20)
  63. #define MI_WAIT_FOR_SPRITE_B_FLIP_PENDING (1<<10)
  64. #define MI_WAIT_FOR_SPRITE_A_FLIP_PENDING (1<<2)
  65. /* Render Command Map */
  66. /* MI_* command Opcode (28:23) */
  67. #define OP_MI_NOOP 0x0
  68. #define OP_MI_SET_PREDICATE 0x1 /* HSW+ */
  69. #define OP_MI_USER_INTERRUPT 0x2
  70. #define OP_MI_WAIT_FOR_EVENT 0x3
  71. #define OP_MI_FLUSH 0x4
  72. #define OP_MI_ARB_CHECK 0x5
  73. #define OP_MI_RS_CONTROL 0x6 /* HSW+ */
  74. #define OP_MI_REPORT_HEAD 0x7
  75. #define OP_MI_ARB_ON_OFF 0x8
  76. #define OP_MI_URB_ATOMIC_ALLOC 0x9 /* HSW+ */
  77. #define OP_MI_BATCH_BUFFER_END 0xA
  78. #define OP_MI_SUSPEND_FLUSH 0xB
  79. #define OP_MI_PREDICATE 0xC /* IVB+ */
  80. #define OP_MI_TOPOLOGY_FILTER 0xD /* IVB+ */
  81. #define OP_MI_SET_APPID 0xE /* IVB+ */
  82. #define OP_MI_RS_CONTEXT 0xF /* HSW+ */
  83. #define OP_MI_LOAD_SCAN_LINES_INCL 0x12 /* HSW+ */
  84. #define OP_MI_DISPLAY_FLIP 0x14
  85. #define OP_MI_SEMAPHORE_MBOX 0x16
  86. #define OP_MI_SET_CONTEXT 0x18
  87. #define OP_MI_MATH 0x1A
  88. #define OP_MI_URB_CLEAR 0x19
  89. #define OP_MI_SEMAPHORE_SIGNAL 0x1B /* BDW+ */
  90. #define OP_MI_SEMAPHORE_WAIT 0x1C /* BDW+ */
  91. #define OP_MI_STORE_DATA_IMM 0x20
  92. #define OP_MI_STORE_DATA_INDEX 0x21
  93. #define OP_MI_LOAD_REGISTER_IMM 0x22
  94. #define OP_MI_UPDATE_GTT 0x23
  95. #define OP_MI_STORE_REGISTER_MEM 0x24
  96. #define OP_MI_FLUSH_DW 0x26
  97. #define OP_MI_CLFLUSH 0x27
  98. #define OP_MI_REPORT_PERF_COUNT 0x28
  99. #define OP_MI_LOAD_REGISTER_MEM 0x29 /* HSW+ */
  100. #define OP_MI_LOAD_REGISTER_REG 0x2A /* HSW+ */
  101. #define OP_MI_RS_STORE_DATA_IMM 0x2B /* HSW+ */
  102. #define OP_MI_LOAD_URB_MEM 0x2C /* HSW+ */
  103. #define OP_MI_STORE_URM_MEM 0x2D /* HSW+ */
  104. #define OP_MI_2E 0x2E /* BDW+ */
  105. #define OP_MI_2F 0x2F /* BDW+ */
  106. #define OP_MI_BATCH_BUFFER_START 0x31
  107. /* Bit definition for dword 0 */
  108. #define _CMDBIT_BB_START_IN_PPGTT (1UL << 8)
  109. #define OP_MI_CONDITIONAL_BATCH_BUFFER_END 0x36
  110. #define BATCH_BUFFER_ADDR_MASK ((1UL << 32) - (1U << 2))
  111. #define BATCH_BUFFER_ADDR_HIGH_MASK ((1UL << 16) - (1U))
  112. #define BATCH_BUFFER_ADR_SPACE_BIT(x) (((x) >> 8) & 1U)
  113. #define BATCH_BUFFER_2ND_LEVEL_BIT(x) ((x) >> 22 & 1U)
  114. /* 2D command: Opcode (28:22) */
  115. #define OP_2D(x) ((2<<7) | x)
  116. #define OP_XY_SETUP_BLT OP_2D(0x1)
  117. #define OP_XY_SETUP_CLIP_BLT OP_2D(0x3)
  118. #define OP_XY_SETUP_MONO_PATTERN_SL_BLT OP_2D(0x11)
  119. #define OP_XY_PIXEL_BLT OP_2D(0x24)
  120. #define OP_XY_SCANLINES_BLT OP_2D(0x25)
  121. #define OP_XY_TEXT_BLT OP_2D(0x26)
  122. #define OP_XY_TEXT_IMMEDIATE_BLT OP_2D(0x31)
  123. #define OP_XY_COLOR_BLT OP_2D(0x50)
  124. #define OP_XY_PAT_BLT OP_2D(0x51)
  125. #define OP_XY_MONO_PAT_BLT OP_2D(0x52)
  126. #define OP_XY_SRC_COPY_BLT OP_2D(0x53)
  127. #define OP_XY_MONO_SRC_COPY_BLT OP_2D(0x54)
  128. #define OP_XY_FULL_BLT OP_2D(0x55)
  129. #define OP_XY_FULL_MONO_SRC_BLT OP_2D(0x56)
  130. #define OP_XY_FULL_MONO_PATTERN_BLT OP_2D(0x57)
  131. #define OP_XY_FULL_MONO_PATTERN_MONO_SRC_BLT OP_2D(0x58)
  132. #define OP_XY_MONO_PAT_FIXED_BLT OP_2D(0x59)
  133. #define OP_XY_MONO_SRC_COPY_IMMEDIATE_BLT OP_2D(0x71)
  134. #define OP_XY_PAT_BLT_IMMEDIATE OP_2D(0x72)
  135. #define OP_XY_SRC_COPY_CHROMA_BLT OP_2D(0x73)
  136. #define OP_XY_FULL_IMMEDIATE_PATTERN_BLT OP_2D(0x74)
  137. #define OP_XY_FULL_MONO_SRC_IMMEDIATE_PATTERN_BLT OP_2D(0x75)
  138. #define OP_XY_PAT_CHROMA_BLT OP_2D(0x76)
  139. #define OP_XY_PAT_CHROMA_BLT_IMMEDIATE OP_2D(0x77)
  140. /* 3D/Media Command: Pipeline Type(28:27) Opcode(26:24) Sub Opcode(23:16) */
  141. #define OP_3D_MEDIA(sub_type, opcode, sub_opcode) \
  142. ((3 << 13) | ((sub_type) << 11) | ((opcode) << 8) | (sub_opcode))
  143. #define OP_STATE_PREFETCH OP_3D_MEDIA(0x0, 0x0, 0x03)
  144. #define OP_STATE_BASE_ADDRESS OP_3D_MEDIA(0x0, 0x1, 0x01)
  145. #define OP_STATE_SIP OP_3D_MEDIA(0x0, 0x1, 0x02)
  146. #define OP_3D_MEDIA_0_1_4 OP_3D_MEDIA(0x0, 0x1, 0x04)
  147. #define OP_3DSTATE_VF_STATISTICS_GM45 OP_3D_MEDIA(0x1, 0x0, 0x0B)
  148. #define OP_PIPELINE_SELECT OP_3D_MEDIA(0x1, 0x1, 0x04)
  149. #define OP_MEDIA_VFE_STATE OP_3D_MEDIA(0x2, 0x0, 0x0)
  150. #define OP_MEDIA_CURBE_LOAD OP_3D_MEDIA(0x2, 0x0, 0x1)
  151. #define OP_MEDIA_INTERFACE_DESCRIPTOR_LOAD OP_3D_MEDIA(0x2, 0x0, 0x2)
  152. #define OP_MEDIA_GATEWAY_STATE OP_3D_MEDIA(0x2, 0x0, 0x3)
  153. #define OP_MEDIA_STATE_FLUSH OP_3D_MEDIA(0x2, 0x0, 0x4)
  154. #define OP_MEDIA_OBJECT OP_3D_MEDIA(0x2, 0x1, 0x0)
  155. #define OP_MEDIA_OBJECT_PRT OP_3D_MEDIA(0x2, 0x1, 0x2)
  156. #define OP_MEDIA_OBJECT_WALKER OP_3D_MEDIA(0x2, 0x1, 0x3)
  157. #define OP_GPGPU_WALKER OP_3D_MEDIA(0x2, 0x1, 0x5)
  158. #define OP_3DSTATE_CLEAR_PARAMS OP_3D_MEDIA(0x3, 0x0, 0x04) /* IVB+ */
  159. #define OP_3DSTATE_DEPTH_BUFFER OP_3D_MEDIA(0x3, 0x0, 0x05) /* IVB+ */
  160. #define OP_3DSTATE_STENCIL_BUFFER OP_3D_MEDIA(0x3, 0x0, 0x06) /* IVB+ */
  161. #define OP_3DSTATE_HIER_DEPTH_BUFFER OP_3D_MEDIA(0x3, 0x0, 0x07) /* IVB+ */
  162. #define OP_3DSTATE_VERTEX_BUFFERS OP_3D_MEDIA(0x3, 0x0, 0x08)
  163. #define OP_3DSTATE_VERTEX_ELEMENTS OP_3D_MEDIA(0x3, 0x0, 0x09)
  164. #define OP_3DSTATE_INDEX_BUFFER OP_3D_MEDIA(0x3, 0x0, 0x0A)
  165. #define OP_3DSTATE_VF_STATISTICS OP_3D_MEDIA(0x3, 0x0, 0x0B)
  166. #define OP_3DSTATE_VF OP_3D_MEDIA(0x3, 0x0, 0x0C) /* HSW+ */
  167. #define OP_3DSTATE_CC_STATE_POINTERS OP_3D_MEDIA(0x3, 0x0, 0x0E)
  168. #define OP_3DSTATE_SCISSOR_STATE_POINTERS OP_3D_MEDIA(0x3, 0x0, 0x0F)
  169. #define OP_3DSTATE_VS OP_3D_MEDIA(0x3, 0x0, 0x10)
  170. #define OP_3DSTATE_GS OP_3D_MEDIA(0x3, 0x0, 0x11)
  171. #define OP_3DSTATE_CLIP OP_3D_MEDIA(0x3, 0x0, 0x12)
  172. #define OP_3DSTATE_SF OP_3D_MEDIA(0x3, 0x0, 0x13)
  173. #define OP_3DSTATE_WM OP_3D_MEDIA(0x3, 0x0, 0x14)
  174. #define OP_3DSTATE_CONSTANT_VS OP_3D_MEDIA(0x3, 0x0, 0x15)
  175. #define OP_3DSTATE_CONSTANT_GS OP_3D_MEDIA(0x3, 0x0, 0x16)
  176. #define OP_3DSTATE_CONSTANT_PS OP_3D_MEDIA(0x3, 0x0, 0x17)
  177. #define OP_3DSTATE_SAMPLE_MASK OP_3D_MEDIA(0x3, 0x0, 0x18)
  178. #define OP_3DSTATE_CONSTANT_HS OP_3D_MEDIA(0x3, 0x0, 0x19) /* IVB+ */
  179. #define OP_3DSTATE_CONSTANT_DS OP_3D_MEDIA(0x3, 0x0, 0x1A) /* IVB+ */
  180. #define OP_3DSTATE_HS OP_3D_MEDIA(0x3, 0x0, 0x1B) /* IVB+ */
  181. #define OP_3DSTATE_TE OP_3D_MEDIA(0x3, 0x0, 0x1C) /* IVB+ */
  182. #define OP_3DSTATE_DS OP_3D_MEDIA(0x3, 0x0, 0x1D) /* IVB+ */
  183. #define OP_3DSTATE_STREAMOUT OP_3D_MEDIA(0x3, 0x0, 0x1E) /* IVB+ */
  184. #define OP_3DSTATE_SBE OP_3D_MEDIA(0x3, 0x0, 0x1F) /* IVB+ */
  185. #define OP_3DSTATE_PS OP_3D_MEDIA(0x3, 0x0, 0x20) /* IVB+ */
  186. #define OP_3DSTATE_VIEWPORT_STATE_POINTERS_SF_CLIP OP_3D_MEDIA(0x3, 0x0, 0x21) /* IVB+ */
  187. #define OP_3DSTATE_VIEWPORT_STATE_POINTERS_CC OP_3D_MEDIA(0x3, 0x0, 0x23) /* IVB+ */
  188. #define OP_3DSTATE_BLEND_STATE_POINTERS OP_3D_MEDIA(0x3, 0x0, 0x24) /* IVB+ */
  189. #define OP_3DSTATE_DEPTH_STENCIL_STATE_POINTERS OP_3D_MEDIA(0x3, 0x0, 0x25) /* IVB+ */
  190. #define OP_3DSTATE_BINDING_TABLE_POINTERS_VS OP_3D_MEDIA(0x3, 0x0, 0x26) /* IVB+ */
  191. #define OP_3DSTATE_BINDING_TABLE_POINTERS_HS OP_3D_MEDIA(0x3, 0x0, 0x27) /* IVB+ */
  192. #define OP_3DSTATE_BINDING_TABLE_POINTERS_DS OP_3D_MEDIA(0x3, 0x0, 0x28) /* IVB+ */
  193. #define OP_3DSTATE_BINDING_TABLE_POINTERS_GS OP_3D_MEDIA(0x3, 0x0, 0x29) /* IVB+ */
  194. #define OP_3DSTATE_BINDING_TABLE_POINTERS_PS OP_3D_MEDIA(0x3, 0x0, 0x2A) /* IVB+ */
  195. #define OP_3DSTATE_SAMPLER_STATE_POINTERS_VS OP_3D_MEDIA(0x3, 0x0, 0x2B) /* IVB+ */
  196. #define OP_3DSTATE_SAMPLER_STATE_POINTERS_HS OP_3D_MEDIA(0x3, 0x0, 0x2C) /* IVB+ */
  197. #define OP_3DSTATE_SAMPLER_STATE_POINTERS_DS OP_3D_MEDIA(0x3, 0x0, 0x2D) /* IVB+ */
  198. #define OP_3DSTATE_SAMPLER_STATE_POINTERS_GS OP_3D_MEDIA(0x3, 0x0, 0x2E) /* IVB+ */
  199. #define OP_3DSTATE_SAMPLER_STATE_POINTERS_PS OP_3D_MEDIA(0x3, 0x0, 0x2F) /* IVB+ */
  200. #define OP_3DSTATE_URB_VS OP_3D_MEDIA(0x3, 0x0, 0x30) /* IVB+ */
  201. #define OP_3DSTATE_URB_HS OP_3D_MEDIA(0x3, 0x0, 0x31) /* IVB+ */
  202. #define OP_3DSTATE_URB_DS OP_3D_MEDIA(0x3, 0x0, 0x32) /* IVB+ */
  203. #define OP_3DSTATE_URB_GS OP_3D_MEDIA(0x3, 0x0, 0x33) /* IVB+ */
  204. #define OP_3DSTATE_GATHER_CONSTANT_VS OP_3D_MEDIA(0x3, 0x0, 0x34) /* HSW+ */
  205. #define OP_3DSTATE_GATHER_CONSTANT_GS OP_3D_MEDIA(0x3, 0x0, 0x35) /* HSW+ */
  206. #define OP_3DSTATE_GATHER_CONSTANT_HS OP_3D_MEDIA(0x3, 0x0, 0x36) /* HSW+ */
  207. #define OP_3DSTATE_GATHER_CONSTANT_DS OP_3D_MEDIA(0x3, 0x0, 0x37) /* HSW+ */
  208. #define OP_3DSTATE_GATHER_CONSTANT_PS OP_3D_MEDIA(0x3, 0x0, 0x38) /* HSW+ */
  209. #define OP_3DSTATE_DX9_CONSTANTF_VS OP_3D_MEDIA(0x3, 0x0, 0x39) /* HSW+ */
  210. #define OP_3DSTATE_DX9_CONSTANTF_PS OP_3D_MEDIA(0x3, 0x0, 0x3A) /* HSW+ */
  211. #define OP_3DSTATE_DX9_CONSTANTI_VS OP_3D_MEDIA(0x3, 0x0, 0x3B) /* HSW+ */
  212. #define OP_3DSTATE_DX9_CONSTANTI_PS OP_3D_MEDIA(0x3, 0x0, 0x3C) /* HSW+ */
  213. #define OP_3DSTATE_DX9_CONSTANTB_VS OP_3D_MEDIA(0x3, 0x0, 0x3D) /* HSW+ */
  214. #define OP_3DSTATE_DX9_CONSTANTB_PS OP_3D_MEDIA(0x3, 0x0, 0x3E) /* HSW+ */
  215. #define OP_3DSTATE_DX9_LOCAL_VALID_VS OP_3D_MEDIA(0x3, 0x0, 0x3F) /* HSW+ */
  216. #define OP_3DSTATE_DX9_LOCAL_VALID_PS OP_3D_MEDIA(0x3, 0x0, 0x40) /* HSW+ */
  217. #define OP_3DSTATE_DX9_GENERATE_ACTIVE_VS OP_3D_MEDIA(0x3, 0x0, 0x41) /* HSW+ */
  218. #define OP_3DSTATE_DX9_GENERATE_ACTIVE_PS OP_3D_MEDIA(0x3, 0x0, 0x42) /* HSW+ */
  219. #define OP_3DSTATE_BINDING_TABLE_EDIT_VS OP_3D_MEDIA(0x3, 0x0, 0x43) /* HSW+ */
  220. #define OP_3DSTATE_BINDING_TABLE_EDIT_GS OP_3D_MEDIA(0x3, 0x0, 0x44) /* HSW+ */
  221. #define OP_3DSTATE_BINDING_TABLE_EDIT_HS OP_3D_MEDIA(0x3, 0x0, 0x45) /* HSW+ */
  222. #define OP_3DSTATE_BINDING_TABLE_EDIT_DS OP_3D_MEDIA(0x3, 0x0, 0x46) /* HSW+ */
  223. #define OP_3DSTATE_BINDING_TABLE_EDIT_PS OP_3D_MEDIA(0x3, 0x0, 0x47) /* HSW+ */
  224. #define OP_3DSTATE_VF_INSTANCING OP_3D_MEDIA(0x3, 0x0, 0x49) /* BDW+ */
  225. #define OP_3DSTATE_VF_SGVS OP_3D_MEDIA(0x3, 0x0, 0x4A) /* BDW+ */
  226. #define OP_3DSTATE_VF_TOPOLOGY OP_3D_MEDIA(0x3, 0x0, 0x4B) /* BDW+ */
  227. #define OP_3DSTATE_WM_CHROMAKEY OP_3D_MEDIA(0x3, 0x0, 0x4C) /* BDW+ */
  228. #define OP_3DSTATE_PS_BLEND OP_3D_MEDIA(0x3, 0x0, 0x4D) /* BDW+ */
  229. #define OP_3DSTATE_WM_DEPTH_STENCIL OP_3D_MEDIA(0x3, 0x0, 0x4E) /* BDW+ */
  230. #define OP_3DSTATE_PS_EXTRA OP_3D_MEDIA(0x3, 0x0, 0x4F) /* BDW+ */
  231. #define OP_3DSTATE_RASTER OP_3D_MEDIA(0x3, 0x0, 0x50) /* BDW+ */
  232. #define OP_3DSTATE_SBE_SWIZ OP_3D_MEDIA(0x3, 0x0, 0x51) /* BDW+ */
  233. #define OP_3DSTATE_WM_HZ_OP OP_3D_MEDIA(0x3, 0x0, 0x52) /* BDW+ */
  234. #define OP_3DSTATE_COMPONENT_PACKING OP_3D_MEDIA(0x3, 0x0, 0x55) /* SKL+ */
  235. #define OP_3DSTATE_DRAWING_RECTANGLE OP_3D_MEDIA(0x3, 0x1, 0x00)
  236. #define OP_3DSTATE_SAMPLER_PALETTE_LOAD0 OP_3D_MEDIA(0x3, 0x1, 0x02)
  237. #define OP_3DSTATE_CHROMA_KEY OP_3D_MEDIA(0x3, 0x1, 0x04)
  238. #define OP_SNB_3DSTATE_DEPTH_BUFFER OP_3D_MEDIA(0x3, 0x1, 0x05)
  239. #define OP_3DSTATE_POLY_STIPPLE_OFFSET OP_3D_MEDIA(0x3, 0x1, 0x06)
  240. #define OP_3DSTATE_POLY_STIPPLE_PATTERN OP_3D_MEDIA(0x3, 0x1, 0x07)
  241. #define OP_3DSTATE_LINE_STIPPLE OP_3D_MEDIA(0x3, 0x1, 0x08)
  242. #define OP_3DSTATE_AA_LINE_PARAMS OP_3D_MEDIA(0x3, 0x1, 0x0A)
  243. #define OP_3DSTATE_GS_SVB_INDEX OP_3D_MEDIA(0x3, 0x1, 0x0B)
  244. #define OP_3DSTATE_SAMPLER_PALETTE_LOAD1 OP_3D_MEDIA(0x3, 0x1, 0x0C)
  245. #define OP_3DSTATE_MULTISAMPLE_BDW OP_3D_MEDIA(0x3, 0x0, 0x0D)
  246. #define OP_SNB_3DSTATE_STENCIL_BUFFER OP_3D_MEDIA(0x3, 0x1, 0x0E)
  247. #define OP_SNB_3DSTATE_HIER_DEPTH_BUFFER OP_3D_MEDIA(0x3, 0x1, 0x0F)
  248. #define OP_SNB_3DSTATE_CLEAR_PARAMS OP_3D_MEDIA(0x3, 0x1, 0x10)
  249. #define OP_3DSTATE_MONOFILTER_SIZE OP_3D_MEDIA(0x3, 0x1, 0x11)
  250. #define OP_3DSTATE_PUSH_CONSTANT_ALLOC_VS OP_3D_MEDIA(0x3, 0x1, 0x12) /* IVB+ */
  251. #define OP_3DSTATE_PUSH_CONSTANT_ALLOC_HS OP_3D_MEDIA(0x3, 0x1, 0x13) /* IVB+ */
  252. #define OP_3DSTATE_PUSH_CONSTANT_ALLOC_DS OP_3D_MEDIA(0x3, 0x1, 0x14) /* IVB+ */
  253. #define OP_3DSTATE_PUSH_CONSTANT_ALLOC_GS OP_3D_MEDIA(0x3, 0x1, 0x15) /* IVB+ */
  254. #define OP_3DSTATE_PUSH_CONSTANT_ALLOC_PS OP_3D_MEDIA(0x3, 0x1, 0x16) /* IVB+ */
  255. #define OP_3DSTATE_SO_DECL_LIST OP_3D_MEDIA(0x3, 0x1, 0x17)
  256. #define OP_3DSTATE_SO_BUFFER OP_3D_MEDIA(0x3, 0x1, 0x18)
  257. #define OP_3DSTATE_BINDING_TABLE_POOL_ALLOC OP_3D_MEDIA(0x3, 0x1, 0x19) /* HSW+ */
  258. #define OP_3DSTATE_GATHER_POOL_ALLOC OP_3D_MEDIA(0x3, 0x1, 0x1A) /* HSW+ */
  259. #define OP_3DSTATE_DX9_CONSTANT_BUFFER_POOL_ALLOC OP_3D_MEDIA(0x3, 0x1, 0x1B) /* HSW+ */
  260. #define OP_3DSTATE_SAMPLE_PATTERN OP_3D_MEDIA(0x3, 0x1, 0x1C)
  261. #define OP_PIPE_CONTROL OP_3D_MEDIA(0x3, 0x2, 0x00)
  262. #define OP_3DPRIMITIVE OP_3D_MEDIA(0x3, 0x3, 0x00)
  263. /* VCCP Command Parser */
  264. /*
  265. * Below MFX and VBE cmd definition is from vaapi intel driver project (BSD License)
  266. * git://anongit.freedesktop.org/vaapi/intel-driver
  267. * src/i965_defines.h
  268. *
  269. */
  270. #define OP_MFX(pipeline, op, sub_opa, sub_opb) \
  271. (3 << 13 | \
  272. (pipeline) << 11 | \
  273. (op) << 8 | \
  274. (sub_opa) << 5 | \
  275. (sub_opb))
  276. #define OP_MFX_PIPE_MODE_SELECT OP_MFX(2, 0, 0, 0) /* ALL */
  277. #define OP_MFX_SURFACE_STATE OP_MFX(2, 0, 0, 1) /* ALL */
  278. #define OP_MFX_PIPE_BUF_ADDR_STATE OP_MFX(2, 0, 0, 2) /* ALL */
  279. #define OP_MFX_IND_OBJ_BASE_ADDR_STATE OP_MFX(2, 0, 0, 3) /* ALL */
  280. #define OP_MFX_BSP_BUF_BASE_ADDR_STATE OP_MFX(2, 0, 0, 4) /* ALL */
  281. #define OP_2_0_0_5 OP_MFX(2, 0, 0, 5) /* ALL */
  282. #define OP_MFX_STATE_POINTER OP_MFX(2, 0, 0, 6) /* ALL */
  283. #define OP_MFX_QM_STATE OP_MFX(2, 0, 0, 7) /* IVB+ */
  284. #define OP_MFX_FQM_STATE OP_MFX(2, 0, 0, 8) /* IVB+ */
  285. #define OP_MFX_PAK_INSERT_OBJECT OP_MFX(2, 0, 2, 8) /* IVB+ */
  286. #define OP_MFX_STITCH_OBJECT OP_MFX(2, 0, 2, 0xA) /* IVB+ */
  287. #define OP_MFD_IT_OBJECT OP_MFX(2, 0, 1, 9) /* ALL */
  288. #define OP_MFX_WAIT OP_MFX(1, 0, 0, 0) /* IVB+ */
  289. #define OP_MFX_AVC_IMG_STATE OP_MFX(2, 1, 0, 0) /* ALL */
  290. #define OP_MFX_AVC_QM_STATE OP_MFX(2, 1, 0, 1) /* ALL */
  291. #define OP_MFX_AVC_DIRECTMODE_STATE OP_MFX(2, 1, 0, 2) /* ALL */
  292. #define OP_MFX_AVC_SLICE_STATE OP_MFX(2, 1, 0, 3) /* ALL */
  293. #define OP_MFX_AVC_REF_IDX_STATE OP_MFX(2, 1, 0, 4) /* ALL */
  294. #define OP_MFX_AVC_WEIGHTOFFSET_STATE OP_MFX(2, 1, 0, 5) /* ALL */
  295. #define OP_MFD_AVC_PICID_STATE OP_MFX(2, 1, 1, 5) /* HSW+ */
  296. #define OP_MFD_AVC_DPB_STATE OP_MFX(2, 1, 1, 6) /* IVB+ */
  297. #define OP_MFD_AVC_SLICEADDR OP_MFX(2, 1, 1, 7) /* IVB+ */
  298. #define OP_MFD_AVC_BSD_OBJECT OP_MFX(2, 1, 1, 8) /* ALL */
  299. #define OP_MFC_AVC_PAK_OBJECT OP_MFX(2, 1, 2, 9) /* ALL */
  300. #define OP_MFX_VC1_PRED_PIPE_STATE OP_MFX(2, 2, 0, 1) /* ALL */
  301. #define OP_MFX_VC1_DIRECTMODE_STATE OP_MFX(2, 2, 0, 2) /* ALL */
  302. #define OP_MFD_VC1_SHORT_PIC_STATE OP_MFX(2, 2, 1, 0) /* IVB+ */
  303. #define OP_MFD_VC1_LONG_PIC_STATE OP_MFX(2, 2, 1, 1) /* IVB+ */
  304. #define OP_MFD_VC1_BSD_OBJECT OP_MFX(2, 2, 1, 8) /* ALL */
  305. #define OP_MFX_MPEG2_PIC_STATE OP_MFX(2, 3, 0, 0) /* ALL */
  306. #define OP_MFX_MPEG2_QM_STATE OP_MFX(2, 3, 0, 1) /* ALL */
  307. #define OP_MFD_MPEG2_BSD_OBJECT OP_MFX(2, 3, 1, 8) /* ALL */
  308. #define OP_MFC_MPEG2_SLICEGROUP_STATE OP_MFX(2, 3, 2, 3) /* ALL */
  309. #define OP_MFC_MPEG2_PAK_OBJECT OP_MFX(2, 3, 2, 9) /* ALL */
  310. #define OP_MFX_2_6_0_0 OP_MFX(2, 6, 0, 0) /* IVB+ */
  311. #define OP_MFX_2_6_0_8 OP_MFX(2, 6, 0, 8) /* IVB+ */
  312. #define OP_MFX_2_6_0_9 OP_MFX(2, 6, 0, 9) /* IVB+ */
  313. #define OP_MFX_JPEG_PIC_STATE OP_MFX(2, 7, 0, 0)
  314. #define OP_MFX_JPEG_HUFF_TABLE_STATE OP_MFX(2, 7, 0, 2)
  315. #define OP_MFD_JPEG_BSD_OBJECT OP_MFX(2, 7, 1, 8)
  316. #define OP_VEB(pipeline, op, sub_opa, sub_opb) \
  317. (3 << 13 | \
  318. (pipeline) << 11 | \
  319. (op) << 8 | \
  320. (sub_opa) << 5 | \
  321. (sub_opb))
  322. #define OP_VEB_SURFACE_STATE OP_VEB(2, 4, 0, 0)
  323. #define OP_VEB_STATE OP_VEB(2, 4, 0, 2)
  324. #define OP_VEB_DNDI_IECP_STATE OP_VEB(2, 4, 0, 3)
  325. struct parser_exec_state;
  326. typedef int (*parser_cmd_handler)(struct parser_exec_state *s);
  327. #define GVT_CMD_HASH_BITS 7
  328. /* which DWords need address fix */
  329. #define ADDR_FIX_1(x1) (1 << (x1))
  330. #define ADDR_FIX_2(x1, x2) (ADDR_FIX_1(x1) | ADDR_FIX_1(x2))
  331. #define ADDR_FIX_3(x1, x2, x3) (ADDR_FIX_1(x1) | ADDR_FIX_2(x2, x3))
  332. #define ADDR_FIX_4(x1, x2, x3, x4) (ADDR_FIX_1(x1) | ADDR_FIX_3(x2, x3, x4))
  333. #define ADDR_FIX_5(x1, x2, x3, x4, x5) (ADDR_FIX_1(x1) | ADDR_FIX_4(x2, x3, x4, x5))
  334. struct cmd_info {
  335. char *name;
  336. u32 opcode;
  337. #define F_LEN_MASK (1U<<0)
  338. #define F_LEN_CONST 1U
  339. #define F_LEN_VAR 0U
  340. /*
  341. * command has its own ip advance logic
  342. * e.g. MI_BATCH_START, MI_BATCH_END
  343. */
  344. #define F_IP_ADVANCE_CUSTOM (1<<1)
  345. #define F_POST_HANDLE (1<<2)
  346. u32 flag;
  347. #define R_RCS (1 << RCS)
  348. #define R_VCS1 (1 << VCS)
  349. #define R_VCS2 (1 << VCS2)
  350. #define R_VCS (R_VCS1 | R_VCS2)
  351. #define R_BCS (1 << BCS)
  352. #define R_VECS (1 << VECS)
  353. #define R_ALL (R_RCS | R_VCS | R_BCS | R_VECS)
  354. /* rings that support this cmd: BLT/RCS/VCS/VECS */
  355. uint16_t rings;
  356. /* devices that support this cmd: SNB/IVB/HSW/... */
  357. uint16_t devices;
  358. /* which DWords are address that need fix up.
  359. * bit 0 means a 32-bit non address operand in command
  360. * bit 1 means address operand, which could be 32-bit
  361. * or 64-bit depending on different architectures.(
  362. * defined by "gmadr_bytes_in_cmd" in intel_gvt.
  363. * No matter the address length, each address only takes
  364. * one bit in the bitmap.
  365. */
  366. uint16_t addr_bitmap;
  367. /* flag == F_LEN_CONST : command length
  368. * flag == F_LEN_VAR : length bias bits
  369. * Note: length is in DWord
  370. */
  371. uint8_t len;
  372. parser_cmd_handler handler;
  373. };
  374. struct cmd_entry {
  375. struct hlist_node hlist;
  376. struct cmd_info *info;
  377. };
  378. enum {
  379. RING_BUFFER_INSTRUCTION,
  380. BATCH_BUFFER_INSTRUCTION,
  381. BATCH_BUFFER_2ND_LEVEL,
  382. };
  383. enum {
  384. GTT_BUFFER,
  385. PPGTT_BUFFER
  386. };
  387. struct parser_exec_state {
  388. struct intel_vgpu *vgpu;
  389. int ring_id;
  390. int buf_type;
  391. /* batch buffer address type */
  392. int buf_addr_type;
  393. /* graphics memory address of ring buffer start */
  394. unsigned long ring_start;
  395. unsigned long ring_size;
  396. unsigned long ring_head;
  397. unsigned long ring_tail;
  398. /* instruction graphics memory address */
  399. unsigned long ip_gma;
  400. /* mapped va of the instr_gma */
  401. void *ip_va;
  402. void *rb_va;
  403. void *ret_bb_va;
  404. /* next instruction when return from batch buffer to ring buffer */
  405. unsigned long ret_ip_gma_ring;
  406. /* next instruction when return from 2nd batch buffer to batch buffer */
  407. unsigned long ret_ip_gma_bb;
  408. /* batch buffer address type (GTT or PPGTT)
  409. * used when ret from 2nd level batch buffer
  410. */
  411. int saved_buf_addr_type;
  412. bool is_ctx_wa;
  413. struct cmd_info *info;
  414. struct intel_vgpu_workload *workload;
  415. };
  416. #define gmadr_dw_number(s) \
  417. (s->vgpu->gvt->device_info.gmadr_bytes_in_cmd >> 2)
  418. static unsigned long bypass_scan_mask = 0;
  419. /* ring ALL, type = 0 */
  420. static struct sub_op_bits sub_op_mi[] = {
  421. {31, 29},
  422. {28, 23},
  423. };
  424. static struct decode_info decode_info_mi = {
  425. "MI",
  426. OP_LEN_MI,
  427. ARRAY_SIZE(sub_op_mi),
  428. sub_op_mi,
  429. };
  430. /* ring RCS, command type 2 */
  431. static struct sub_op_bits sub_op_2d[] = {
  432. {31, 29},
  433. {28, 22},
  434. };
  435. static struct decode_info decode_info_2d = {
  436. "2D",
  437. OP_LEN_2D,
  438. ARRAY_SIZE(sub_op_2d),
  439. sub_op_2d,
  440. };
  441. /* ring RCS, command type 3 */
  442. static struct sub_op_bits sub_op_3d_media[] = {
  443. {31, 29},
  444. {28, 27},
  445. {26, 24},
  446. {23, 16},
  447. };
  448. static struct decode_info decode_info_3d_media = {
  449. "3D_Media",
  450. OP_LEN_3D_MEDIA,
  451. ARRAY_SIZE(sub_op_3d_media),
  452. sub_op_3d_media,
  453. };
  454. /* ring VCS, command type 3 */
  455. static struct sub_op_bits sub_op_mfx_vc[] = {
  456. {31, 29},
  457. {28, 27},
  458. {26, 24},
  459. {23, 21},
  460. {20, 16},
  461. };
  462. static struct decode_info decode_info_mfx_vc = {
  463. "MFX_VC",
  464. OP_LEN_MFX_VC,
  465. ARRAY_SIZE(sub_op_mfx_vc),
  466. sub_op_mfx_vc,
  467. };
  468. /* ring VECS, command type 3 */
  469. static struct sub_op_bits sub_op_vebox[] = {
  470. {31, 29},
  471. {28, 27},
  472. {26, 24},
  473. {23, 21},
  474. {20, 16},
  475. };
  476. static struct decode_info decode_info_vebox = {
  477. "VEBOX",
  478. OP_LEN_VEBOX,
  479. ARRAY_SIZE(sub_op_vebox),
  480. sub_op_vebox,
  481. };
  482. static struct decode_info *ring_decode_info[I915_NUM_ENGINES][8] = {
  483. [RCS] = {
  484. &decode_info_mi,
  485. NULL,
  486. NULL,
  487. &decode_info_3d_media,
  488. NULL,
  489. NULL,
  490. NULL,
  491. NULL,
  492. },
  493. [VCS] = {
  494. &decode_info_mi,
  495. NULL,
  496. NULL,
  497. &decode_info_mfx_vc,
  498. NULL,
  499. NULL,
  500. NULL,
  501. NULL,
  502. },
  503. [BCS] = {
  504. &decode_info_mi,
  505. NULL,
  506. &decode_info_2d,
  507. NULL,
  508. NULL,
  509. NULL,
  510. NULL,
  511. NULL,
  512. },
  513. [VECS] = {
  514. &decode_info_mi,
  515. NULL,
  516. NULL,
  517. &decode_info_vebox,
  518. NULL,
  519. NULL,
  520. NULL,
  521. NULL,
  522. },
  523. [VCS2] = {
  524. &decode_info_mi,
  525. NULL,
  526. NULL,
  527. &decode_info_mfx_vc,
  528. NULL,
  529. NULL,
  530. NULL,
  531. NULL,
  532. },
  533. };
  534. static inline u32 get_opcode(u32 cmd, int ring_id)
  535. {
  536. struct decode_info *d_info;
  537. d_info = ring_decode_info[ring_id][CMD_TYPE(cmd)];
  538. if (d_info == NULL)
  539. return INVALID_OP;
  540. return cmd >> (32 - d_info->op_len);
  541. }
  542. static inline struct cmd_info *find_cmd_entry(struct intel_gvt *gvt,
  543. unsigned int opcode, int ring_id)
  544. {
  545. struct cmd_entry *e;
  546. hash_for_each_possible(gvt->cmd_table, e, hlist, opcode) {
  547. if ((opcode == e->info->opcode) &&
  548. (e->info->rings & (1 << ring_id)))
  549. return e->info;
  550. }
  551. return NULL;
  552. }
  553. static inline struct cmd_info *get_cmd_info(struct intel_gvt *gvt,
  554. u32 cmd, int ring_id)
  555. {
  556. u32 opcode;
  557. opcode = get_opcode(cmd, ring_id);
  558. if (opcode == INVALID_OP)
  559. return NULL;
  560. return find_cmd_entry(gvt, opcode, ring_id);
  561. }
  562. static inline u32 sub_op_val(u32 cmd, u32 hi, u32 low)
  563. {
  564. return (cmd >> low) & ((1U << (hi - low + 1)) - 1);
  565. }
  566. static inline void print_opcode(u32 cmd, int ring_id)
  567. {
  568. struct decode_info *d_info;
  569. int i;
  570. d_info = ring_decode_info[ring_id][CMD_TYPE(cmd)];
  571. if (d_info == NULL)
  572. return;
  573. gvt_dbg_cmd("opcode=0x%x %s sub_ops:",
  574. cmd >> (32 - d_info->op_len), d_info->name);
  575. for (i = 0; i < d_info->nr_sub_op; i++)
  576. pr_err("0x%x ", sub_op_val(cmd, d_info->sub_op[i].hi,
  577. d_info->sub_op[i].low));
  578. pr_err("\n");
  579. }
  580. static inline u32 *cmd_ptr(struct parser_exec_state *s, int index)
  581. {
  582. return s->ip_va + (index << 2);
  583. }
  584. static inline u32 cmd_val(struct parser_exec_state *s, int index)
  585. {
  586. return *cmd_ptr(s, index);
  587. }
  588. static void parser_exec_state_dump(struct parser_exec_state *s)
  589. {
  590. int cnt = 0;
  591. int i;
  592. gvt_dbg_cmd(" vgpu%d RING%d: ring_start(%08lx) ring_end(%08lx)"
  593. " ring_head(%08lx) ring_tail(%08lx)\n", s->vgpu->id,
  594. s->ring_id, s->ring_start, s->ring_start + s->ring_size,
  595. s->ring_head, s->ring_tail);
  596. gvt_dbg_cmd(" %s %s ip_gma(%08lx) ",
  597. s->buf_type == RING_BUFFER_INSTRUCTION ?
  598. "RING_BUFFER" : "BATCH_BUFFER",
  599. s->buf_addr_type == GTT_BUFFER ?
  600. "GTT" : "PPGTT", s->ip_gma);
  601. if (s->ip_va == NULL) {
  602. gvt_dbg_cmd(" ip_va(NULL)");
  603. return;
  604. }
  605. gvt_dbg_cmd(" ip_va=%p: %08x %08x %08x %08x\n",
  606. s->ip_va, cmd_val(s, 0), cmd_val(s, 1),
  607. cmd_val(s, 2), cmd_val(s, 3));
  608. print_opcode(cmd_val(s, 0), s->ring_id);
  609. s->ip_va = (u32 *)((((u64)s->ip_va) >> 12) << 12);
  610. while (cnt < 1024) {
  611. gvt_dbg_cmd("ip_va=%p: ", s->ip_va);
  612. for (i = 0; i < 8; i++)
  613. gvt_dbg_cmd("%08x ", cmd_val(s, i));
  614. gvt_dbg_cmd("\n");
  615. s->ip_va += 8 * sizeof(u32);
  616. cnt += 8;
  617. }
  618. }
  619. static inline void update_ip_va(struct parser_exec_state *s)
  620. {
  621. unsigned long len = 0;
  622. if (WARN_ON(s->ring_head == s->ring_tail))
  623. return;
  624. if (s->buf_type == RING_BUFFER_INSTRUCTION) {
  625. unsigned long ring_top = s->ring_start + s->ring_size;
  626. if (s->ring_head > s->ring_tail) {
  627. if (s->ip_gma >= s->ring_head && s->ip_gma < ring_top)
  628. len = (s->ip_gma - s->ring_head);
  629. else if (s->ip_gma >= s->ring_start &&
  630. s->ip_gma <= s->ring_tail)
  631. len = (ring_top - s->ring_head) +
  632. (s->ip_gma - s->ring_start);
  633. } else
  634. len = (s->ip_gma - s->ring_head);
  635. s->ip_va = s->rb_va + len;
  636. } else {/* shadow batch buffer */
  637. s->ip_va = s->ret_bb_va;
  638. }
  639. }
  640. static inline int ip_gma_set(struct parser_exec_state *s,
  641. unsigned long ip_gma)
  642. {
  643. WARN_ON(!IS_ALIGNED(ip_gma, 4));
  644. s->ip_gma = ip_gma;
  645. update_ip_va(s);
  646. return 0;
  647. }
  648. static inline int ip_gma_advance(struct parser_exec_state *s,
  649. unsigned int dw_len)
  650. {
  651. s->ip_gma += (dw_len << 2);
  652. if (s->buf_type == RING_BUFFER_INSTRUCTION) {
  653. if (s->ip_gma >= s->ring_start + s->ring_size)
  654. s->ip_gma -= s->ring_size;
  655. update_ip_va(s);
  656. } else {
  657. s->ip_va += (dw_len << 2);
  658. }
  659. return 0;
  660. }
  661. static inline int get_cmd_length(struct cmd_info *info, u32 cmd)
  662. {
  663. if ((info->flag & F_LEN_MASK) == F_LEN_CONST)
  664. return info->len;
  665. else
  666. return (cmd & ((1U << info->len) - 1)) + 2;
  667. return 0;
  668. }
  669. static inline int cmd_length(struct parser_exec_state *s)
  670. {
  671. return get_cmd_length(s->info, cmd_val(s, 0));
  672. }
  673. /* do not remove this, some platform may need clflush here */
  674. #define patch_value(s, addr, val) do { \
  675. *addr = val; \
  676. } while (0)
  677. static bool is_shadowed_mmio(unsigned int offset)
  678. {
  679. bool ret = false;
  680. if ((offset == 0x2168) || /*BB current head register UDW */
  681. (offset == 0x2140) || /*BB current header register */
  682. (offset == 0x211c) || /*second BB header register UDW */
  683. (offset == 0x2114)) { /*second BB header register UDW */
  684. ret = true;
  685. }
  686. return ret;
  687. }
  688. static inline bool is_force_nonpriv_mmio(unsigned int offset)
  689. {
  690. return (offset >= 0x24d0 && offset < 0x2500);
  691. }
  692. static int force_nonpriv_reg_handler(struct parser_exec_state *s,
  693. unsigned int offset, unsigned int index)
  694. {
  695. struct intel_gvt *gvt = s->vgpu->gvt;
  696. unsigned int data = cmd_val(s, index + 1);
  697. if (!intel_gvt_in_force_nonpriv_whitelist(gvt, data)) {
  698. gvt_err("Unexpected forcenonpriv 0x%x LRI write, value=0x%x\n",
  699. offset, data);
  700. return -EPERM;
  701. }
  702. return 0;
  703. }
  704. static inline bool is_mocs_mmio(unsigned int offset)
  705. {
  706. return ((offset >= 0xc800) && (offset <= 0xcff8)) ||
  707. ((offset >= 0xb020) && (offset <= 0xb0a0));
  708. }
  709. static int mocs_cmd_reg_handler(struct parser_exec_state *s,
  710. unsigned int offset, unsigned int index)
  711. {
  712. if (!is_mocs_mmio(offset))
  713. return -EINVAL;
  714. vgpu_vreg(s->vgpu, offset) = cmd_val(s, index + 1);
  715. return 0;
  716. }
  717. static int cmd_reg_handler(struct parser_exec_state *s,
  718. unsigned int offset, unsigned int index, char *cmd)
  719. {
  720. struct intel_vgpu *vgpu = s->vgpu;
  721. struct intel_gvt *gvt = vgpu->gvt;
  722. if (offset + 4 > gvt->device_info.mmio_size) {
  723. gvt_vgpu_err("%s access to (%x) outside of MMIO range\n",
  724. cmd, offset);
  725. return -EFAULT;
  726. }
  727. if (!intel_gvt_mmio_is_cmd_access(gvt, offset)) {
  728. gvt_vgpu_err("%s access to non-render register (%x)\n",
  729. cmd, offset);
  730. return 0;
  731. }
  732. if (is_shadowed_mmio(offset)) {
  733. gvt_vgpu_err("found access of shadowed MMIO %x\n", offset);
  734. return 0;
  735. }
  736. if (is_mocs_mmio(offset) &&
  737. mocs_cmd_reg_handler(s, offset, index))
  738. return -EINVAL;
  739. if (is_force_nonpriv_mmio(offset) &&
  740. force_nonpriv_reg_handler(s, offset, index))
  741. return -EPERM;
  742. if (offset == i915_mmio_reg_offset(DERRMR) ||
  743. offset == i915_mmio_reg_offset(FORCEWAKE_MT)) {
  744. /* Writing to HW VGT_PVINFO_PAGE offset will be discarded */
  745. patch_value(s, cmd_ptr(s, index), VGT_PVINFO_PAGE);
  746. }
  747. /* TODO: Update the global mask if this MMIO is a masked-MMIO */
  748. intel_gvt_mmio_set_cmd_accessed(gvt, offset);
  749. return 0;
  750. }
  751. #define cmd_reg(s, i) \
  752. (cmd_val(s, i) & GENMASK(22, 2))
  753. #define cmd_reg_inhibit(s, i) \
  754. (cmd_val(s, i) & GENMASK(22, 18))
  755. #define cmd_gma(s, i) \
  756. (cmd_val(s, i) & GENMASK(31, 2))
  757. #define cmd_gma_hi(s, i) \
  758. (cmd_val(s, i) & GENMASK(15, 0))
  759. static int cmd_handler_lri(struct parser_exec_state *s)
  760. {
  761. int i, ret = 0;
  762. int cmd_len = cmd_length(s);
  763. struct intel_gvt *gvt = s->vgpu->gvt;
  764. for (i = 1; i < cmd_len; i += 2) {
  765. if (IS_BROADWELL(gvt->dev_priv) &&
  766. (s->ring_id != RCS)) {
  767. if (s->ring_id == BCS &&
  768. cmd_reg(s, i) ==
  769. i915_mmio_reg_offset(DERRMR))
  770. ret |= 0;
  771. else
  772. ret |= (cmd_reg_inhibit(s, i)) ?
  773. -EBADRQC : 0;
  774. }
  775. if (ret)
  776. break;
  777. ret |= cmd_reg_handler(s, cmd_reg(s, i), i, "lri");
  778. if (ret)
  779. break;
  780. }
  781. return ret;
  782. }
  783. static int cmd_handler_lrr(struct parser_exec_state *s)
  784. {
  785. int i, ret = 0;
  786. int cmd_len = cmd_length(s);
  787. for (i = 1; i < cmd_len; i += 2) {
  788. if (IS_BROADWELL(s->vgpu->gvt->dev_priv))
  789. ret |= ((cmd_reg_inhibit(s, i) ||
  790. (cmd_reg_inhibit(s, i + 1)))) ?
  791. -EBADRQC : 0;
  792. if (ret)
  793. break;
  794. ret |= cmd_reg_handler(s, cmd_reg(s, i), i, "lrr-src");
  795. if (ret)
  796. break;
  797. ret |= cmd_reg_handler(s, cmd_reg(s, i + 1), i, "lrr-dst");
  798. if (ret)
  799. break;
  800. }
  801. return ret;
  802. }
  803. static inline int cmd_address_audit(struct parser_exec_state *s,
  804. unsigned long guest_gma, int op_size, bool index_mode);
  805. static int cmd_handler_lrm(struct parser_exec_state *s)
  806. {
  807. struct intel_gvt *gvt = s->vgpu->gvt;
  808. int gmadr_bytes = gvt->device_info.gmadr_bytes_in_cmd;
  809. unsigned long gma;
  810. int i, ret = 0;
  811. int cmd_len = cmd_length(s);
  812. for (i = 1; i < cmd_len;) {
  813. if (IS_BROADWELL(gvt->dev_priv))
  814. ret |= (cmd_reg_inhibit(s, i)) ? -EBADRQC : 0;
  815. if (ret)
  816. break;
  817. ret |= cmd_reg_handler(s, cmd_reg(s, i), i, "lrm");
  818. if (ret)
  819. break;
  820. if (cmd_val(s, 0) & (1 << 22)) {
  821. gma = cmd_gma(s, i + 1);
  822. if (gmadr_bytes == 8)
  823. gma |= (cmd_gma_hi(s, i + 2)) << 32;
  824. ret |= cmd_address_audit(s, gma, sizeof(u32), false);
  825. if (ret)
  826. break;
  827. }
  828. i += gmadr_dw_number(s) + 1;
  829. }
  830. return ret;
  831. }
  832. static int cmd_handler_srm(struct parser_exec_state *s)
  833. {
  834. int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd;
  835. unsigned long gma;
  836. int i, ret = 0;
  837. int cmd_len = cmd_length(s);
  838. for (i = 1; i < cmd_len;) {
  839. ret |= cmd_reg_handler(s, cmd_reg(s, i), i, "srm");
  840. if (ret)
  841. break;
  842. if (cmd_val(s, 0) & (1 << 22)) {
  843. gma = cmd_gma(s, i + 1);
  844. if (gmadr_bytes == 8)
  845. gma |= (cmd_gma_hi(s, i + 2)) << 32;
  846. ret |= cmd_address_audit(s, gma, sizeof(u32), false);
  847. if (ret)
  848. break;
  849. }
  850. i += gmadr_dw_number(s) + 1;
  851. }
  852. return ret;
  853. }
  854. struct cmd_interrupt_event {
  855. int pipe_control_notify;
  856. int mi_flush_dw;
  857. int mi_user_interrupt;
  858. };
  859. static struct cmd_interrupt_event cmd_interrupt_events[] = {
  860. [RCS] = {
  861. .pipe_control_notify = RCS_PIPE_CONTROL,
  862. .mi_flush_dw = INTEL_GVT_EVENT_RESERVED,
  863. .mi_user_interrupt = RCS_MI_USER_INTERRUPT,
  864. },
  865. [BCS] = {
  866. .pipe_control_notify = INTEL_GVT_EVENT_RESERVED,
  867. .mi_flush_dw = BCS_MI_FLUSH_DW,
  868. .mi_user_interrupt = BCS_MI_USER_INTERRUPT,
  869. },
  870. [VCS] = {
  871. .pipe_control_notify = INTEL_GVT_EVENT_RESERVED,
  872. .mi_flush_dw = VCS_MI_FLUSH_DW,
  873. .mi_user_interrupt = VCS_MI_USER_INTERRUPT,
  874. },
  875. [VCS2] = {
  876. .pipe_control_notify = INTEL_GVT_EVENT_RESERVED,
  877. .mi_flush_dw = VCS2_MI_FLUSH_DW,
  878. .mi_user_interrupt = VCS2_MI_USER_INTERRUPT,
  879. },
  880. [VECS] = {
  881. .pipe_control_notify = INTEL_GVT_EVENT_RESERVED,
  882. .mi_flush_dw = VECS_MI_FLUSH_DW,
  883. .mi_user_interrupt = VECS_MI_USER_INTERRUPT,
  884. },
  885. };
  886. static int cmd_handler_pipe_control(struct parser_exec_state *s)
  887. {
  888. int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd;
  889. unsigned long gma;
  890. bool index_mode = false;
  891. unsigned int post_sync;
  892. int ret = 0;
  893. post_sync = (cmd_val(s, 1) & PIPE_CONTROL_POST_SYNC_OP_MASK) >> 14;
  894. /* LRI post sync */
  895. if (cmd_val(s, 1) & PIPE_CONTROL_MMIO_WRITE)
  896. ret = cmd_reg_handler(s, cmd_reg(s, 2), 1, "pipe_ctrl");
  897. /* post sync */
  898. else if (post_sync) {
  899. if (post_sync == 2)
  900. ret = cmd_reg_handler(s, 0x2350, 1, "pipe_ctrl");
  901. else if (post_sync == 3)
  902. ret = cmd_reg_handler(s, 0x2358, 1, "pipe_ctrl");
  903. else if (post_sync == 1) {
  904. /* check ggtt*/
  905. if ((cmd_val(s, 1) & PIPE_CONTROL_GLOBAL_GTT_IVB)) {
  906. gma = cmd_val(s, 2) & GENMASK(31, 3);
  907. if (gmadr_bytes == 8)
  908. gma |= (cmd_gma_hi(s, 3)) << 32;
  909. /* Store Data Index */
  910. if (cmd_val(s, 1) & (1 << 21))
  911. index_mode = true;
  912. ret |= cmd_address_audit(s, gma, sizeof(u64),
  913. index_mode);
  914. }
  915. }
  916. }
  917. if (ret)
  918. return ret;
  919. if (cmd_val(s, 1) & PIPE_CONTROL_NOTIFY)
  920. set_bit(cmd_interrupt_events[s->ring_id].pipe_control_notify,
  921. s->workload->pending_events);
  922. return 0;
  923. }
  924. static int cmd_handler_mi_user_interrupt(struct parser_exec_state *s)
  925. {
  926. set_bit(cmd_interrupt_events[s->ring_id].mi_user_interrupt,
  927. s->workload->pending_events);
  928. patch_value(s, cmd_ptr(s, 0), MI_NOOP);
  929. return 0;
  930. }
  931. static int cmd_advance_default(struct parser_exec_state *s)
  932. {
  933. return ip_gma_advance(s, cmd_length(s));
  934. }
  935. static int cmd_handler_mi_batch_buffer_end(struct parser_exec_state *s)
  936. {
  937. int ret;
  938. if (s->buf_type == BATCH_BUFFER_2ND_LEVEL) {
  939. s->buf_type = BATCH_BUFFER_INSTRUCTION;
  940. ret = ip_gma_set(s, s->ret_ip_gma_bb);
  941. s->buf_addr_type = s->saved_buf_addr_type;
  942. } else {
  943. s->buf_type = RING_BUFFER_INSTRUCTION;
  944. s->buf_addr_type = GTT_BUFFER;
  945. if (s->ret_ip_gma_ring >= s->ring_start + s->ring_size)
  946. s->ret_ip_gma_ring -= s->ring_size;
  947. ret = ip_gma_set(s, s->ret_ip_gma_ring);
  948. }
  949. return ret;
  950. }
  951. struct mi_display_flip_command_info {
  952. int pipe;
  953. int plane;
  954. int event;
  955. i915_reg_t stride_reg;
  956. i915_reg_t ctrl_reg;
  957. i915_reg_t surf_reg;
  958. u64 stride_val;
  959. u64 tile_val;
  960. u64 surf_val;
  961. bool async_flip;
  962. };
  963. struct plane_code_mapping {
  964. int pipe;
  965. int plane;
  966. int event;
  967. };
  968. static int gen8_decode_mi_display_flip(struct parser_exec_state *s,
  969. struct mi_display_flip_command_info *info)
  970. {
  971. struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
  972. struct plane_code_mapping gen8_plane_code[] = {
  973. [0] = {PIPE_A, PLANE_A, PRIMARY_A_FLIP_DONE},
  974. [1] = {PIPE_B, PLANE_A, PRIMARY_B_FLIP_DONE},
  975. [2] = {PIPE_A, PLANE_B, SPRITE_A_FLIP_DONE},
  976. [3] = {PIPE_B, PLANE_B, SPRITE_B_FLIP_DONE},
  977. [4] = {PIPE_C, PLANE_A, PRIMARY_C_FLIP_DONE},
  978. [5] = {PIPE_C, PLANE_B, SPRITE_C_FLIP_DONE},
  979. };
  980. u32 dword0, dword1, dword2;
  981. u32 v;
  982. dword0 = cmd_val(s, 0);
  983. dword1 = cmd_val(s, 1);
  984. dword2 = cmd_val(s, 2);
  985. v = (dword0 & GENMASK(21, 19)) >> 19;
  986. if (WARN_ON(v >= ARRAY_SIZE(gen8_plane_code)))
  987. return -EBADRQC;
  988. info->pipe = gen8_plane_code[v].pipe;
  989. info->plane = gen8_plane_code[v].plane;
  990. info->event = gen8_plane_code[v].event;
  991. info->stride_val = (dword1 & GENMASK(15, 6)) >> 6;
  992. info->tile_val = (dword1 & 0x1);
  993. info->surf_val = (dword2 & GENMASK(31, 12)) >> 12;
  994. info->async_flip = ((dword2 & GENMASK(1, 0)) == 0x1);
  995. if (info->plane == PLANE_A) {
  996. info->ctrl_reg = DSPCNTR(info->pipe);
  997. info->stride_reg = DSPSTRIDE(info->pipe);
  998. info->surf_reg = DSPSURF(info->pipe);
  999. } else if (info->plane == PLANE_B) {
  1000. info->ctrl_reg = SPRCTL(info->pipe);
  1001. info->stride_reg = SPRSTRIDE(info->pipe);
  1002. info->surf_reg = SPRSURF(info->pipe);
  1003. } else {
  1004. WARN_ON(1);
  1005. return -EBADRQC;
  1006. }
  1007. return 0;
  1008. }
  1009. static int skl_decode_mi_display_flip(struct parser_exec_state *s,
  1010. struct mi_display_flip_command_info *info)
  1011. {
  1012. struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
  1013. struct intel_vgpu *vgpu = s->vgpu;
  1014. u32 dword0 = cmd_val(s, 0);
  1015. u32 dword1 = cmd_val(s, 1);
  1016. u32 dword2 = cmd_val(s, 2);
  1017. u32 plane = (dword0 & GENMASK(12, 8)) >> 8;
  1018. info->plane = PRIMARY_PLANE;
  1019. switch (plane) {
  1020. case MI_DISPLAY_FLIP_SKL_PLANE_1_A:
  1021. info->pipe = PIPE_A;
  1022. info->event = PRIMARY_A_FLIP_DONE;
  1023. break;
  1024. case MI_DISPLAY_FLIP_SKL_PLANE_1_B:
  1025. info->pipe = PIPE_B;
  1026. info->event = PRIMARY_B_FLIP_DONE;
  1027. break;
  1028. case MI_DISPLAY_FLIP_SKL_PLANE_1_C:
  1029. info->pipe = PIPE_C;
  1030. info->event = PRIMARY_C_FLIP_DONE;
  1031. break;
  1032. case MI_DISPLAY_FLIP_SKL_PLANE_2_A:
  1033. info->pipe = PIPE_A;
  1034. info->event = SPRITE_A_FLIP_DONE;
  1035. info->plane = SPRITE_PLANE;
  1036. break;
  1037. case MI_DISPLAY_FLIP_SKL_PLANE_2_B:
  1038. info->pipe = PIPE_B;
  1039. info->event = SPRITE_B_FLIP_DONE;
  1040. info->plane = SPRITE_PLANE;
  1041. break;
  1042. case MI_DISPLAY_FLIP_SKL_PLANE_2_C:
  1043. info->pipe = PIPE_C;
  1044. info->event = SPRITE_C_FLIP_DONE;
  1045. info->plane = SPRITE_PLANE;
  1046. break;
  1047. default:
  1048. gvt_vgpu_err("unknown plane code %d\n", plane);
  1049. return -EBADRQC;
  1050. }
  1051. info->stride_val = (dword1 & GENMASK(15, 6)) >> 6;
  1052. info->tile_val = (dword1 & GENMASK(2, 0));
  1053. info->surf_val = (dword2 & GENMASK(31, 12)) >> 12;
  1054. info->async_flip = ((dword2 & GENMASK(1, 0)) == 0x1);
  1055. info->ctrl_reg = DSPCNTR(info->pipe);
  1056. info->stride_reg = DSPSTRIDE(info->pipe);
  1057. info->surf_reg = DSPSURF(info->pipe);
  1058. return 0;
  1059. }
  1060. static int gen8_check_mi_display_flip(struct parser_exec_state *s,
  1061. struct mi_display_flip_command_info *info)
  1062. {
  1063. struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
  1064. u32 stride, tile;
  1065. if (!info->async_flip)
  1066. return 0;
  1067. if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
  1068. stride = vgpu_vreg_t(s->vgpu, info->stride_reg) & GENMASK(9, 0);
  1069. tile = (vgpu_vreg_t(s->vgpu, info->ctrl_reg) &
  1070. GENMASK(12, 10)) >> 10;
  1071. } else {
  1072. stride = (vgpu_vreg_t(s->vgpu, info->stride_reg) &
  1073. GENMASK(15, 6)) >> 6;
  1074. tile = (vgpu_vreg_t(s->vgpu, info->ctrl_reg) & (1 << 10)) >> 10;
  1075. }
  1076. if (stride != info->stride_val)
  1077. gvt_dbg_cmd("cannot change stride during async flip\n");
  1078. if (tile != info->tile_val)
  1079. gvt_dbg_cmd("cannot change tile during async flip\n");
  1080. return 0;
  1081. }
  1082. static int gen8_update_plane_mmio_from_mi_display_flip(
  1083. struct parser_exec_state *s,
  1084. struct mi_display_flip_command_info *info)
  1085. {
  1086. struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
  1087. struct intel_vgpu *vgpu = s->vgpu;
  1088. set_mask_bits(&vgpu_vreg_t(vgpu, info->surf_reg), GENMASK(31, 12),
  1089. info->surf_val << 12);
  1090. if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
  1091. set_mask_bits(&vgpu_vreg_t(vgpu, info->stride_reg), GENMASK(9, 0),
  1092. info->stride_val);
  1093. set_mask_bits(&vgpu_vreg_t(vgpu, info->ctrl_reg), GENMASK(12, 10),
  1094. info->tile_val << 10);
  1095. } else {
  1096. set_mask_bits(&vgpu_vreg_t(vgpu, info->stride_reg), GENMASK(15, 6),
  1097. info->stride_val << 6);
  1098. set_mask_bits(&vgpu_vreg_t(vgpu, info->ctrl_reg), GENMASK(10, 10),
  1099. info->tile_val << 10);
  1100. }
  1101. vgpu_vreg_t(vgpu, PIPE_FRMCOUNT_G4X(info->pipe))++;
  1102. intel_vgpu_trigger_virtual_event(vgpu, info->event);
  1103. return 0;
  1104. }
  1105. static int decode_mi_display_flip(struct parser_exec_state *s,
  1106. struct mi_display_flip_command_info *info)
  1107. {
  1108. struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
  1109. if (IS_BROADWELL(dev_priv))
  1110. return gen8_decode_mi_display_flip(s, info);
  1111. if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
  1112. return skl_decode_mi_display_flip(s, info);
  1113. return -ENODEV;
  1114. }
  1115. static int check_mi_display_flip(struct parser_exec_state *s,
  1116. struct mi_display_flip_command_info *info)
  1117. {
  1118. struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
  1119. if (IS_BROADWELL(dev_priv)
  1120. || IS_SKYLAKE(dev_priv)
  1121. || IS_KABYLAKE(dev_priv))
  1122. return gen8_check_mi_display_flip(s, info);
  1123. return -ENODEV;
  1124. }
  1125. static int update_plane_mmio_from_mi_display_flip(
  1126. struct parser_exec_state *s,
  1127. struct mi_display_flip_command_info *info)
  1128. {
  1129. struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
  1130. if (IS_BROADWELL(dev_priv)
  1131. || IS_SKYLAKE(dev_priv)
  1132. || IS_KABYLAKE(dev_priv))
  1133. return gen8_update_plane_mmio_from_mi_display_flip(s, info);
  1134. return -ENODEV;
  1135. }
  1136. static int cmd_handler_mi_display_flip(struct parser_exec_state *s)
  1137. {
  1138. struct mi_display_flip_command_info info;
  1139. struct intel_vgpu *vgpu = s->vgpu;
  1140. int ret;
  1141. int i;
  1142. int len = cmd_length(s);
  1143. ret = decode_mi_display_flip(s, &info);
  1144. if (ret) {
  1145. gvt_vgpu_err("fail to decode MI display flip command\n");
  1146. return ret;
  1147. }
  1148. ret = check_mi_display_flip(s, &info);
  1149. if (ret) {
  1150. gvt_vgpu_err("invalid MI display flip command\n");
  1151. return ret;
  1152. }
  1153. ret = update_plane_mmio_from_mi_display_flip(s, &info);
  1154. if (ret) {
  1155. gvt_vgpu_err("fail to update plane mmio\n");
  1156. return ret;
  1157. }
  1158. for (i = 0; i < len; i++)
  1159. patch_value(s, cmd_ptr(s, i), MI_NOOP);
  1160. return 0;
  1161. }
  1162. static bool is_wait_for_flip_pending(u32 cmd)
  1163. {
  1164. return cmd & (MI_WAIT_FOR_PLANE_A_FLIP_PENDING |
  1165. MI_WAIT_FOR_PLANE_B_FLIP_PENDING |
  1166. MI_WAIT_FOR_PLANE_C_FLIP_PENDING |
  1167. MI_WAIT_FOR_SPRITE_A_FLIP_PENDING |
  1168. MI_WAIT_FOR_SPRITE_B_FLIP_PENDING |
  1169. MI_WAIT_FOR_SPRITE_C_FLIP_PENDING);
  1170. }
  1171. static int cmd_handler_mi_wait_for_event(struct parser_exec_state *s)
  1172. {
  1173. u32 cmd = cmd_val(s, 0);
  1174. if (!is_wait_for_flip_pending(cmd))
  1175. return 0;
  1176. patch_value(s, cmd_ptr(s, 0), MI_NOOP);
  1177. return 0;
  1178. }
  1179. static unsigned long get_gma_bb_from_cmd(struct parser_exec_state *s, int index)
  1180. {
  1181. unsigned long addr;
  1182. unsigned long gma_high, gma_low;
  1183. struct intel_vgpu *vgpu = s->vgpu;
  1184. int gmadr_bytes = vgpu->gvt->device_info.gmadr_bytes_in_cmd;
  1185. if (WARN_ON(gmadr_bytes != 4 && gmadr_bytes != 8)) {
  1186. gvt_vgpu_err("invalid gma bytes %d\n", gmadr_bytes);
  1187. return INTEL_GVT_INVALID_ADDR;
  1188. }
  1189. gma_low = cmd_val(s, index) & BATCH_BUFFER_ADDR_MASK;
  1190. if (gmadr_bytes == 4) {
  1191. addr = gma_low;
  1192. } else {
  1193. gma_high = cmd_val(s, index + 1) & BATCH_BUFFER_ADDR_HIGH_MASK;
  1194. addr = (((unsigned long)gma_high) << 32) | gma_low;
  1195. }
  1196. return addr;
  1197. }
  1198. static inline int cmd_address_audit(struct parser_exec_state *s,
  1199. unsigned long guest_gma, int op_size, bool index_mode)
  1200. {
  1201. struct intel_vgpu *vgpu = s->vgpu;
  1202. u32 max_surface_size = vgpu->gvt->device_info.max_surface_size;
  1203. int i;
  1204. int ret;
  1205. if (op_size > max_surface_size) {
  1206. gvt_vgpu_err("command address audit fail name %s\n",
  1207. s->info->name);
  1208. return -EFAULT;
  1209. }
  1210. if (index_mode) {
  1211. if (guest_gma >= I915_GTT_PAGE_SIZE / sizeof(u64)) {
  1212. ret = -EFAULT;
  1213. goto err;
  1214. }
  1215. } else if (!intel_gvt_ggtt_validate_range(vgpu, guest_gma, op_size)) {
  1216. ret = -EFAULT;
  1217. goto err;
  1218. }
  1219. return 0;
  1220. err:
  1221. gvt_vgpu_err("cmd_parser: Malicious %s detected, addr=0x%lx, len=%d!\n",
  1222. s->info->name, guest_gma, op_size);
  1223. pr_err("cmd dump: ");
  1224. for (i = 0; i < cmd_length(s); i++) {
  1225. if (!(i % 4))
  1226. pr_err("\n%08x ", cmd_val(s, i));
  1227. else
  1228. pr_err("%08x ", cmd_val(s, i));
  1229. }
  1230. pr_err("\nvgpu%d: aperture 0x%llx - 0x%llx, hidden 0x%llx - 0x%llx\n",
  1231. vgpu->id,
  1232. vgpu_aperture_gmadr_base(vgpu),
  1233. vgpu_aperture_gmadr_end(vgpu),
  1234. vgpu_hidden_gmadr_base(vgpu),
  1235. vgpu_hidden_gmadr_end(vgpu));
  1236. return ret;
  1237. }
  1238. static int cmd_handler_mi_store_data_imm(struct parser_exec_state *s)
  1239. {
  1240. int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd;
  1241. int op_size = (cmd_length(s) - 3) * sizeof(u32);
  1242. int core_id = (cmd_val(s, 2) & (1 << 0)) ? 1 : 0;
  1243. unsigned long gma, gma_low, gma_high;
  1244. int ret = 0;
  1245. /* check ppggt */
  1246. if (!(cmd_val(s, 0) & (1 << 22)))
  1247. return 0;
  1248. gma = cmd_val(s, 2) & GENMASK(31, 2);
  1249. if (gmadr_bytes == 8) {
  1250. gma_low = cmd_val(s, 1) & GENMASK(31, 2);
  1251. gma_high = cmd_val(s, 2) & GENMASK(15, 0);
  1252. gma = (gma_high << 32) | gma_low;
  1253. core_id = (cmd_val(s, 1) & (1 << 0)) ? 1 : 0;
  1254. }
  1255. ret = cmd_address_audit(s, gma + op_size * core_id, op_size, false);
  1256. return ret;
  1257. }
  1258. static inline int unexpected_cmd(struct parser_exec_state *s)
  1259. {
  1260. struct intel_vgpu *vgpu = s->vgpu;
  1261. gvt_vgpu_err("Unexpected %s in command buffer!\n", s->info->name);
  1262. return -EBADRQC;
  1263. }
  1264. static int cmd_handler_mi_semaphore_wait(struct parser_exec_state *s)
  1265. {
  1266. return unexpected_cmd(s);
  1267. }
  1268. static int cmd_handler_mi_report_perf_count(struct parser_exec_state *s)
  1269. {
  1270. return unexpected_cmd(s);
  1271. }
  1272. static int cmd_handler_mi_op_2e(struct parser_exec_state *s)
  1273. {
  1274. return unexpected_cmd(s);
  1275. }
  1276. static int cmd_handler_mi_op_2f(struct parser_exec_state *s)
  1277. {
  1278. int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd;
  1279. int op_size = (1 << ((cmd_val(s, 0) & GENMASK(20, 19)) >> 19)) *
  1280. sizeof(u32);
  1281. unsigned long gma, gma_high;
  1282. int ret = 0;
  1283. if (!(cmd_val(s, 0) & (1 << 22)))
  1284. return ret;
  1285. gma = cmd_val(s, 1) & GENMASK(31, 2);
  1286. if (gmadr_bytes == 8) {
  1287. gma_high = cmd_val(s, 2) & GENMASK(15, 0);
  1288. gma = (gma_high << 32) | gma;
  1289. }
  1290. ret = cmd_address_audit(s, gma, op_size, false);
  1291. return ret;
  1292. }
  1293. static int cmd_handler_mi_store_data_index(struct parser_exec_state *s)
  1294. {
  1295. return unexpected_cmd(s);
  1296. }
  1297. static int cmd_handler_mi_clflush(struct parser_exec_state *s)
  1298. {
  1299. return unexpected_cmd(s);
  1300. }
  1301. static int cmd_handler_mi_conditional_batch_buffer_end(
  1302. struct parser_exec_state *s)
  1303. {
  1304. return unexpected_cmd(s);
  1305. }
  1306. static int cmd_handler_mi_update_gtt(struct parser_exec_state *s)
  1307. {
  1308. return unexpected_cmd(s);
  1309. }
  1310. static int cmd_handler_mi_flush_dw(struct parser_exec_state *s)
  1311. {
  1312. int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd;
  1313. unsigned long gma;
  1314. bool index_mode = false;
  1315. int ret = 0;
  1316. /* Check post-sync and ppgtt bit */
  1317. if (((cmd_val(s, 0) >> 14) & 0x3) && (cmd_val(s, 1) & (1 << 2))) {
  1318. gma = cmd_val(s, 1) & GENMASK(31, 3);
  1319. if (gmadr_bytes == 8)
  1320. gma |= (cmd_val(s, 2) & GENMASK(15, 0)) << 32;
  1321. /* Store Data Index */
  1322. if (cmd_val(s, 0) & (1 << 21))
  1323. index_mode = true;
  1324. ret = cmd_address_audit(s, gma, sizeof(u64), index_mode);
  1325. }
  1326. /* Check notify bit */
  1327. if ((cmd_val(s, 0) & (1 << 8)))
  1328. set_bit(cmd_interrupt_events[s->ring_id].mi_flush_dw,
  1329. s->workload->pending_events);
  1330. return ret;
  1331. }
  1332. static void addr_type_update_snb(struct parser_exec_state *s)
  1333. {
  1334. if ((s->buf_type == RING_BUFFER_INSTRUCTION) &&
  1335. (BATCH_BUFFER_ADR_SPACE_BIT(cmd_val(s, 0)) == 1)) {
  1336. s->buf_addr_type = PPGTT_BUFFER;
  1337. }
  1338. }
  1339. static int copy_gma_to_hva(struct intel_vgpu *vgpu, struct intel_vgpu_mm *mm,
  1340. unsigned long gma, unsigned long end_gma, void *va)
  1341. {
  1342. unsigned long copy_len, offset;
  1343. unsigned long len = 0;
  1344. unsigned long gpa;
  1345. while (gma != end_gma) {
  1346. gpa = intel_vgpu_gma_to_gpa(mm, gma);
  1347. if (gpa == INTEL_GVT_INVALID_ADDR) {
  1348. gvt_vgpu_err("invalid gma address: %lx\n", gma);
  1349. return -EFAULT;
  1350. }
  1351. offset = gma & (I915_GTT_PAGE_SIZE - 1);
  1352. copy_len = (end_gma - gma) >= (I915_GTT_PAGE_SIZE - offset) ?
  1353. I915_GTT_PAGE_SIZE - offset : end_gma - gma;
  1354. intel_gvt_hypervisor_read_gpa(vgpu, gpa, va + len, copy_len);
  1355. len += copy_len;
  1356. gma += copy_len;
  1357. }
  1358. return len;
  1359. }
  1360. /*
  1361. * Check whether a batch buffer needs to be scanned. Currently
  1362. * the only criteria is based on privilege.
  1363. */
  1364. static int batch_buffer_needs_scan(struct parser_exec_state *s)
  1365. {
  1366. struct intel_gvt *gvt = s->vgpu->gvt;
  1367. if (IS_BROADWELL(gvt->dev_priv) || IS_SKYLAKE(gvt->dev_priv)
  1368. || IS_KABYLAKE(gvt->dev_priv)) {
  1369. /* BDW decides privilege based on address space */
  1370. if (cmd_val(s, 0) & (1 << 8))
  1371. return 0;
  1372. }
  1373. return 1;
  1374. }
  1375. static int find_bb_size(struct parser_exec_state *s, unsigned long *bb_size)
  1376. {
  1377. unsigned long gma = 0;
  1378. struct cmd_info *info;
  1379. uint32_t cmd_len = 0;
  1380. bool bb_end = false;
  1381. struct intel_vgpu *vgpu = s->vgpu;
  1382. u32 cmd;
  1383. *bb_size = 0;
  1384. /* get the start gm address of the batch buffer */
  1385. gma = get_gma_bb_from_cmd(s, 1);
  1386. if (gma == INTEL_GVT_INVALID_ADDR)
  1387. return -EFAULT;
  1388. cmd = cmd_val(s, 0);
  1389. info = get_cmd_info(s->vgpu->gvt, cmd, s->ring_id);
  1390. if (info == NULL) {
  1391. gvt_vgpu_err("unknown cmd 0x%x, opcode=0x%x\n",
  1392. cmd, get_opcode(cmd, s->ring_id));
  1393. return -EBADRQC;
  1394. }
  1395. do {
  1396. if (copy_gma_to_hva(s->vgpu, s->vgpu->gtt.ggtt_mm,
  1397. gma, gma + 4, &cmd) < 0)
  1398. return -EFAULT;
  1399. info = get_cmd_info(s->vgpu->gvt, cmd, s->ring_id);
  1400. if (info == NULL) {
  1401. gvt_vgpu_err("unknown cmd 0x%x, opcode=0x%x\n",
  1402. cmd, get_opcode(cmd, s->ring_id));
  1403. return -EBADRQC;
  1404. }
  1405. if (info->opcode == OP_MI_BATCH_BUFFER_END) {
  1406. bb_end = true;
  1407. } else if (info->opcode == OP_MI_BATCH_BUFFER_START) {
  1408. if (BATCH_BUFFER_2ND_LEVEL_BIT(cmd) == 0)
  1409. /* chained batch buffer */
  1410. bb_end = true;
  1411. }
  1412. cmd_len = get_cmd_length(info, cmd) << 2;
  1413. *bb_size += cmd_len;
  1414. gma += cmd_len;
  1415. } while (!bb_end);
  1416. return 0;
  1417. }
  1418. static int perform_bb_shadow(struct parser_exec_state *s)
  1419. {
  1420. struct intel_vgpu *vgpu = s->vgpu;
  1421. struct intel_vgpu_shadow_bb *bb;
  1422. unsigned long gma = 0;
  1423. unsigned long bb_size;
  1424. int ret = 0;
  1425. /* get the start gm address of the batch buffer */
  1426. gma = get_gma_bb_from_cmd(s, 1);
  1427. if (gma == INTEL_GVT_INVALID_ADDR)
  1428. return -EFAULT;
  1429. ret = find_bb_size(s, &bb_size);
  1430. if (ret)
  1431. return ret;
  1432. bb = kzalloc(sizeof(*bb), GFP_KERNEL);
  1433. if (!bb)
  1434. return -ENOMEM;
  1435. bb->obj = i915_gem_object_create(s->vgpu->gvt->dev_priv,
  1436. roundup(bb_size, PAGE_SIZE));
  1437. if (IS_ERR(bb->obj)) {
  1438. ret = PTR_ERR(bb->obj);
  1439. goto err_free_bb;
  1440. }
  1441. ret = i915_gem_obj_prepare_shmem_write(bb->obj, &bb->clflush);
  1442. if (ret)
  1443. goto err_free_obj;
  1444. bb->va = i915_gem_object_pin_map(bb->obj, I915_MAP_WB);
  1445. if (IS_ERR(bb->va)) {
  1446. ret = PTR_ERR(bb->va);
  1447. goto err_finish_shmem_access;
  1448. }
  1449. if (bb->clflush & CLFLUSH_BEFORE) {
  1450. drm_clflush_virt_range(bb->va, bb->obj->base.size);
  1451. bb->clflush &= ~CLFLUSH_BEFORE;
  1452. }
  1453. ret = copy_gma_to_hva(s->vgpu, s->vgpu->gtt.ggtt_mm,
  1454. gma, gma + bb_size,
  1455. bb->va);
  1456. if (ret < 0) {
  1457. gvt_vgpu_err("fail to copy guest ring buffer\n");
  1458. ret = -EFAULT;
  1459. goto err_unmap;
  1460. }
  1461. INIT_LIST_HEAD(&bb->list);
  1462. list_add(&bb->list, &s->workload->shadow_bb);
  1463. bb->accessing = true;
  1464. bb->bb_start_cmd_va = s->ip_va;
  1465. if ((s->buf_type == BATCH_BUFFER_INSTRUCTION) && (!s->is_ctx_wa))
  1466. bb->bb_offset = s->ip_va - s->rb_va;
  1467. else
  1468. bb->bb_offset = 0;
  1469. /*
  1470. * ip_va saves the virtual address of the shadow batch buffer, while
  1471. * ip_gma saves the graphics address of the original batch buffer.
  1472. * As the shadow batch buffer is just a copy from the originial one,
  1473. * it should be right to use shadow batch buffer'va and original batch
  1474. * buffer's gma in pair. After all, we don't want to pin the shadow
  1475. * buffer here (too early).
  1476. */
  1477. s->ip_va = bb->va;
  1478. s->ip_gma = gma;
  1479. return 0;
  1480. err_unmap:
  1481. i915_gem_object_unpin_map(bb->obj);
  1482. err_finish_shmem_access:
  1483. i915_gem_obj_finish_shmem_access(bb->obj);
  1484. err_free_obj:
  1485. i915_gem_object_put(bb->obj);
  1486. err_free_bb:
  1487. kfree(bb);
  1488. return ret;
  1489. }
  1490. static int cmd_handler_mi_batch_buffer_start(struct parser_exec_state *s)
  1491. {
  1492. bool second_level;
  1493. int ret = 0;
  1494. struct intel_vgpu *vgpu = s->vgpu;
  1495. if (s->buf_type == BATCH_BUFFER_2ND_LEVEL) {
  1496. gvt_vgpu_err("Found MI_BATCH_BUFFER_START in 2nd level BB\n");
  1497. return -EFAULT;
  1498. }
  1499. second_level = BATCH_BUFFER_2ND_LEVEL_BIT(cmd_val(s, 0)) == 1;
  1500. if (second_level && (s->buf_type != BATCH_BUFFER_INSTRUCTION)) {
  1501. gvt_vgpu_err("Jumping to 2nd level BB from RB is not allowed\n");
  1502. return -EFAULT;
  1503. }
  1504. s->saved_buf_addr_type = s->buf_addr_type;
  1505. addr_type_update_snb(s);
  1506. if (s->buf_type == RING_BUFFER_INSTRUCTION) {
  1507. s->ret_ip_gma_ring = s->ip_gma + cmd_length(s) * sizeof(u32);
  1508. s->buf_type = BATCH_BUFFER_INSTRUCTION;
  1509. } else if (second_level) {
  1510. s->buf_type = BATCH_BUFFER_2ND_LEVEL;
  1511. s->ret_ip_gma_bb = s->ip_gma + cmd_length(s) * sizeof(u32);
  1512. s->ret_bb_va = s->ip_va + cmd_length(s) * sizeof(u32);
  1513. }
  1514. if (batch_buffer_needs_scan(s)) {
  1515. ret = perform_bb_shadow(s);
  1516. if (ret < 0)
  1517. gvt_vgpu_err("invalid shadow batch buffer\n");
  1518. } else {
  1519. /* emulate a batch buffer end to do return right */
  1520. ret = cmd_handler_mi_batch_buffer_end(s);
  1521. if (ret < 0)
  1522. return ret;
  1523. }
  1524. return ret;
  1525. }
  1526. static struct cmd_info cmd_info[] = {
  1527. {"MI_NOOP", OP_MI_NOOP, F_LEN_CONST, R_ALL, D_ALL, 0, 1, NULL},
  1528. {"MI_SET_PREDICATE", OP_MI_SET_PREDICATE, F_LEN_CONST, R_ALL, D_ALL,
  1529. 0, 1, NULL},
  1530. {"MI_USER_INTERRUPT", OP_MI_USER_INTERRUPT, F_LEN_CONST, R_ALL, D_ALL,
  1531. 0, 1, cmd_handler_mi_user_interrupt},
  1532. {"MI_WAIT_FOR_EVENT", OP_MI_WAIT_FOR_EVENT, F_LEN_CONST, R_RCS | R_BCS,
  1533. D_ALL, 0, 1, cmd_handler_mi_wait_for_event},
  1534. {"MI_FLUSH", OP_MI_FLUSH, F_LEN_CONST, R_ALL, D_ALL, 0, 1, NULL},
  1535. {"MI_ARB_CHECK", OP_MI_ARB_CHECK, F_LEN_CONST, R_ALL, D_ALL, 0, 1,
  1536. NULL},
  1537. {"MI_RS_CONTROL", OP_MI_RS_CONTROL, F_LEN_CONST, R_RCS, D_ALL, 0, 1,
  1538. NULL},
  1539. {"MI_REPORT_HEAD", OP_MI_REPORT_HEAD, F_LEN_CONST, R_ALL, D_ALL, 0, 1,
  1540. NULL},
  1541. {"MI_ARB_ON_OFF", OP_MI_ARB_ON_OFF, F_LEN_CONST, R_ALL, D_ALL, 0, 1,
  1542. NULL},
  1543. {"MI_URB_ATOMIC_ALLOC", OP_MI_URB_ATOMIC_ALLOC, F_LEN_CONST, R_RCS,
  1544. D_ALL, 0, 1, NULL},
  1545. {"MI_BATCH_BUFFER_END", OP_MI_BATCH_BUFFER_END,
  1546. F_IP_ADVANCE_CUSTOM | F_LEN_CONST, R_ALL, D_ALL, 0, 1,
  1547. cmd_handler_mi_batch_buffer_end},
  1548. {"MI_SUSPEND_FLUSH", OP_MI_SUSPEND_FLUSH, F_LEN_CONST, R_ALL, D_ALL,
  1549. 0, 1, NULL},
  1550. {"MI_PREDICATE", OP_MI_PREDICATE, F_LEN_CONST, R_RCS, D_ALL, 0, 1,
  1551. NULL},
  1552. {"MI_TOPOLOGY_FILTER", OP_MI_TOPOLOGY_FILTER, F_LEN_CONST, R_ALL,
  1553. D_ALL, 0, 1, NULL},
  1554. {"MI_SET_APPID", OP_MI_SET_APPID, F_LEN_CONST, R_ALL, D_ALL, 0, 1,
  1555. NULL},
  1556. {"MI_RS_CONTEXT", OP_MI_RS_CONTEXT, F_LEN_CONST, R_RCS, D_ALL, 0, 1,
  1557. NULL},
  1558. {"MI_DISPLAY_FLIP", OP_MI_DISPLAY_FLIP, F_LEN_VAR | F_POST_HANDLE,
  1559. R_RCS | R_BCS, D_ALL, 0, 8, cmd_handler_mi_display_flip},
  1560. {"MI_SEMAPHORE_MBOX", OP_MI_SEMAPHORE_MBOX, F_LEN_VAR, R_ALL, D_ALL,
  1561. 0, 8, NULL},
  1562. {"MI_MATH", OP_MI_MATH, F_LEN_VAR, R_ALL, D_ALL, 0, 8, NULL},
  1563. {"MI_URB_CLEAR", OP_MI_URB_CLEAR, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1564. {"ME_SEMAPHORE_SIGNAL", OP_MI_SEMAPHORE_SIGNAL, F_LEN_VAR, R_ALL,
  1565. D_BDW_PLUS, 0, 8, NULL},
  1566. {"ME_SEMAPHORE_WAIT", OP_MI_SEMAPHORE_WAIT, F_LEN_VAR, R_ALL, D_BDW_PLUS,
  1567. ADDR_FIX_1(2), 8, cmd_handler_mi_semaphore_wait},
  1568. {"MI_STORE_DATA_IMM", OP_MI_STORE_DATA_IMM, F_LEN_VAR, R_ALL, D_BDW_PLUS,
  1569. ADDR_FIX_1(1), 10, cmd_handler_mi_store_data_imm},
  1570. {"MI_STORE_DATA_INDEX", OP_MI_STORE_DATA_INDEX, F_LEN_VAR, R_ALL, D_ALL,
  1571. 0, 8, cmd_handler_mi_store_data_index},
  1572. {"MI_LOAD_REGISTER_IMM", OP_MI_LOAD_REGISTER_IMM, F_LEN_VAR, R_ALL,
  1573. D_ALL, 0, 8, cmd_handler_lri},
  1574. {"MI_UPDATE_GTT", OP_MI_UPDATE_GTT, F_LEN_VAR, R_ALL, D_BDW_PLUS, 0, 10,
  1575. cmd_handler_mi_update_gtt},
  1576. {"MI_STORE_REGISTER_MEM", OP_MI_STORE_REGISTER_MEM, F_LEN_VAR, R_ALL,
  1577. D_ALL, ADDR_FIX_1(2), 8, cmd_handler_srm},
  1578. {"MI_FLUSH_DW", OP_MI_FLUSH_DW, F_LEN_VAR, R_ALL, D_ALL, 0, 6,
  1579. cmd_handler_mi_flush_dw},
  1580. {"MI_CLFLUSH", OP_MI_CLFLUSH, F_LEN_VAR, R_ALL, D_ALL, ADDR_FIX_1(1),
  1581. 10, cmd_handler_mi_clflush},
  1582. {"MI_REPORT_PERF_COUNT", OP_MI_REPORT_PERF_COUNT, F_LEN_VAR, R_ALL,
  1583. D_ALL, ADDR_FIX_1(1), 6, cmd_handler_mi_report_perf_count},
  1584. {"MI_LOAD_REGISTER_MEM", OP_MI_LOAD_REGISTER_MEM, F_LEN_VAR, R_ALL,
  1585. D_ALL, ADDR_FIX_1(2), 8, cmd_handler_lrm},
  1586. {"MI_LOAD_REGISTER_REG", OP_MI_LOAD_REGISTER_REG, F_LEN_VAR, R_ALL,
  1587. D_ALL, 0, 8, cmd_handler_lrr},
  1588. {"MI_RS_STORE_DATA_IMM", OP_MI_RS_STORE_DATA_IMM, F_LEN_VAR, R_RCS,
  1589. D_ALL, 0, 8, NULL},
  1590. {"MI_LOAD_URB_MEM", OP_MI_LOAD_URB_MEM, F_LEN_VAR, R_RCS, D_ALL,
  1591. ADDR_FIX_1(2), 8, NULL},
  1592. {"MI_STORE_URM_MEM", OP_MI_STORE_URM_MEM, F_LEN_VAR, R_RCS, D_ALL,
  1593. ADDR_FIX_1(2), 8, NULL},
  1594. {"MI_OP_2E", OP_MI_2E, F_LEN_VAR, R_ALL, D_BDW_PLUS, ADDR_FIX_2(1, 2),
  1595. 8, cmd_handler_mi_op_2e},
  1596. {"MI_OP_2F", OP_MI_2F, F_LEN_VAR, R_ALL, D_BDW_PLUS, ADDR_FIX_1(1),
  1597. 8, cmd_handler_mi_op_2f},
  1598. {"MI_BATCH_BUFFER_START", OP_MI_BATCH_BUFFER_START,
  1599. F_IP_ADVANCE_CUSTOM, R_ALL, D_ALL, 0, 8,
  1600. cmd_handler_mi_batch_buffer_start},
  1601. {"MI_CONDITIONAL_BATCH_BUFFER_END", OP_MI_CONDITIONAL_BATCH_BUFFER_END,
  1602. F_LEN_VAR, R_ALL, D_ALL, ADDR_FIX_1(2), 8,
  1603. cmd_handler_mi_conditional_batch_buffer_end},
  1604. {"MI_LOAD_SCAN_LINES_INCL", OP_MI_LOAD_SCAN_LINES_INCL, F_LEN_CONST,
  1605. R_RCS | R_BCS, D_ALL, 0, 2, NULL},
  1606. {"XY_SETUP_BLT", OP_XY_SETUP_BLT, F_LEN_VAR, R_BCS, D_ALL,
  1607. ADDR_FIX_2(4, 7), 8, NULL},
  1608. {"XY_SETUP_CLIP_BLT", OP_XY_SETUP_CLIP_BLT, F_LEN_VAR, R_BCS, D_ALL,
  1609. 0, 8, NULL},
  1610. {"XY_SETUP_MONO_PATTERN_SL_BLT", OP_XY_SETUP_MONO_PATTERN_SL_BLT,
  1611. F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_1(4), 8, NULL},
  1612. {"XY_PIXEL_BLT", OP_XY_PIXEL_BLT, F_LEN_VAR, R_BCS, D_ALL, 0, 8, NULL},
  1613. {"XY_SCANLINES_BLT", OP_XY_SCANLINES_BLT, F_LEN_VAR, R_BCS, D_ALL,
  1614. 0, 8, NULL},
  1615. {"XY_TEXT_BLT", OP_XY_TEXT_BLT, F_LEN_VAR, R_BCS, D_ALL,
  1616. ADDR_FIX_1(3), 8, NULL},
  1617. {"XY_TEXT_IMMEDIATE_BLT", OP_XY_TEXT_IMMEDIATE_BLT, F_LEN_VAR, R_BCS,
  1618. D_ALL, 0, 8, NULL},
  1619. {"XY_COLOR_BLT", OP_XY_COLOR_BLT, F_LEN_VAR, R_BCS, D_ALL,
  1620. ADDR_FIX_1(4), 8, NULL},
  1621. {"XY_PAT_BLT", OP_XY_PAT_BLT, F_LEN_VAR, R_BCS, D_ALL,
  1622. ADDR_FIX_2(4, 5), 8, NULL},
  1623. {"XY_MONO_PAT_BLT", OP_XY_MONO_PAT_BLT, F_LEN_VAR, R_BCS, D_ALL,
  1624. ADDR_FIX_1(4), 8, NULL},
  1625. {"XY_SRC_COPY_BLT", OP_XY_SRC_COPY_BLT, F_LEN_VAR, R_BCS, D_ALL,
  1626. ADDR_FIX_2(4, 7), 8, NULL},
  1627. {"XY_MONO_SRC_COPY_BLT", OP_XY_MONO_SRC_COPY_BLT, F_LEN_VAR, R_BCS,
  1628. D_ALL, ADDR_FIX_2(4, 5), 8, NULL},
  1629. {"XY_FULL_BLT", OP_XY_FULL_BLT, F_LEN_VAR, R_BCS, D_ALL, 0, 8, NULL},
  1630. {"XY_FULL_MONO_SRC_BLT", OP_XY_FULL_MONO_SRC_BLT, F_LEN_VAR, R_BCS,
  1631. D_ALL, ADDR_FIX_3(4, 5, 8), 8, NULL},
  1632. {"XY_FULL_MONO_PATTERN_BLT", OP_XY_FULL_MONO_PATTERN_BLT, F_LEN_VAR,
  1633. R_BCS, D_ALL, ADDR_FIX_2(4, 7), 8, NULL},
  1634. {"XY_FULL_MONO_PATTERN_MONO_SRC_BLT",
  1635. OP_XY_FULL_MONO_PATTERN_MONO_SRC_BLT,
  1636. F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_2(4, 5), 8, NULL},
  1637. {"XY_MONO_PAT_FIXED_BLT", OP_XY_MONO_PAT_FIXED_BLT, F_LEN_VAR, R_BCS,
  1638. D_ALL, ADDR_FIX_1(4), 8, NULL},
  1639. {"XY_MONO_SRC_COPY_IMMEDIATE_BLT", OP_XY_MONO_SRC_COPY_IMMEDIATE_BLT,
  1640. F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_1(4), 8, NULL},
  1641. {"XY_PAT_BLT_IMMEDIATE", OP_XY_PAT_BLT_IMMEDIATE, F_LEN_VAR, R_BCS,
  1642. D_ALL, ADDR_FIX_1(4), 8, NULL},
  1643. {"XY_SRC_COPY_CHROMA_BLT", OP_XY_SRC_COPY_CHROMA_BLT, F_LEN_VAR, R_BCS,
  1644. D_ALL, ADDR_FIX_2(4, 7), 8, NULL},
  1645. {"XY_FULL_IMMEDIATE_PATTERN_BLT", OP_XY_FULL_IMMEDIATE_PATTERN_BLT,
  1646. F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_2(4, 7), 8, NULL},
  1647. {"XY_FULL_MONO_SRC_IMMEDIATE_PATTERN_BLT",
  1648. OP_XY_FULL_MONO_SRC_IMMEDIATE_PATTERN_BLT,
  1649. F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_2(4, 5), 8, NULL},
  1650. {"XY_PAT_CHROMA_BLT", OP_XY_PAT_CHROMA_BLT, F_LEN_VAR, R_BCS, D_ALL,
  1651. ADDR_FIX_2(4, 5), 8, NULL},
  1652. {"XY_PAT_CHROMA_BLT_IMMEDIATE", OP_XY_PAT_CHROMA_BLT_IMMEDIATE,
  1653. F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_1(4), 8, NULL},
  1654. {"3DSTATE_VIEWPORT_STATE_POINTERS_SF_CLIP",
  1655. OP_3DSTATE_VIEWPORT_STATE_POINTERS_SF_CLIP,
  1656. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1657. {"3DSTATE_VIEWPORT_STATE_POINTERS_CC",
  1658. OP_3DSTATE_VIEWPORT_STATE_POINTERS_CC,
  1659. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1660. {"3DSTATE_BLEND_STATE_POINTERS",
  1661. OP_3DSTATE_BLEND_STATE_POINTERS,
  1662. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1663. {"3DSTATE_DEPTH_STENCIL_STATE_POINTERS",
  1664. OP_3DSTATE_DEPTH_STENCIL_STATE_POINTERS,
  1665. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1666. {"3DSTATE_BINDING_TABLE_POINTERS_VS",
  1667. OP_3DSTATE_BINDING_TABLE_POINTERS_VS,
  1668. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1669. {"3DSTATE_BINDING_TABLE_POINTERS_HS",
  1670. OP_3DSTATE_BINDING_TABLE_POINTERS_HS,
  1671. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1672. {"3DSTATE_BINDING_TABLE_POINTERS_DS",
  1673. OP_3DSTATE_BINDING_TABLE_POINTERS_DS,
  1674. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1675. {"3DSTATE_BINDING_TABLE_POINTERS_GS",
  1676. OP_3DSTATE_BINDING_TABLE_POINTERS_GS,
  1677. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1678. {"3DSTATE_BINDING_TABLE_POINTERS_PS",
  1679. OP_3DSTATE_BINDING_TABLE_POINTERS_PS,
  1680. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1681. {"3DSTATE_SAMPLER_STATE_POINTERS_VS",
  1682. OP_3DSTATE_SAMPLER_STATE_POINTERS_VS,
  1683. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1684. {"3DSTATE_SAMPLER_STATE_POINTERS_HS",
  1685. OP_3DSTATE_SAMPLER_STATE_POINTERS_HS,
  1686. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1687. {"3DSTATE_SAMPLER_STATE_POINTERS_DS",
  1688. OP_3DSTATE_SAMPLER_STATE_POINTERS_DS,
  1689. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1690. {"3DSTATE_SAMPLER_STATE_POINTERS_GS",
  1691. OP_3DSTATE_SAMPLER_STATE_POINTERS_GS,
  1692. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1693. {"3DSTATE_SAMPLER_STATE_POINTERS_PS",
  1694. OP_3DSTATE_SAMPLER_STATE_POINTERS_PS,
  1695. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1696. {"3DSTATE_URB_VS", OP_3DSTATE_URB_VS, F_LEN_VAR, R_RCS, D_ALL,
  1697. 0, 8, NULL},
  1698. {"3DSTATE_URB_HS", OP_3DSTATE_URB_HS, F_LEN_VAR, R_RCS, D_ALL,
  1699. 0, 8, NULL},
  1700. {"3DSTATE_URB_DS", OP_3DSTATE_URB_DS, F_LEN_VAR, R_RCS, D_ALL,
  1701. 0, 8, NULL},
  1702. {"3DSTATE_URB_GS", OP_3DSTATE_URB_GS, F_LEN_VAR, R_RCS, D_ALL,
  1703. 0, 8, NULL},
  1704. {"3DSTATE_GATHER_CONSTANT_VS", OP_3DSTATE_GATHER_CONSTANT_VS,
  1705. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1706. {"3DSTATE_GATHER_CONSTANT_GS", OP_3DSTATE_GATHER_CONSTANT_GS,
  1707. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1708. {"3DSTATE_GATHER_CONSTANT_HS", OP_3DSTATE_GATHER_CONSTANT_HS,
  1709. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1710. {"3DSTATE_GATHER_CONSTANT_DS", OP_3DSTATE_GATHER_CONSTANT_DS,
  1711. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1712. {"3DSTATE_GATHER_CONSTANT_PS", OP_3DSTATE_GATHER_CONSTANT_PS,
  1713. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1714. {"3DSTATE_DX9_CONSTANTF_VS", OP_3DSTATE_DX9_CONSTANTF_VS,
  1715. F_LEN_VAR, R_RCS, D_ALL, 0, 11, NULL},
  1716. {"3DSTATE_DX9_CONSTANTF_PS", OP_3DSTATE_DX9_CONSTANTF_PS,
  1717. F_LEN_VAR, R_RCS, D_ALL, 0, 11, NULL},
  1718. {"3DSTATE_DX9_CONSTANTI_VS", OP_3DSTATE_DX9_CONSTANTI_VS,
  1719. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1720. {"3DSTATE_DX9_CONSTANTI_PS", OP_3DSTATE_DX9_CONSTANTI_PS,
  1721. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1722. {"3DSTATE_DX9_CONSTANTB_VS", OP_3DSTATE_DX9_CONSTANTB_VS,
  1723. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1724. {"3DSTATE_DX9_CONSTANTB_PS", OP_3DSTATE_DX9_CONSTANTB_PS,
  1725. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1726. {"3DSTATE_DX9_LOCAL_VALID_VS", OP_3DSTATE_DX9_LOCAL_VALID_VS,
  1727. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1728. {"3DSTATE_DX9_LOCAL_VALID_PS", OP_3DSTATE_DX9_LOCAL_VALID_PS,
  1729. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1730. {"3DSTATE_DX9_GENERATE_ACTIVE_VS", OP_3DSTATE_DX9_GENERATE_ACTIVE_VS,
  1731. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1732. {"3DSTATE_DX9_GENERATE_ACTIVE_PS", OP_3DSTATE_DX9_GENERATE_ACTIVE_PS,
  1733. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1734. {"3DSTATE_BINDING_TABLE_EDIT_VS", OP_3DSTATE_BINDING_TABLE_EDIT_VS,
  1735. F_LEN_VAR, R_RCS, D_ALL, 0, 9, NULL},
  1736. {"3DSTATE_BINDING_TABLE_EDIT_GS", OP_3DSTATE_BINDING_TABLE_EDIT_GS,
  1737. F_LEN_VAR, R_RCS, D_ALL, 0, 9, NULL},
  1738. {"3DSTATE_BINDING_TABLE_EDIT_HS", OP_3DSTATE_BINDING_TABLE_EDIT_HS,
  1739. F_LEN_VAR, R_RCS, D_ALL, 0, 9, NULL},
  1740. {"3DSTATE_BINDING_TABLE_EDIT_DS", OP_3DSTATE_BINDING_TABLE_EDIT_DS,
  1741. F_LEN_VAR, R_RCS, D_ALL, 0, 9, NULL},
  1742. {"3DSTATE_BINDING_TABLE_EDIT_PS", OP_3DSTATE_BINDING_TABLE_EDIT_PS,
  1743. F_LEN_VAR, R_RCS, D_ALL, 0, 9, NULL},
  1744. {"3DSTATE_VF_INSTANCING", OP_3DSTATE_VF_INSTANCING, F_LEN_VAR, R_RCS,
  1745. D_BDW_PLUS, 0, 8, NULL},
  1746. {"3DSTATE_VF_SGVS", OP_3DSTATE_VF_SGVS, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0, 8,
  1747. NULL},
  1748. {"3DSTATE_VF_TOPOLOGY", OP_3DSTATE_VF_TOPOLOGY, F_LEN_VAR, R_RCS,
  1749. D_BDW_PLUS, 0, 8, NULL},
  1750. {"3DSTATE_WM_CHROMAKEY", OP_3DSTATE_WM_CHROMAKEY, F_LEN_VAR, R_RCS,
  1751. D_BDW_PLUS, 0, 8, NULL},
  1752. {"3DSTATE_PS_BLEND", OP_3DSTATE_PS_BLEND, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0,
  1753. 8, NULL},
  1754. {"3DSTATE_WM_DEPTH_STENCIL", OP_3DSTATE_WM_DEPTH_STENCIL, F_LEN_VAR,
  1755. R_RCS, D_BDW_PLUS, 0, 8, NULL},
  1756. {"3DSTATE_PS_EXTRA", OP_3DSTATE_PS_EXTRA, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0,
  1757. 8, NULL},
  1758. {"3DSTATE_RASTER", OP_3DSTATE_RASTER, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0, 8,
  1759. NULL},
  1760. {"3DSTATE_SBE_SWIZ", OP_3DSTATE_SBE_SWIZ, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0, 8,
  1761. NULL},
  1762. {"3DSTATE_WM_HZ_OP", OP_3DSTATE_WM_HZ_OP, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0, 8,
  1763. NULL},
  1764. {"3DSTATE_VERTEX_BUFFERS", OP_3DSTATE_VERTEX_BUFFERS, F_LEN_VAR, R_RCS,
  1765. D_BDW_PLUS, 0, 8, NULL},
  1766. {"3DSTATE_VERTEX_ELEMENTS", OP_3DSTATE_VERTEX_ELEMENTS, F_LEN_VAR,
  1767. R_RCS, D_ALL, 0, 8, NULL},
  1768. {"3DSTATE_INDEX_BUFFER", OP_3DSTATE_INDEX_BUFFER, F_LEN_VAR, R_RCS,
  1769. D_BDW_PLUS, ADDR_FIX_1(2), 8, NULL},
  1770. {"3DSTATE_VF_STATISTICS", OP_3DSTATE_VF_STATISTICS, F_LEN_CONST,
  1771. R_RCS, D_ALL, 0, 1, NULL},
  1772. {"3DSTATE_VF", OP_3DSTATE_VF, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1773. {"3DSTATE_CC_STATE_POINTERS", OP_3DSTATE_CC_STATE_POINTERS, F_LEN_VAR,
  1774. R_RCS, D_ALL, 0, 8, NULL},
  1775. {"3DSTATE_SCISSOR_STATE_POINTERS", OP_3DSTATE_SCISSOR_STATE_POINTERS,
  1776. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1777. {"3DSTATE_GS", OP_3DSTATE_GS, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1778. {"3DSTATE_CLIP", OP_3DSTATE_CLIP, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1779. {"3DSTATE_WM", OP_3DSTATE_WM, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1780. {"3DSTATE_CONSTANT_GS", OP_3DSTATE_CONSTANT_GS, F_LEN_VAR, R_RCS,
  1781. D_BDW_PLUS, 0, 8, NULL},
  1782. {"3DSTATE_CONSTANT_PS", OP_3DSTATE_CONSTANT_PS, F_LEN_VAR, R_RCS,
  1783. D_BDW_PLUS, 0, 8, NULL},
  1784. {"3DSTATE_SAMPLE_MASK", OP_3DSTATE_SAMPLE_MASK, F_LEN_VAR, R_RCS,
  1785. D_ALL, 0, 8, NULL},
  1786. {"3DSTATE_CONSTANT_HS", OP_3DSTATE_CONSTANT_HS, F_LEN_VAR, R_RCS,
  1787. D_BDW_PLUS, 0, 8, NULL},
  1788. {"3DSTATE_CONSTANT_DS", OP_3DSTATE_CONSTANT_DS, F_LEN_VAR, R_RCS,
  1789. D_BDW_PLUS, 0, 8, NULL},
  1790. {"3DSTATE_HS", OP_3DSTATE_HS, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1791. {"3DSTATE_TE", OP_3DSTATE_TE, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1792. {"3DSTATE_DS", OP_3DSTATE_DS, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1793. {"3DSTATE_STREAMOUT", OP_3DSTATE_STREAMOUT, F_LEN_VAR, R_RCS,
  1794. D_ALL, 0, 8, NULL},
  1795. {"3DSTATE_SBE", OP_3DSTATE_SBE, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1796. {"3DSTATE_PS", OP_3DSTATE_PS, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1797. {"3DSTATE_DRAWING_RECTANGLE", OP_3DSTATE_DRAWING_RECTANGLE, F_LEN_VAR,
  1798. R_RCS, D_ALL, 0, 8, NULL},
  1799. {"3DSTATE_SAMPLER_PALETTE_LOAD0", OP_3DSTATE_SAMPLER_PALETTE_LOAD0,
  1800. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1801. {"3DSTATE_CHROMA_KEY", OP_3DSTATE_CHROMA_KEY, F_LEN_VAR, R_RCS, D_ALL,
  1802. 0, 8, NULL},
  1803. {"3DSTATE_DEPTH_BUFFER", OP_3DSTATE_DEPTH_BUFFER, F_LEN_VAR, R_RCS,
  1804. D_ALL, ADDR_FIX_1(2), 8, NULL},
  1805. {"3DSTATE_POLY_STIPPLE_OFFSET", OP_3DSTATE_POLY_STIPPLE_OFFSET,
  1806. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1807. {"3DSTATE_POLY_STIPPLE_PATTERN", OP_3DSTATE_POLY_STIPPLE_PATTERN,
  1808. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1809. {"3DSTATE_LINE_STIPPLE", OP_3DSTATE_LINE_STIPPLE, F_LEN_VAR, R_RCS,
  1810. D_ALL, 0, 8, NULL},
  1811. {"3DSTATE_AA_LINE_PARAMS", OP_3DSTATE_AA_LINE_PARAMS, F_LEN_VAR, R_RCS,
  1812. D_ALL, 0, 8, NULL},
  1813. {"3DSTATE_GS_SVB_INDEX", OP_3DSTATE_GS_SVB_INDEX, F_LEN_VAR, R_RCS,
  1814. D_ALL, 0, 8, NULL},
  1815. {"3DSTATE_SAMPLER_PALETTE_LOAD1", OP_3DSTATE_SAMPLER_PALETTE_LOAD1,
  1816. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1817. {"3DSTATE_MULTISAMPLE", OP_3DSTATE_MULTISAMPLE_BDW, F_LEN_VAR, R_RCS,
  1818. D_BDW_PLUS, 0, 8, NULL},
  1819. {"3DSTATE_STENCIL_BUFFER", OP_3DSTATE_STENCIL_BUFFER, F_LEN_VAR, R_RCS,
  1820. D_ALL, ADDR_FIX_1(2), 8, NULL},
  1821. {"3DSTATE_HIER_DEPTH_BUFFER", OP_3DSTATE_HIER_DEPTH_BUFFER, F_LEN_VAR,
  1822. R_RCS, D_ALL, ADDR_FIX_1(2), 8, NULL},
  1823. {"3DSTATE_CLEAR_PARAMS", OP_3DSTATE_CLEAR_PARAMS, F_LEN_VAR,
  1824. R_RCS, D_ALL, 0, 8, NULL},
  1825. {"3DSTATE_PUSH_CONSTANT_ALLOC_VS", OP_3DSTATE_PUSH_CONSTANT_ALLOC_VS,
  1826. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1827. {"3DSTATE_PUSH_CONSTANT_ALLOC_HS", OP_3DSTATE_PUSH_CONSTANT_ALLOC_HS,
  1828. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1829. {"3DSTATE_PUSH_CONSTANT_ALLOC_DS", OP_3DSTATE_PUSH_CONSTANT_ALLOC_DS,
  1830. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1831. {"3DSTATE_PUSH_CONSTANT_ALLOC_GS", OP_3DSTATE_PUSH_CONSTANT_ALLOC_GS,
  1832. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1833. {"3DSTATE_PUSH_CONSTANT_ALLOC_PS", OP_3DSTATE_PUSH_CONSTANT_ALLOC_PS,
  1834. F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1835. {"3DSTATE_MONOFILTER_SIZE", OP_3DSTATE_MONOFILTER_SIZE, F_LEN_VAR,
  1836. R_RCS, D_ALL, 0, 8, NULL},
  1837. {"3DSTATE_SO_DECL_LIST", OP_3DSTATE_SO_DECL_LIST, F_LEN_VAR, R_RCS,
  1838. D_ALL, 0, 9, NULL},
  1839. {"3DSTATE_SO_BUFFER", OP_3DSTATE_SO_BUFFER, F_LEN_VAR, R_RCS, D_BDW_PLUS,
  1840. ADDR_FIX_2(2, 4), 8, NULL},
  1841. {"3DSTATE_BINDING_TABLE_POOL_ALLOC",
  1842. OP_3DSTATE_BINDING_TABLE_POOL_ALLOC,
  1843. F_LEN_VAR, R_RCS, D_BDW_PLUS, ADDR_FIX_1(1), 8, NULL},
  1844. {"3DSTATE_GATHER_POOL_ALLOC", OP_3DSTATE_GATHER_POOL_ALLOC,
  1845. F_LEN_VAR, R_RCS, D_BDW_PLUS, ADDR_FIX_1(1), 8, NULL},
  1846. {"3DSTATE_DX9_CONSTANT_BUFFER_POOL_ALLOC",
  1847. OP_3DSTATE_DX9_CONSTANT_BUFFER_POOL_ALLOC,
  1848. F_LEN_VAR, R_RCS, D_BDW_PLUS, ADDR_FIX_1(1), 8, NULL},
  1849. {"3DSTATE_SAMPLE_PATTERN", OP_3DSTATE_SAMPLE_PATTERN, F_LEN_VAR, R_RCS,
  1850. D_BDW_PLUS, 0, 8, NULL},
  1851. {"PIPE_CONTROL", OP_PIPE_CONTROL, F_LEN_VAR, R_RCS, D_ALL,
  1852. ADDR_FIX_1(2), 8, cmd_handler_pipe_control},
  1853. {"3DPRIMITIVE", OP_3DPRIMITIVE, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1854. {"PIPELINE_SELECT", OP_PIPELINE_SELECT, F_LEN_CONST, R_RCS, D_ALL, 0,
  1855. 1, NULL},
  1856. {"STATE_PREFETCH", OP_STATE_PREFETCH, F_LEN_VAR, R_RCS, D_ALL,
  1857. ADDR_FIX_1(1), 8, NULL},
  1858. {"STATE_SIP", OP_STATE_SIP, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1859. {"STATE_BASE_ADDRESS", OP_STATE_BASE_ADDRESS, F_LEN_VAR, R_RCS, D_BDW_PLUS,
  1860. ADDR_FIX_5(1, 3, 4, 5, 6), 8, NULL},
  1861. {"OP_3D_MEDIA_0_1_4", OP_3D_MEDIA_0_1_4, F_LEN_VAR, R_RCS, D_ALL,
  1862. ADDR_FIX_1(1), 8, NULL},
  1863. {"3DSTATE_VS", OP_3DSTATE_VS, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1864. {"3DSTATE_SF", OP_3DSTATE_SF, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
  1865. {"3DSTATE_CONSTANT_VS", OP_3DSTATE_CONSTANT_VS, F_LEN_VAR, R_RCS, D_BDW_PLUS,
  1866. 0, 8, NULL},
  1867. {"3DSTATE_COMPONENT_PACKING", OP_3DSTATE_COMPONENT_PACKING, F_LEN_VAR, R_RCS,
  1868. D_SKL_PLUS, 0, 8, NULL},
  1869. {"MEDIA_INTERFACE_DESCRIPTOR_LOAD", OP_MEDIA_INTERFACE_DESCRIPTOR_LOAD,
  1870. F_LEN_VAR, R_RCS, D_ALL, 0, 16, NULL},
  1871. {"MEDIA_GATEWAY_STATE", OP_MEDIA_GATEWAY_STATE, F_LEN_VAR, R_RCS, D_ALL,
  1872. 0, 16, NULL},
  1873. {"MEDIA_STATE_FLUSH", OP_MEDIA_STATE_FLUSH, F_LEN_VAR, R_RCS, D_ALL,
  1874. 0, 16, NULL},
  1875. {"MEDIA_OBJECT", OP_MEDIA_OBJECT, F_LEN_VAR, R_RCS, D_ALL, 0, 16, NULL},
  1876. {"MEDIA_CURBE_LOAD", OP_MEDIA_CURBE_LOAD, F_LEN_VAR, R_RCS, D_ALL,
  1877. 0, 16, NULL},
  1878. {"MEDIA_OBJECT_PRT", OP_MEDIA_OBJECT_PRT, F_LEN_VAR, R_RCS, D_ALL,
  1879. 0, 16, NULL},
  1880. {"MEDIA_OBJECT_WALKER", OP_MEDIA_OBJECT_WALKER, F_LEN_VAR, R_RCS, D_ALL,
  1881. 0, 16, NULL},
  1882. {"GPGPU_WALKER", OP_GPGPU_WALKER, F_LEN_VAR, R_RCS, D_ALL,
  1883. 0, 8, NULL},
  1884. {"MEDIA_VFE_STATE", OP_MEDIA_VFE_STATE, F_LEN_VAR, R_RCS, D_ALL, 0, 16,
  1885. NULL},
  1886. {"3DSTATE_VF_STATISTICS_GM45", OP_3DSTATE_VF_STATISTICS_GM45,
  1887. F_LEN_CONST, R_ALL, D_ALL, 0, 1, NULL},
  1888. {"MFX_PIPE_MODE_SELECT", OP_MFX_PIPE_MODE_SELECT, F_LEN_VAR,
  1889. R_VCS, D_ALL, 0, 12, NULL},
  1890. {"MFX_SURFACE_STATE", OP_MFX_SURFACE_STATE, F_LEN_VAR,
  1891. R_VCS, D_ALL, 0, 12, NULL},
  1892. {"MFX_PIPE_BUF_ADDR_STATE", OP_MFX_PIPE_BUF_ADDR_STATE, F_LEN_VAR,
  1893. R_VCS, D_BDW_PLUS, 0, 12, NULL},
  1894. {"MFX_IND_OBJ_BASE_ADDR_STATE", OP_MFX_IND_OBJ_BASE_ADDR_STATE,
  1895. F_LEN_VAR, R_VCS, D_BDW_PLUS, 0, 12, NULL},
  1896. {"MFX_BSP_BUF_BASE_ADDR_STATE", OP_MFX_BSP_BUF_BASE_ADDR_STATE,
  1897. F_LEN_VAR, R_VCS, D_BDW_PLUS, ADDR_FIX_3(1, 3, 5), 12, NULL},
  1898. {"OP_2_0_0_5", OP_2_0_0_5, F_LEN_VAR, R_VCS, D_BDW_PLUS, 0, 12, NULL},
  1899. {"MFX_STATE_POINTER", OP_MFX_STATE_POINTER, F_LEN_VAR,
  1900. R_VCS, D_ALL, 0, 12, NULL},
  1901. {"MFX_QM_STATE", OP_MFX_QM_STATE, F_LEN_VAR,
  1902. R_VCS, D_ALL, 0, 12, NULL},
  1903. {"MFX_FQM_STATE", OP_MFX_FQM_STATE, F_LEN_VAR,
  1904. R_VCS, D_ALL, 0, 12, NULL},
  1905. {"MFX_PAK_INSERT_OBJECT", OP_MFX_PAK_INSERT_OBJECT, F_LEN_VAR,
  1906. R_VCS, D_ALL, 0, 12, NULL},
  1907. {"MFX_STITCH_OBJECT", OP_MFX_STITCH_OBJECT, F_LEN_VAR,
  1908. R_VCS, D_ALL, 0, 12, NULL},
  1909. {"MFD_IT_OBJECT", OP_MFD_IT_OBJECT, F_LEN_VAR,
  1910. R_VCS, D_ALL, 0, 12, NULL},
  1911. {"MFX_WAIT", OP_MFX_WAIT, F_LEN_VAR,
  1912. R_VCS, D_ALL, 0, 6, NULL},
  1913. {"MFX_AVC_IMG_STATE", OP_MFX_AVC_IMG_STATE, F_LEN_VAR,
  1914. R_VCS, D_ALL, 0, 12, NULL},
  1915. {"MFX_AVC_QM_STATE", OP_MFX_AVC_QM_STATE, F_LEN_VAR,
  1916. R_VCS, D_ALL, 0, 12, NULL},
  1917. {"MFX_AVC_DIRECTMODE_STATE", OP_MFX_AVC_DIRECTMODE_STATE, F_LEN_VAR,
  1918. R_VCS, D_ALL, 0, 12, NULL},
  1919. {"MFX_AVC_SLICE_STATE", OP_MFX_AVC_SLICE_STATE, F_LEN_VAR,
  1920. R_VCS, D_ALL, 0, 12, NULL},
  1921. {"MFX_AVC_REF_IDX_STATE", OP_MFX_AVC_REF_IDX_STATE, F_LEN_VAR,
  1922. R_VCS, D_ALL, 0, 12, NULL},
  1923. {"MFX_AVC_WEIGHTOFFSET_STATE", OP_MFX_AVC_WEIGHTOFFSET_STATE, F_LEN_VAR,
  1924. R_VCS, D_ALL, 0, 12, NULL},
  1925. {"MFD_AVC_PICID_STATE", OP_MFD_AVC_PICID_STATE, F_LEN_VAR,
  1926. R_VCS, D_ALL, 0, 12, NULL},
  1927. {"MFD_AVC_DPB_STATE", OP_MFD_AVC_DPB_STATE, F_LEN_VAR,
  1928. R_VCS, D_ALL, 0, 12, NULL},
  1929. {"MFD_AVC_BSD_OBJECT", OP_MFD_AVC_BSD_OBJECT, F_LEN_VAR,
  1930. R_VCS, D_ALL, 0, 12, NULL},
  1931. {"MFD_AVC_SLICEADDR", OP_MFD_AVC_SLICEADDR, F_LEN_VAR,
  1932. R_VCS, D_ALL, ADDR_FIX_1(2), 12, NULL},
  1933. {"MFC_AVC_PAK_OBJECT", OP_MFC_AVC_PAK_OBJECT, F_LEN_VAR,
  1934. R_VCS, D_ALL, 0, 12, NULL},
  1935. {"MFX_VC1_PRED_PIPE_STATE", OP_MFX_VC1_PRED_PIPE_STATE, F_LEN_VAR,
  1936. R_VCS, D_ALL, 0, 12, NULL},
  1937. {"MFX_VC1_DIRECTMODE_STATE", OP_MFX_VC1_DIRECTMODE_STATE, F_LEN_VAR,
  1938. R_VCS, D_ALL, 0, 12, NULL},
  1939. {"MFD_VC1_SHORT_PIC_STATE", OP_MFD_VC1_SHORT_PIC_STATE, F_LEN_VAR,
  1940. R_VCS, D_ALL, 0, 12, NULL},
  1941. {"MFD_VC1_LONG_PIC_STATE", OP_MFD_VC1_LONG_PIC_STATE, F_LEN_VAR,
  1942. R_VCS, D_ALL, 0, 12, NULL},
  1943. {"MFD_VC1_BSD_OBJECT", OP_MFD_VC1_BSD_OBJECT, F_LEN_VAR,
  1944. R_VCS, D_ALL, 0, 12, NULL},
  1945. {"MFC_MPEG2_SLICEGROUP_STATE", OP_MFC_MPEG2_SLICEGROUP_STATE, F_LEN_VAR,
  1946. R_VCS, D_ALL, 0, 12, NULL},
  1947. {"MFC_MPEG2_PAK_OBJECT", OP_MFC_MPEG2_PAK_OBJECT, F_LEN_VAR,
  1948. R_VCS, D_ALL, 0, 12, NULL},
  1949. {"MFX_MPEG2_PIC_STATE", OP_MFX_MPEG2_PIC_STATE, F_LEN_VAR,
  1950. R_VCS, D_ALL, 0, 12, NULL},
  1951. {"MFX_MPEG2_QM_STATE", OP_MFX_MPEG2_QM_STATE, F_LEN_VAR,
  1952. R_VCS, D_ALL, 0, 12, NULL},
  1953. {"MFD_MPEG2_BSD_OBJECT", OP_MFD_MPEG2_BSD_OBJECT, F_LEN_VAR,
  1954. R_VCS, D_ALL, 0, 12, NULL},
  1955. {"MFX_2_6_0_0", OP_MFX_2_6_0_0, F_LEN_VAR, R_VCS, D_ALL,
  1956. 0, 16, NULL},
  1957. {"MFX_2_6_0_9", OP_MFX_2_6_0_9, F_LEN_VAR, R_VCS, D_ALL, 0, 16, NULL},
  1958. {"MFX_2_6_0_8", OP_MFX_2_6_0_8, F_LEN_VAR, R_VCS, D_ALL, 0, 16, NULL},
  1959. {"MFX_JPEG_PIC_STATE", OP_MFX_JPEG_PIC_STATE, F_LEN_VAR,
  1960. R_VCS, D_ALL, 0, 12, NULL},
  1961. {"MFX_JPEG_HUFF_TABLE_STATE", OP_MFX_JPEG_HUFF_TABLE_STATE, F_LEN_VAR,
  1962. R_VCS, D_ALL, 0, 12, NULL},
  1963. {"MFD_JPEG_BSD_OBJECT", OP_MFD_JPEG_BSD_OBJECT, F_LEN_VAR,
  1964. R_VCS, D_ALL, 0, 12, NULL},
  1965. {"VEBOX_STATE", OP_VEB_STATE, F_LEN_VAR, R_VECS, D_ALL, 0, 12, NULL},
  1966. {"VEBOX_SURFACE_STATE", OP_VEB_SURFACE_STATE, F_LEN_VAR, R_VECS, D_ALL,
  1967. 0, 12, NULL},
  1968. {"VEB_DI_IECP", OP_VEB_DNDI_IECP_STATE, F_LEN_VAR, R_VECS, D_BDW_PLUS,
  1969. 0, 20, NULL},
  1970. };
  1971. static void add_cmd_entry(struct intel_gvt *gvt, struct cmd_entry *e)
  1972. {
  1973. hash_add(gvt->cmd_table, &e->hlist, e->info->opcode);
  1974. }
  1975. /* call the cmd handler, and advance ip */
  1976. static int cmd_parser_exec(struct parser_exec_state *s)
  1977. {
  1978. struct intel_vgpu *vgpu = s->vgpu;
  1979. struct cmd_info *info;
  1980. u32 cmd;
  1981. int ret = 0;
  1982. cmd = cmd_val(s, 0);
  1983. info = get_cmd_info(s->vgpu->gvt, cmd, s->ring_id);
  1984. if (info == NULL) {
  1985. gvt_vgpu_err("unknown cmd 0x%x, opcode=0x%x\n",
  1986. cmd, get_opcode(cmd, s->ring_id));
  1987. return -EBADRQC;
  1988. }
  1989. s->info = info;
  1990. trace_gvt_command(vgpu->id, s->ring_id, s->ip_gma, s->ip_va,
  1991. cmd_length(s), s->buf_type);
  1992. if (info->handler) {
  1993. ret = info->handler(s);
  1994. if (ret < 0) {
  1995. gvt_vgpu_err("%s handler error\n", info->name);
  1996. return ret;
  1997. }
  1998. }
  1999. if (!(info->flag & F_IP_ADVANCE_CUSTOM)) {
  2000. ret = cmd_advance_default(s);
  2001. if (ret) {
  2002. gvt_vgpu_err("%s IP advance error\n", info->name);
  2003. return ret;
  2004. }
  2005. }
  2006. return 0;
  2007. }
  2008. static inline bool gma_out_of_range(unsigned long gma,
  2009. unsigned long gma_head, unsigned int gma_tail)
  2010. {
  2011. if (gma_tail >= gma_head)
  2012. return (gma < gma_head) || (gma > gma_tail);
  2013. else
  2014. return (gma > gma_tail) && (gma < gma_head);
  2015. }
  2016. /* Keep the consistent return type, e.g EBADRQC for unknown
  2017. * cmd, EFAULT for invalid address, EPERM for nonpriv. later
  2018. * works as the input of VM healthy status.
  2019. */
  2020. static int command_scan(struct parser_exec_state *s,
  2021. unsigned long rb_head, unsigned long rb_tail,
  2022. unsigned long rb_start, unsigned long rb_len)
  2023. {
  2024. unsigned long gma_head, gma_tail, gma_bottom;
  2025. int ret = 0;
  2026. struct intel_vgpu *vgpu = s->vgpu;
  2027. gma_head = rb_start + rb_head;
  2028. gma_tail = rb_start + rb_tail;
  2029. gma_bottom = rb_start + rb_len;
  2030. while (s->ip_gma != gma_tail) {
  2031. if (s->buf_type == RING_BUFFER_INSTRUCTION) {
  2032. if (!(s->ip_gma >= rb_start) ||
  2033. !(s->ip_gma < gma_bottom)) {
  2034. gvt_vgpu_err("ip_gma %lx out of ring scope."
  2035. "(base:0x%lx, bottom: 0x%lx)\n",
  2036. s->ip_gma, rb_start,
  2037. gma_bottom);
  2038. parser_exec_state_dump(s);
  2039. return -EFAULT;
  2040. }
  2041. if (gma_out_of_range(s->ip_gma, gma_head, gma_tail)) {
  2042. gvt_vgpu_err("ip_gma %lx out of range."
  2043. "base 0x%lx head 0x%lx tail 0x%lx\n",
  2044. s->ip_gma, rb_start,
  2045. rb_head, rb_tail);
  2046. parser_exec_state_dump(s);
  2047. break;
  2048. }
  2049. }
  2050. ret = cmd_parser_exec(s);
  2051. if (ret) {
  2052. gvt_vgpu_err("cmd parser error\n");
  2053. parser_exec_state_dump(s);
  2054. break;
  2055. }
  2056. }
  2057. return ret;
  2058. }
  2059. static int scan_workload(struct intel_vgpu_workload *workload)
  2060. {
  2061. unsigned long gma_head, gma_tail, gma_bottom;
  2062. struct parser_exec_state s;
  2063. int ret = 0;
  2064. /* ring base is page aligned */
  2065. if (WARN_ON(!IS_ALIGNED(workload->rb_start, I915_GTT_PAGE_SIZE)))
  2066. return -EINVAL;
  2067. gma_head = workload->rb_start + workload->rb_head;
  2068. gma_tail = workload->rb_start + workload->rb_tail;
  2069. gma_bottom = workload->rb_start + _RING_CTL_BUF_SIZE(workload->rb_ctl);
  2070. s.buf_type = RING_BUFFER_INSTRUCTION;
  2071. s.buf_addr_type = GTT_BUFFER;
  2072. s.vgpu = workload->vgpu;
  2073. s.ring_id = workload->ring_id;
  2074. s.ring_start = workload->rb_start;
  2075. s.ring_size = _RING_CTL_BUF_SIZE(workload->rb_ctl);
  2076. s.ring_head = gma_head;
  2077. s.ring_tail = gma_tail;
  2078. s.rb_va = workload->shadow_ring_buffer_va;
  2079. s.workload = workload;
  2080. s.is_ctx_wa = false;
  2081. if ((bypass_scan_mask & (1 << workload->ring_id)) ||
  2082. gma_head == gma_tail)
  2083. return 0;
  2084. if (!intel_gvt_ggtt_validate_range(s.vgpu, s.ring_start, s.ring_size)) {
  2085. ret = -EINVAL;
  2086. goto out;
  2087. }
  2088. ret = ip_gma_set(&s, gma_head);
  2089. if (ret)
  2090. goto out;
  2091. ret = command_scan(&s, workload->rb_head, workload->rb_tail,
  2092. workload->rb_start, _RING_CTL_BUF_SIZE(workload->rb_ctl));
  2093. out:
  2094. return ret;
  2095. }
  2096. static int scan_wa_ctx(struct intel_shadow_wa_ctx *wa_ctx)
  2097. {
  2098. unsigned long gma_head, gma_tail, gma_bottom, ring_size, ring_tail;
  2099. struct parser_exec_state s;
  2100. int ret = 0;
  2101. struct intel_vgpu_workload *workload = container_of(wa_ctx,
  2102. struct intel_vgpu_workload,
  2103. wa_ctx);
  2104. /* ring base is page aligned */
  2105. if (WARN_ON(!IS_ALIGNED(wa_ctx->indirect_ctx.guest_gma,
  2106. I915_GTT_PAGE_SIZE)))
  2107. return -EINVAL;
  2108. ring_tail = wa_ctx->indirect_ctx.size + 3 * sizeof(uint32_t);
  2109. ring_size = round_up(wa_ctx->indirect_ctx.size + CACHELINE_BYTES,
  2110. PAGE_SIZE);
  2111. gma_head = wa_ctx->indirect_ctx.guest_gma;
  2112. gma_tail = wa_ctx->indirect_ctx.guest_gma + ring_tail;
  2113. gma_bottom = wa_ctx->indirect_ctx.guest_gma + ring_size;
  2114. s.buf_type = RING_BUFFER_INSTRUCTION;
  2115. s.buf_addr_type = GTT_BUFFER;
  2116. s.vgpu = workload->vgpu;
  2117. s.ring_id = workload->ring_id;
  2118. s.ring_start = wa_ctx->indirect_ctx.guest_gma;
  2119. s.ring_size = ring_size;
  2120. s.ring_head = gma_head;
  2121. s.ring_tail = gma_tail;
  2122. s.rb_va = wa_ctx->indirect_ctx.shadow_va;
  2123. s.workload = workload;
  2124. s.is_ctx_wa = true;
  2125. if (!intel_gvt_ggtt_validate_range(s.vgpu, s.ring_start, s.ring_size)) {
  2126. ret = -EINVAL;
  2127. goto out;
  2128. }
  2129. ret = ip_gma_set(&s, gma_head);
  2130. if (ret)
  2131. goto out;
  2132. ret = command_scan(&s, 0, ring_tail,
  2133. wa_ctx->indirect_ctx.guest_gma, ring_size);
  2134. out:
  2135. return ret;
  2136. }
  2137. static int shadow_workload_ring_buffer(struct intel_vgpu_workload *workload)
  2138. {
  2139. struct intel_vgpu *vgpu = workload->vgpu;
  2140. struct intel_vgpu_submission *s = &vgpu->submission;
  2141. unsigned long gma_head, gma_tail, gma_top, guest_rb_size;
  2142. void *shadow_ring_buffer_va;
  2143. int ring_id = workload->ring_id;
  2144. int ret;
  2145. guest_rb_size = _RING_CTL_BUF_SIZE(workload->rb_ctl);
  2146. /* calculate workload ring buffer size */
  2147. workload->rb_len = (workload->rb_tail + guest_rb_size -
  2148. workload->rb_head) % guest_rb_size;
  2149. gma_head = workload->rb_start + workload->rb_head;
  2150. gma_tail = workload->rb_start + workload->rb_tail;
  2151. gma_top = workload->rb_start + guest_rb_size;
  2152. if (workload->rb_len > s->ring_scan_buffer_size[ring_id]) {
  2153. void *p;
  2154. /* realloc the new ring buffer if needed */
  2155. p = krealloc(s->ring_scan_buffer[ring_id], workload->rb_len,
  2156. GFP_KERNEL);
  2157. if (!p) {
  2158. gvt_vgpu_err("fail to re-alloc ring scan buffer\n");
  2159. return -ENOMEM;
  2160. }
  2161. s->ring_scan_buffer[ring_id] = p;
  2162. s->ring_scan_buffer_size[ring_id] = workload->rb_len;
  2163. }
  2164. shadow_ring_buffer_va = s->ring_scan_buffer[ring_id];
  2165. /* get shadow ring buffer va */
  2166. workload->shadow_ring_buffer_va = shadow_ring_buffer_va;
  2167. /* head > tail --> copy head <-> top */
  2168. if (gma_head > gma_tail) {
  2169. ret = copy_gma_to_hva(vgpu, vgpu->gtt.ggtt_mm,
  2170. gma_head, gma_top, shadow_ring_buffer_va);
  2171. if (ret < 0) {
  2172. gvt_vgpu_err("fail to copy guest ring buffer\n");
  2173. return ret;
  2174. }
  2175. shadow_ring_buffer_va += ret;
  2176. gma_head = workload->rb_start;
  2177. }
  2178. /* copy head or start <-> tail */
  2179. ret = copy_gma_to_hva(vgpu, vgpu->gtt.ggtt_mm, gma_head, gma_tail,
  2180. shadow_ring_buffer_va);
  2181. if (ret < 0) {
  2182. gvt_vgpu_err("fail to copy guest ring buffer\n");
  2183. return ret;
  2184. }
  2185. return 0;
  2186. }
  2187. int intel_gvt_scan_and_shadow_ringbuffer(struct intel_vgpu_workload *workload)
  2188. {
  2189. int ret;
  2190. struct intel_vgpu *vgpu = workload->vgpu;
  2191. ret = shadow_workload_ring_buffer(workload);
  2192. if (ret) {
  2193. gvt_vgpu_err("fail to shadow workload ring_buffer\n");
  2194. return ret;
  2195. }
  2196. ret = scan_workload(workload);
  2197. if (ret) {
  2198. gvt_vgpu_err("scan workload error\n");
  2199. return ret;
  2200. }
  2201. return 0;
  2202. }
  2203. static int shadow_indirect_ctx(struct intel_shadow_wa_ctx *wa_ctx)
  2204. {
  2205. int ctx_size = wa_ctx->indirect_ctx.size;
  2206. unsigned long guest_gma = wa_ctx->indirect_ctx.guest_gma;
  2207. struct intel_vgpu_workload *workload = container_of(wa_ctx,
  2208. struct intel_vgpu_workload,
  2209. wa_ctx);
  2210. struct intel_vgpu *vgpu = workload->vgpu;
  2211. struct drm_i915_gem_object *obj;
  2212. int ret = 0;
  2213. void *map;
  2214. obj = i915_gem_object_create(workload->vgpu->gvt->dev_priv,
  2215. roundup(ctx_size + CACHELINE_BYTES,
  2216. PAGE_SIZE));
  2217. if (IS_ERR(obj))
  2218. return PTR_ERR(obj);
  2219. /* get the va of the shadow batch buffer */
  2220. map = i915_gem_object_pin_map(obj, I915_MAP_WB);
  2221. if (IS_ERR(map)) {
  2222. gvt_vgpu_err("failed to vmap shadow indirect ctx\n");
  2223. ret = PTR_ERR(map);
  2224. goto put_obj;
  2225. }
  2226. ret = i915_gem_object_set_to_cpu_domain(obj, false);
  2227. if (ret) {
  2228. gvt_vgpu_err("failed to set shadow indirect ctx to CPU\n");
  2229. goto unmap_src;
  2230. }
  2231. ret = copy_gma_to_hva(workload->vgpu,
  2232. workload->vgpu->gtt.ggtt_mm,
  2233. guest_gma, guest_gma + ctx_size,
  2234. map);
  2235. if (ret < 0) {
  2236. gvt_vgpu_err("fail to copy guest indirect ctx\n");
  2237. goto unmap_src;
  2238. }
  2239. wa_ctx->indirect_ctx.obj = obj;
  2240. wa_ctx->indirect_ctx.shadow_va = map;
  2241. return 0;
  2242. unmap_src:
  2243. i915_gem_object_unpin_map(obj);
  2244. put_obj:
  2245. i915_gem_object_put(obj);
  2246. return ret;
  2247. }
  2248. static int combine_wa_ctx(struct intel_shadow_wa_ctx *wa_ctx)
  2249. {
  2250. uint32_t per_ctx_start[CACHELINE_DWORDS] = {0};
  2251. unsigned char *bb_start_sva;
  2252. if (!wa_ctx->per_ctx.valid)
  2253. return 0;
  2254. per_ctx_start[0] = 0x18800001;
  2255. per_ctx_start[1] = wa_ctx->per_ctx.guest_gma;
  2256. bb_start_sva = (unsigned char *)wa_ctx->indirect_ctx.shadow_va +
  2257. wa_ctx->indirect_ctx.size;
  2258. memcpy(bb_start_sva, per_ctx_start, CACHELINE_BYTES);
  2259. return 0;
  2260. }
  2261. int intel_gvt_scan_and_shadow_wa_ctx(struct intel_shadow_wa_ctx *wa_ctx)
  2262. {
  2263. int ret;
  2264. struct intel_vgpu_workload *workload = container_of(wa_ctx,
  2265. struct intel_vgpu_workload,
  2266. wa_ctx);
  2267. struct intel_vgpu *vgpu = workload->vgpu;
  2268. if (wa_ctx->indirect_ctx.size == 0)
  2269. return 0;
  2270. ret = shadow_indirect_ctx(wa_ctx);
  2271. if (ret) {
  2272. gvt_vgpu_err("fail to shadow indirect ctx\n");
  2273. return ret;
  2274. }
  2275. combine_wa_ctx(wa_ctx);
  2276. ret = scan_wa_ctx(wa_ctx);
  2277. if (ret) {
  2278. gvt_vgpu_err("scan wa ctx error\n");
  2279. return ret;
  2280. }
  2281. return 0;
  2282. }
  2283. static struct cmd_info *find_cmd_entry_any_ring(struct intel_gvt *gvt,
  2284. unsigned int opcode, unsigned long rings)
  2285. {
  2286. struct cmd_info *info = NULL;
  2287. unsigned int ring;
  2288. for_each_set_bit(ring, &rings, I915_NUM_ENGINES) {
  2289. info = find_cmd_entry(gvt, opcode, ring);
  2290. if (info)
  2291. break;
  2292. }
  2293. return info;
  2294. }
  2295. static int init_cmd_table(struct intel_gvt *gvt)
  2296. {
  2297. int i;
  2298. struct cmd_entry *e;
  2299. struct cmd_info *info;
  2300. unsigned int gen_type;
  2301. gen_type = intel_gvt_get_device_type(gvt);
  2302. for (i = 0; i < ARRAY_SIZE(cmd_info); i++) {
  2303. if (!(cmd_info[i].devices & gen_type))
  2304. continue;
  2305. e = kzalloc(sizeof(*e), GFP_KERNEL);
  2306. if (!e)
  2307. return -ENOMEM;
  2308. e->info = &cmd_info[i];
  2309. info = find_cmd_entry_any_ring(gvt,
  2310. e->info->opcode, e->info->rings);
  2311. if (info) {
  2312. gvt_err("%s %s duplicated\n", e->info->name,
  2313. info->name);
  2314. return -EEXIST;
  2315. }
  2316. INIT_HLIST_NODE(&e->hlist);
  2317. add_cmd_entry(gvt, e);
  2318. gvt_dbg_cmd("add %-30s op %04x flag %x devs %02x rings %02x\n",
  2319. e->info->name, e->info->opcode, e->info->flag,
  2320. e->info->devices, e->info->rings);
  2321. }
  2322. return 0;
  2323. }
  2324. static void clean_cmd_table(struct intel_gvt *gvt)
  2325. {
  2326. struct hlist_node *tmp;
  2327. struct cmd_entry *e;
  2328. int i;
  2329. hash_for_each_safe(gvt->cmd_table, i, tmp, e, hlist)
  2330. kfree(e);
  2331. hash_init(gvt->cmd_table);
  2332. }
  2333. void intel_gvt_clean_cmd_parser(struct intel_gvt *gvt)
  2334. {
  2335. clean_cmd_table(gvt);
  2336. }
  2337. int intel_gvt_init_cmd_parser(struct intel_gvt *gvt)
  2338. {
  2339. int ret;
  2340. ret = init_cmd_table(gvt);
  2341. if (ret) {
  2342. intel_gvt_clean_cmd_parser(gvt);
  2343. return ret;
  2344. }
  2345. return 0;
  2346. }