timer-imx-tpm.c 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262
  1. /*
  2. * Copyright 2016 Freescale Semiconductor, Inc.
  3. * Copyright 2017 NXP
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. */
  10. #include <linux/clk.h>
  11. #include <linux/clockchips.h>
  12. #include <linux/clocksource.h>
  13. #include <linux/delay.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/of_address.h>
  16. #include <linux/of_irq.h>
  17. #include <linux/sched_clock.h>
  18. #define TPM_PARAM 0x4
  19. #define TPM_PARAM_WIDTH_SHIFT 16
  20. #define TPM_PARAM_WIDTH_MASK (0xff << 16)
  21. #define TPM_SC 0x10
  22. #define TPM_SC_CMOD_INC_PER_CNT (0x1 << 3)
  23. #define TPM_SC_CMOD_DIV_DEFAULT 0x3
  24. #define TPM_SC_CMOD_DIV_MAX 0x7
  25. #define TPM_SC_TOF_MASK (0x1 << 7)
  26. #define TPM_CNT 0x14
  27. #define TPM_MOD 0x18
  28. #define TPM_STATUS 0x1c
  29. #define TPM_STATUS_CH0F BIT(0)
  30. #define TPM_C0SC 0x20
  31. #define TPM_C0SC_CHIE BIT(6)
  32. #define TPM_C0SC_MODE_SHIFT 2
  33. #define TPM_C0SC_MODE_MASK 0x3c
  34. #define TPM_C0SC_MODE_SW_COMPARE 0x4
  35. #define TPM_C0SC_CHF_MASK (0x1 << 7)
  36. #define TPM_C0V 0x24
  37. static int counter_width;
  38. static int rating;
  39. static void __iomem *timer_base;
  40. static struct clock_event_device clockevent_tpm;
  41. static inline void tpm_timer_disable(void)
  42. {
  43. unsigned int val;
  44. /* channel disable */
  45. val = readl(timer_base + TPM_C0SC);
  46. val &= ~(TPM_C0SC_MODE_MASK | TPM_C0SC_CHIE);
  47. writel(val, timer_base + TPM_C0SC);
  48. }
  49. static inline void tpm_timer_enable(void)
  50. {
  51. unsigned int val;
  52. /* channel enabled in sw compare mode */
  53. val = readl(timer_base + TPM_C0SC);
  54. val |= (TPM_C0SC_MODE_SW_COMPARE << TPM_C0SC_MODE_SHIFT) |
  55. TPM_C0SC_CHIE;
  56. writel(val, timer_base + TPM_C0SC);
  57. }
  58. static inline void tpm_irq_acknowledge(void)
  59. {
  60. writel(TPM_STATUS_CH0F, timer_base + TPM_STATUS);
  61. }
  62. static struct delay_timer tpm_delay_timer;
  63. static inline unsigned long tpm_read_counter(void)
  64. {
  65. return readl(timer_base + TPM_CNT);
  66. }
  67. static unsigned long tpm_read_current_timer(void)
  68. {
  69. return tpm_read_counter();
  70. }
  71. static u64 notrace tpm_read_sched_clock(void)
  72. {
  73. return tpm_read_counter();
  74. }
  75. static int __init tpm_clocksource_init(unsigned long rate)
  76. {
  77. tpm_delay_timer.read_current_timer = &tpm_read_current_timer;
  78. tpm_delay_timer.freq = rate;
  79. register_current_timer_delay(&tpm_delay_timer);
  80. sched_clock_register(tpm_read_sched_clock, counter_width, rate);
  81. return clocksource_mmio_init(timer_base + TPM_CNT, "imx-tpm",
  82. rate, rating, counter_width,
  83. clocksource_mmio_readl_up);
  84. }
  85. static int tpm_set_next_event(unsigned long delta,
  86. struct clock_event_device *evt)
  87. {
  88. unsigned long next, now;
  89. next = tpm_read_counter();
  90. next += delta;
  91. writel(next, timer_base + TPM_C0V);
  92. now = tpm_read_counter();
  93. /*
  94. * NOTE: We observed in a very small probability, the bus fabric
  95. * contention between GPU and A7 may results a few cycles delay
  96. * of writing CNT registers which may cause the min_delta event got
  97. * missed, so we need add a ETIME check here in case it happened.
  98. */
  99. return (int)(next - now) <= 0 ? -ETIME : 0;
  100. }
  101. static int tpm_set_state_oneshot(struct clock_event_device *evt)
  102. {
  103. tpm_timer_enable();
  104. return 0;
  105. }
  106. static int tpm_set_state_shutdown(struct clock_event_device *evt)
  107. {
  108. tpm_timer_disable();
  109. return 0;
  110. }
  111. static irqreturn_t tpm_timer_interrupt(int irq, void *dev_id)
  112. {
  113. struct clock_event_device *evt = dev_id;
  114. tpm_irq_acknowledge();
  115. evt->event_handler(evt);
  116. return IRQ_HANDLED;
  117. }
  118. static struct clock_event_device clockevent_tpm = {
  119. .name = "i.MX7ULP TPM Timer",
  120. .features = CLOCK_EVT_FEAT_ONESHOT,
  121. .set_state_oneshot = tpm_set_state_oneshot,
  122. .set_next_event = tpm_set_next_event,
  123. .set_state_shutdown = tpm_set_state_shutdown,
  124. };
  125. static int __init tpm_clockevent_init(unsigned long rate, int irq)
  126. {
  127. int ret;
  128. ret = request_irq(irq, tpm_timer_interrupt, IRQF_TIMER | IRQF_IRQPOLL,
  129. "i.MX7ULP TPM Timer", &clockevent_tpm);
  130. clockevent_tpm.rating = rating;
  131. clockevent_tpm.cpumask = cpumask_of(0);
  132. clockevent_tpm.irq = irq;
  133. clockevents_config_and_register(&clockevent_tpm, rate, 300,
  134. GENMASK(counter_width - 1, 1));
  135. return ret;
  136. }
  137. static int __init tpm_timer_init(struct device_node *np)
  138. {
  139. struct clk *ipg, *per;
  140. int irq, ret;
  141. u32 rate;
  142. timer_base = of_iomap(np, 0);
  143. if (!timer_base) {
  144. pr_err("tpm: failed to get base address\n");
  145. return -ENXIO;
  146. }
  147. irq = irq_of_parse_and_map(np, 0);
  148. if (!irq) {
  149. pr_err("tpm: failed to get irq\n");
  150. ret = -ENOENT;
  151. goto err_iomap;
  152. }
  153. ipg = of_clk_get_by_name(np, "ipg");
  154. per = of_clk_get_by_name(np, "per");
  155. if (IS_ERR(ipg) || IS_ERR(per)) {
  156. pr_err("tpm: failed to get ipg or per clk\n");
  157. ret = -ENODEV;
  158. goto err_clk_get;
  159. }
  160. /* enable clk before accessing registers */
  161. ret = clk_prepare_enable(ipg);
  162. if (ret) {
  163. pr_err("tpm: ipg clock enable failed (%d)\n", ret);
  164. goto err_clk_get;
  165. }
  166. ret = clk_prepare_enable(per);
  167. if (ret) {
  168. pr_err("tpm: per clock enable failed (%d)\n", ret);
  169. goto err_per_clk_enable;
  170. }
  171. counter_width = (readl(timer_base + TPM_PARAM) & TPM_PARAM_WIDTH_MASK)
  172. >> TPM_PARAM_WIDTH_SHIFT;
  173. /* use rating 200 for 32-bit counter and 150 for 16-bit counter */
  174. rating = counter_width == 0x20 ? 200 : 150;
  175. /*
  176. * Initialize tpm module to a known state
  177. * 1) Counter disabled
  178. * 2) TPM counter operates in up counting mode
  179. * 3) Timer Overflow Interrupt disabled
  180. * 4) Channel0 disabled
  181. * 5) DMA transfers disabled
  182. */
  183. /* make sure counter is disabled */
  184. writel(0, timer_base + TPM_SC);
  185. /* TOF is W1C */
  186. writel(TPM_SC_TOF_MASK, timer_base + TPM_SC);
  187. writel(0, timer_base + TPM_CNT);
  188. /* CHF is W1C */
  189. writel(TPM_C0SC_CHF_MASK, timer_base + TPM_C0SC);
  190. /*
  191. * increase per cnt,
  192. * div 8 for 32-bit counter and div 128 for 16-bit counter
  193. */
  194. writel(TPM_SC_CMOD_INC_PER_CNT |
  195. (counter_width == 0x20 ?
  196. TPM_SC_CMOD_DIV_DEFAULT : TPM_SC_CMOD_DIV_MAX),
  197. timer_base + TPM_SC);
  198. /* set MOD register to maximum for free running mode */
  199. writel(GENMASK(counter_width - 1, 0), timer_base + TPM_MOD);
  200. rate = clk_get_rate(per) >> 3;
  201. ret = tpm_clocksource_init(rate);
  202. if (ret)
  203. goto err_per_clk_enable;
  204. ret = tpm_clockevent_init(rate, irq);
  205. if (ret)
  206. goto err_per_clk_enable;
  207. return 0;
  208. err_per_clk_enable:
  209. clk_disable_unprepare(ipg);
  210. err_clk_get:
  211. clk_put(per);
  212. clk_put(ipg);
  213. err_iomap:
  214. iounmap(timer_base);
  215. return ret;
  216. }
  217. TIMER_OF_DECLARE(imx7ulp, "fsl,imx7ulp-tpm", tpm_timer_init);