dce_virtual.c 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "drmP.h"
  24. #include "amdgpu.h"
  25. #include "amdgpu_pm.h"
  26. #include "amdgpu_i2c.h"
  27. #include "atom.h"
  28. #include "amdgpu_atombios.h"
  29. #include "atombios_crtc.h"
  30. #include "atombios_encoders.h"
  31. #include "amdgpu_pll.h"
  32. #include "amdgpu_connectors.h"
  33. static void dce_virtual_set_display_funcs(struct amdgpu_device *adev);
  34. static void dce_virtual_set_irq_funcs(struct amdgpu_device *adev);
  35. static const struct drm_crtc_funcs dce_virtual_crtc_funcs = {
  36. .cursor_set2 = NULL,
  37. .cursor_move = NULL,
  38. .gamma_set = NULL,
  39. .set_config = NULL,
  40. .destroy = NULL,
  41. .page_flip = NULL,
  42. };
  43. static const struct drm_crtc_helper_funcs dce_virtual_crtc_helper_funcs = {
  44. .dpms = NULL,
  45. .mode_fixup = NULL,
  46. .mode_set = NULL,
  47. .mode_set_base = NULL,
  48. .mode_set_base_atomic = NULL,
  49. .prepare = NULL,
  50. .commit = NULL,
  51. .load_lut = NULL,
  52. .disable = NULL,
  53. };
  54. static int dce_virtual_crtc_init(struct amdgpu_device *adev, int index)
  55. {
  56. struct amdgpu_crtc *amdgpu_crtc;
  57. int i;
  58. amdgpu_crtc = kzalloc(sizeof(struct amdgpu_crtc) +
  59. (AMDGPUFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  60. if (amdgpu_crtc == NULL)
  61. return -ENOMEM;
  62. drm_crtc_init(adev->ddev, &amdgpu_crtc->base, &dce_virtual_crtc_funcs);
  63. drm_mode_crtc_set_gamma_size(&amdgpu_crtc->base, 256);
  64. amdgpu_crtc->crtc_id = index;
  65. adev->mode_info.crtcs[index] = amdgpu_crtc;
  66. for (i = 0; i < 256; i++) {
  67. amdgpu_crtc->lut_r[i] = i << 2;
  68. amdgpu_crtc->lut_g[i] = i << 2;
  69. amdgpu_crtc->lut_b[i] = i << 2;
  70. }
  71. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  72. amdgpu_crtc->encoder = NULL;
  73. amdgpu_crtc->connector = NULL;
  74. drm_crtc_helper_add(&amdgpu_crtc->base, &dce_virtual_crtc_helper_funcs);
  75. return 0;
  76. }
  77. static int dce_virtual_early_init(void *handle)
  78. {
  79. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  80. dce_virtual_set_display_funcs(adev);
  81. dce_virtual_set_irq_funcs(adev);
  82. adev->mode_info.num_crtc = 1;
  83. adev->mode_info.num_hpd = 1;
  84. adev->mode_info.num_dig = 1;
  85. return 0;
  86. }
  87. static bool dce_virtual_get_connector_info(struct amdgpu_device *adev)
  88. {
  89. struct amdgpu_i2c_bus_rec ddc_bus;
  90. struct amdgpu_router router;
  91. struct amdgpu_hpd hpd;
  92. /* look up gpio for ddc, hpd */
  93. ddc_bus.valid = false;
  94. hpd.hpd = AMDGPU_HPD_NONE;
  95. /* needed for aux chan transactions */
  96. ddc_bus.hpd = hpd.hpd;
  97. memset(&router, 0, sizeof(router));
  98. router.ddc_valid = false;
  99. router.cd_valid = false;
  100. amdgpu_display_add_connector(adev,
  101. 0,
  102. ATOM_DEVICE_CRT1_SUPPORT,
  103. DRM_MODE_CONNECTOR_VIRTUAL, &ddc_bus,
  104. CONNECTOR_OBJECT_ID_VIRTUAL,
  105. &hpd,
  106. &router);
  107. amdgpu_display_add_encoder(adev, ENCODER_VIRTUAL_ENUM_VIRTUAL,
  108. ATOM_DEVICE_CRT1_SUPPORT,
  109. 0);
  110. amdgpu_link_encoder_connector(adev->ddev);
  111. return true;
  112. }
  113. static int dce_virtual_sw_init(void *handle)
  114. {
  115. int r, i;
  116. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  117. r = amdgpu_irq_add_id(adev, 229, &adev->crtc_irq);
  118. if (r)
  119. return r;
  120. adev->ddev->mode_config.funcs = &amdgpu_mode_funcs;
  121. adev->ddev->mode_config.max_width = 16384;
  122. adev->ddev->mode_config.max_height = 16384;
  123. adev->ddev->mode_config.preferred_depth = 24;
  124. adev->ddev->mode_config.prefer_shadow = 1;
  125. adev->ddev->mode_config.fb_base = adev->mc.aper_base;
  126. r = amdgpu_modeset_create_props(adev);
  127. if (r)
  128. return r;
  129. adev->ddev->mode_config.max_width = 16384;
  130. adev->ddev->mode_config.max_height = 16384;
  131. /* allocate crtcs */
  132. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  133. r = dce_virtual_crtc_init(adev, i);
  134. if (r)
  135. return r;
  136. }
  137. dce_virtual_get_connector_info(adev);
  138. amdgpu_print_display_setup(adev->ddev);
  139. drm_kms_helper_poll_init(adev->ddev);
  140. adev->mode_info.mode_config_initialized = true;
  141. return 0;
  142. }
  143. static int dce_virtual_sw_fini(void *handle)
  144. {
  145. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  146. kfree(adev->mode_info.bios_hardcoded_edid);
  147. drm_kms_helper_poll_fini(adev->ddev);
  148. drm_mode_config_cleanup(adev->ddev);
  149. adev->mode_info.mode_config_initialized = false;
  150. return 0;
  151. }
  152. static int dce_virtual_hw_init(void *handle)
  153. {
  154. return 0;
  155. }
  156. static int dce_virtual_hw_fini(void *handle)
  157. {
  158. return 0;
  159. }
  160. static int dce_virtual_suspend(void *handle)
  161. {
  162. return dce_virtual_hw_fini(handle);
  163. }
  164. static int dce_virtual_resume(void *handle)
  165. {
  166. int ret;
  167. ret = dce_virtual_hw_init(handle);
  168. return ret;
  169. }
  170. static bool dce_virtual_is_idle(void *handle)
  171. {
  172. return true;
  173. }
  174. static int dce_virtual_wait_for_idle(void *handle)
  175. {
  176. return 0;
  177. }
  178. static int dce_virtual_soft_reset(void *handle)
  179. {
  180. return 0;
  181. }
  182. static int dce_virtual_set_clockgating_state(void *handle,
  183. enum amd_clockgating_state state)
  184. {
  185. return 0;
  186. }
  187. static int dce_virtual_set_powergating_state(void *handle,
  188. enum amd_powergating_state state)
  189. {
  190. return 0;
  191. }
  192. const struct amd_ip_funcs dce_virtual_ip_funcs = {
  193. .name = "dce_virtual",
  194. .early_init = dce_virtual_early_init,
  195. .late_init = NULL,
  196. .sw_init = dce_virtual_sw_init,
  197. .sw_fini = dce_virtual_sw_fini,
  198. .hw_init = dce_virtual_hw_init,
  199. .hw_fini = dce_virtual_hw_fini,
  200. .suspend = dce_virtual_suspend,
  201. .resume = dce_virtual_resume,
  202. .is_idle = dce_virtual_is_idle,
  203. .wait_for_idle = dce_virtual_wait_for_idle,
  204. .soft_reset = dce_virtual_soft_reset,
  205. .set_clockgating_state = dce_virtual_set_clockgating_state,
  206. .set_powergating_state = dce_virtual_set_powergating_state,
  207. };
  208. static const struct amdgpu_display_funcs dce_virtual_display_funcs = {
  209. .set_vga_render_state = NULL,
  210. .bandwidth_update = NULL,
  211. .vblank_get_counter = NULL,
  212. .vblank_wait = NULL,
  213. .is_display_hung = NULL,
  214. .backlight_set_level = NULL,
  215. .backlight_get_level = NULL,
  216. .hpd_sense = NULL,
  217. .hpd_set_polarity = NULL,
  218. .hpd_get_gpio_reg = NULL,
  219. .page_flip = NULL,
  220. .page_flip_get_scanoutpos = NULL,
  221. .add_encoder = NULL,
  222. .add_connector = &amdgpu_connector_add,
  223. .stop_mc_access = NULL,
  224. .resume_mc_access = NULL,
  225. };
  226. static void dce_virtual_set_display_funcs(struct amdgpu_device *adev)
  227. {
  228. if (adev->mode_info.funcs == NULL)
  229. adev->mode_info.funcs = &dce_virtual_display_funcs;
  230. }
  231. static const struct amdgpu_irq_src_funcs dce_virtual_crtc_irq_funcs = {
  232. .set = NULL,
  233. .process = NULL,
  234. };
  235. static const struct amdgpu_irq_src_funcs dce_virtual_pageflip_irq_funcs = {
  236. .set = NULL,
  237. .process = NULL,
  238. };
  239. static const struct amdgpu_irq_src_funcs dce_virtual_hpd_irq_funcs = {
  240. .set = NULL,
  241. .process = NULL,
  242. };
  243. static void dce_virtual_set_irq_funcs(struct amdgpu_device *adev)
  244. {
  245. adev->crtc_irq.num_types = AMDGPU_CRTC_IRQ_LAST;
  246. adev->crtc_irq.funcs = &dce_virtual_crtc_irq_funcs;
  247. adev->pageflip_irq.num_types = AMDGPU_PAGEFLIP_IRQ_LAST;
  248. adev->pageflip_irq.funcs = &dce_virtual_pageflip_irq_funcs;
  249. adev->hpd_irq.num_types = AMDGPU_HPD_LAST;
  250. adev->hpd_irq.funcs = &dce_virtual_hpd_irq_funcs;
  251. }