meson_saradc.c 31 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039
  1. /*
  2. * Amlogic Meson Successive Approximation Register (SAR) A/D Converter
  3. *
  4. * Copyright (C) 2017 Martin Blumenstingl <martin.blumenstingl@googlemail.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * You should have received a copy of the GNU General Public License
  11. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  12. */
  13. #include <linux/bitfield.h>
  14. #include <linux/clk.h>
  15. #include <linux/clk-provider.h>
  16. #include <linux/delay.h>
  17. #include <linux/io.h>
  18. #include <linux/iio/iio.h>
  19. #include <linux/module.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/of.h>
  22. #include <linux/of_irq.h>
  23. #include <linux/of_device.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/regmap.h>
  26. #include <linux/regulator/consumer.h>
  27. #define MESON_SAR_ADC_REG0 0x00
  28. #define MESON_SAR_ADC_REG0_PANEL_DETECT BIT(31)
  29. #define MESON_SAR_ADC_REG0_BUSY_MASK GENMASK(30, 28)
  30. #define MESON_SAR_ADC_REG0_DELTA_BUSY BIT(30)
  31. #define MESON_SAR_ADC_REG0_AVG_BUSY BIT(29)
  32. #define MESON_SAR_ADC_REG0_SAMPLE_BUSY BIT(28)
  33. #define MESON_SAR_ADC_REG0_FIFO_FULL BIT(27)
  34. #define MESON_SAR_ADC_REG0_FIFO_EMPTY BIT(26)
  35. #define MESON_SAR_ADC_REG0_FIFO_COUNT_MASK GENMASK(25, 21)
  36. #define MESON_SAR_ADC_REG0_ADC_BIAS_CTRL_MASK GENMASK(20, 19)
  37. #define MESON_SAR_ADC_REG0_CURR_CHAN_ID_MASK GENMASK(18, 16)
  38. #define MESON_SAR_ADC_REG0_ADC_TEMP_SEN_SEL BIT(15)
  39. #define MESON_SAR_ADC_REG0_SAMPLING_STOP BIT(14)
  40. #define MESON_SAR_ADC_REG0_CHAN_DELTA_EN_MASK GENMASK(13, 12)
  41. #define MESON_SAR_ADC_REG0_DETECT_IRQ_POL BIT(10)
  42. #define MESON_SAR_ADC_REG0_DETECT_IRQ_EN BIT(9)
  43. #define MESON_SAR_ADC_REG0_FIFO_CNT_IRQ_MASK GENMASK(8, 4)
  44. #define MESON_SAR_ADC_REG0_FIFO_IRQ_EN BIT(3)
  45. #define MESON_SAR_ADC_REG0_SAMPLING_START BIT(2)
  46. #define MESON_SAR_ADC_REG0_CONTINUOUS_EN BIT(1)
  47. #define MESON_SAR_ADC_REG0_SAMPLE_ENGINE_ENABLE BIT(0)
  48. #define MESON_SAR_ADC_CHAN_LIST 0x04
  49. #define MESON_SAR_ADC_CHAN_LIST_MAX_INDEX_MASK GENMASK(26, 24)
  50. #define MESON_SAR_ADC_CHAN_LIST_ENTRY_MASK(_chan) \
  51. (GENMASK(2, 0) << ((_chan) * 3))
  52. #define MESON_SAR_ADC_AVG_CNTL 0x08
  53. #define MESON_SAR_ADC_AVG_CNTL_AVG_MODE_SHIFT(_chan) \
  54. (16 + ((_chan) * 2))
  55. #define MESON_SAR_ADC_AVG_CNTL_AVG_MODE_MASK(_chan) \
  56. (GENMASK(17, 16) << ((_chan) * 2))
  57. #define MESON_SAR_ADC_AVG_CNTL_NUM_SAMPLES_SHIFT(_chan) \
  58. (0 + ((_chan) * 2))
  59. #define MESON_SAR_ADC_AVG_CNTL_NUM_SAMPLES_MASK(_chan) \
  60. (GENMASK(1, 0) << ((_chan) * 2))
  61. #define MESON_SAR_ADC_REG3 0x0c
  62. #define MESON_SAR_ADC_REG3_CNTL_USE_SC_DLY BIT(31)
  63. #define MESON_SAR_ADC_REG3_CLK_EN BIT(30)
  64. #define MESON_SAR_ADC_REG3_BL30_INITIALIZED BIT(28)
  65. #define MESON_SAR_ADC_REG3_CTRL_CONT_RING_COUNTER_EN BIT(27)
  66. #define MESON_SAR_ADC_REG3_CTRL_SAMPLING_CLOCK_PHASE BIT(26)
  67. #define MESON_SAR_ADC_REG3_CTRL_CHAN7_MUX_SEL_MASK GENMASK(25, 23)
  68. #define MESON_SAR_ADC_REG3_DETECT_EN BIT(22)
  69. #define MESON_SAR_ADC_REG3_ADC_EN BIT(21)
  70. #define MESON_SAR_ADC_REG3_PANEL_DETECT_COUNT_MASK GENMASK(20, 18)
  71. #define MESON_SAR_ADC_REG3_PANEL_DETECT_FILTER_TB_MASK GENMASK(17, 16)
  72. #define MESON_SAR_ADC_REG3_ADC_CLK_DIV_SHIFT 10
  73. #define MESON_SAR_ADC_REG3_ADC_CLK_DIV_WIDTH 5
  74. #define MESON_SAR_ADC_REG3_BLOCK_DLY_SEL_MASK GENMASK(9, 8)
  75. #define MESON_SAR_ADC_REG3_BLOCK_DLY_MASK GENMASK(7, 0)
  76. #define MESON_SAR_ADC_DELAY 0x10
  77. #define MESON_SAR_ADC_DELAY_INPUT_DLY_SEL_MASK GENMASK(25, 24)
  78. #define MESON_SAR_ADC_DELAY_BL30_BUSY BIT(15)
  79. #define MESON_SAR_ADC_DELAY_KERNEL_BUSY BIT(14)
  80. #define MESON_SAR_ADC_DELAY_INPUT_DLY_CNT_MASK GENMASK(23, 16)
  81. #define MESON_SAR_ADC_DELAY_SAMPLE_DLY_SEL_MASK GENMASK(9, 8)
  82. #define MESON_SAR_ADC_DELAY_SAMPLE_DLY_CNT_MASK GENMASK(7, 0)
  83. #define MESON_SAR_ADC_LAST_RD 0x14
  84. #define MESON_SAR_ADC_LAST_RD_LAST_CHANNEL1_MASK GENMASK(23, 16)
  85. #define MESON_SAR_ADC_LAST_RD_LAST_CHANNEL0_MASK GENMASK(9, 0)
  86. #define MESON_SAR_ADC_FIFO_RD 0x18
  87. #define MESON_SAR_ADC_FIFO_RD_CHAN_ID_MASK GENMASK(14, 12)
  88. #define MESON_SAR_ADC_FIFO_RD_SAMPLE_VALUE_MASK GENMASK(11, 0)
  89. #define MESON_SAR_ADC_AUX_SW 0x1c
  90. #define MESON_SAR_ADC_AUX_SW_MUX_SEL_CHAN_MASK(_chan) \
  91. (GENMASK(10, 8) << (((_chan) - 2) * 2))
  92. #define MESON_SAR_ADC_AUX_SW_VREF_P_MUX BIT(6)
  93. #define MESON_SAR_ADC_AUX_SW_VREF_N_MUX BIT(5)
  94. #define MESON_SAR_ADC_AUX_SW_MODE_SEL BIT(4)
  95. #define MESON_SAR_ADC_AUX_SW_YP_DRIVE_SW BIT(3)
  96. #define MESON_SAR_ADC_AUX_SW_XP_DRIVE_SW BIT(2)
  97. #define MESON_SAR_ADC_AUX_SW_YM_DRIVE_SW BIT(1)
  98. #define MESON_SAR_ADC_AUX_SW_XM_DRIVE_SW BIT(0)
  99. #define MESON_SAR_ADC_CHAN_10_SW 0x20
  100. #define MESON_SAR_ADC_CHAN_10_SW_CHAN1_MUX_SEL_MASK GENMASK(25, 23)
  101. #define MESON_SAR_ADC_CHAN_10_SW_CHAN1_VREF_P_MUX BIT(22)
  102. #define MESON_SAR_ADC_CHAN_10_SW_CHAN1_VREF_N_MUX BIT(21)
  103. #define MESON_SAR_ADC_CHAN_10_SW_CHAN1_MODE_SEL BIT(20)
  104. #define MESON_SAR_ADC_CHAN_10_SW_CHAN1_YP_DRIVE_SW BIT(19)
  105. #define MESON_SAR_ADC_CHAN_10_SW_CHAN1_XP_DRIVE_SW BIT(18)
  106. #define MESON_SAR_ADC_CHAN_10_SW_CHAN1_YM_DRIVE_SW BIT(17)
  107. #define MESON_SAR_ADC_CHAN_10_SW_CHAN1_XM_DRIVE_SW BIT(16)
  108. #define MESON_SAR_ADC_CHAN_10_SW_CHAN0_MUX_SEL_MASK GENMASK(9, 7)
  109. #define MESON_SAR_ADC_CHAN_10_SW_CHAN0_VREF_P_MUX BIT(6)
  110. #define MESON_SAR_ADC_CHAN_10_SW_CHAN0_VREF_N_MUX BIT(5)
  111. #define MESON_SAR_ADC_CHAN_10_SW_CHAN0_MODE_SEL BIT(4)
  112. #define MESON_SAR_ADC_CHAN_10_SW_CHAN0_YP_DRIVE_SW BIT(3)
  113. #define MESON_SAR_ADC_CHAN_10_SW_CHAN0_XP_DRIVE_SW BIT(2)
  114. #define MESON_SAR_ADC_CHAN_10_SW_CHAN0_YM_DRIVE_SW BIT(1)
  115. #define MESON_SAR_ADC_CHAN_10_SW_CHAN0_XM_DRIVE_SW BIT(0)
  116. #define MESON_SAR_ADC_DETECT_IDLE_SW 0x24
  117. #define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_SW_EN BIT(26)
  118. #define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_MUX_MASK GENMASK(25, 23)
  119. #define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_VREF_P_MUX BIT(22)
  120. #define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_VREF_N_MUX BIT(21)
  121. #define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_MODE_SEL BIT(20)
  122. #define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_YP_DRIVE_SW BIT(19)
  123. #define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_XP_DRIVE_SW BIT(18)
  124. #define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_YM_DRIVE_SW BIT(17)
  125. #define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_XM_DRIVE_SW BIT(16)
  126. #define MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_MUX_SEL_MASK GENMASK(9, 7)
  127. #define MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_VREF_P_MUX BIT(6)
  128. #define MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_VREF_N_MUX BIT(5)
  129. #define MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_MODE_SEL BIT(4)
  130. #define MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_YP_DRIVE_SW BIT(3)
  131. #define MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_XP_DRIVE_SW BIT(2)
  132. #define MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_YM_DRIVE_SW BIT(1)
  133. #define MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_XM_DRIVE_SW BIT(0)
  134. #define MESON_SAR_ADC_DELTA_10 0x28
  135. #define MESON_SAR_ADC_DELTA_10_TEMP_SEL BIT(27)
  136. #define MESON_SAR_ADC_DELTA_10_TS_REVE1 BIT(26)
  137. #define MESON_SAR_ADC_DELTA_10_CHAN1_DELTA_VALUE_MASK GENMASK(25, 16)
  138. #define MESON_SAR_ADC_DELTA_10_TS_REVE0 BIT(15)
  139. #define MESON_SAR_ADC_DELTA_10_TS_C_SHIFT 11
  140. #define MESON_SAR_ADC_DELTA_10_TS_C_MASK GENMASK(14, 11)
  141. #define MESON_SAR_ADC_DELTA_10_TS_VBG_EN BIT(10)
  142. #define MESON_SAR_ADC_DELTA_10_CHAN0_DELTA_VALUE_MASK GENMASK(9, 0)
  143. /*
  144. * NOTE: registers from here are undocumented (the vendor Linux kernel driver
  145. * and u-boot source served as reference). These only seem to be relevant on
  146. * GXBB and newer.
  147. */
  148. #define MESON_SAR_ADC_REG11 0x2c
  149. #define MESON_SAR_ADC_REG11_BANDGAP_EN BIT(13)
  150. #define MESON_SAR_ADC_REG13 0x34
  151. #define MESON_SAR_ADC_REG13_12BIT_CALIBRATION_MASK GENMASK(13, 8)
  152. #define MESON_SAR_ADC_MAX_FIFO_SIZE 32
  153. #define MESON_SAR_ADC_TIMEOUT 100 /* ms */
  154. /* for use with IIO_VAL_INT_PLUS_MICRO */
  155. #define MILLION 1000000
  156. #define MESON_SAR_ADC_CHAN(_chan) { \
  157. .type = IIO_VOLTAGE, \
  158. .indexed = 1, \
  159. .channel = _chan, \
  160. .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) | \
  161. BIT(IIO_CHAN_INFO_AVERAGE_RAW), \
  162. .info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SCALE) | \
  163. BIT(IIO_CHAN_INFO_CALIBBIAS) | \
  164. BIT(IIO_CHAN_INFO_CALIBSCALE), \
  165. .datasheet_name = "SAR_ADC_CH"#_chan, \
  166. }
  167. /*
  168. * TODO: the hardware supports IIO_TEMP for channel 6 as well which is
  169. * currently not supported by this driver.
  170. */
  171. static const struct iio_chan_spec meson_sar_adc_iio_channels[] = {
  172. MESON_SAR_ADC_CHAN(0),
  173. MESON_SAR_ADC_CHAN(1),
  174. MESON_SAR_ADC_CHAN(2),
  175. MESON_SAR_ADC_CHAN(3),
  176. MESON_SAR_ADC_CHAN(4),
  177. MESON_SAR_ADC_CHAN(5),
  178. MESON_SAR_ADC_CHAN(6),
  179. MESON_SAR_ADC_CHAN(7),
  180. IIO_CHAN_SOFT_TIMESTAMP(8),
  181. };
  182. enum meson_sar_adc_avg_mode {
  183. NO_AVERAGING = 0x0,
  184. MEAN_AVERAGING = 0x1,
  185. MEDIAN_AVERAGING = 0x2,
  186. };
  187. enum meson_sar_adc_num_samples {
  188. ONE_SAMPLE = 0x0,
  189. TWO_SAMPLES = 0x1,
  190. FOUR_SAMPLES = 0x2,
  191. EIGHT_SAMPLES = 0x3,
  192. };
  193. enum meson_sar_adc_chan7_mux_sel {
  194. CHAN7_MUX_VSS = 0x0,
  195. CHAN7_MUX_VDD_DIV4 = 0x1,
  196. CHAN7_MUX_VDD_DIV2 = 0x2,
  197. CHAN7_MUX_VDD_MUL3_DIV4 = 0x3,
  198. CHAN7_MUX_VDD = 0x4,
  199. CHAN7_MUX_CH7_INPUT = 0x7,
  200. };
  201. struct meson_sar_adc_data {
  202. unsigned int resolution;
  203. const char *name;
  204. };
  205. struct meson_sar_adc_priv {
  206. struct regmap *regmap;
  207. struct regulator *vref;
  208. const struct meson_sar_adc_data *data;
  209. struct clk *clkin;
  210. struct clk *core_clk;
  211. struct clk *sana_clk;
  212. struct clk *adc_sel_clk;
  213. struct clk *adc_clk;
  214. struct clk_gate clk_gate;
  215. struct clk *adc_div_clk;
  216. struct clk_divider clk_div;
  217. struct completion done;
  218. int calibbias;
  219. int calibscale;
  220. };
  221. static const struct regmap_config meson_sar_adc_regmap_config = {
  222. .reg_bits = 8,
  223. .val_bits = 32,
  224. .reg_stride = 4,
  225. .max_register = MESON_SAR_ADC_REG13,
  226. };
  227. static unsigned int meson_sar_adc_get_fifo_count(struct iio_dev *indio_dev)
  228. {
  229. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  230. u32 regval;
  231. regmap_read(priv->regmap, MESON_SAR_ADC_REG0, &regval);
  232. return FIELD_GET(MESON_SAR_ADC_REG0_FIFO_COUNT_MASK, regval);
  233. }
  234. static int meson_sar_adc_calib_val(struct iio_dev *indio_dev, int val)
  235. {
  236. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  237. int tmp;
  238. /* use val_calib = scale * val_raw + offset calibration function */
  239. tmp = div_s64((s64)val * priv->calibscale, MILLION) + priv->calibbias;
  240. return clamp(tmp, 0, (1 << priv->data->resolution) - 1);
  241. }
  242. static int meson_sar_adc_wait_busy_clear(struct iio_dev *indio_dev)
  243. {
  244. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  245. int regval, timeout = 10000;
  246. /*
  247. * NOTE: we need a small delay before reading the status, otherwise
  248. * the sample engine may not have started internally (which would
  249. * seem to us that sampling is already finished).
  250. */
  251. do {
  252. udelay(1);
  253. regmap_read(priv->regmap, MESON_SAR_ADC_REG0, &regval);
  254. } while (FIELD_GET(MESON_SAR_ADC_REG0_BUSY_MASK, regval) && timeout--);
  255. if (timeout < 0)
  256. return -ETIMEDOUT;
  257. return 0;
  258. }
  259. static int meson_sar_adc_read_raw_sample(struct iio_dev *indio_dev,
  260. const struct iio_chan_spec *chan,
  261. int *val)
  262. {
  263. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  264. int regval, fifo_chan, fifo_val, count;
  265. if(!wait_for_completion_timeout(&priv->done,
  266. msecs_to_jiffies(MESON_SAR_ADC_TIMEOUT)))
  267. return -ETIMEDOUT;
  268. count = meson_sar_adc_get_fifo_count(indio_dev);
  269. if (count != 1) {
  270. dev_err(&indio_dev->dev,
  271. "ADC FIFO has %d element(s) instead of one\n", count);
  272. return -EINVAL;
  273. }
  274. regmap_read(priv->regmap, MESON_SAR_ADC_FIFO_RD, &regval);
  275. fifo_chan = FIELD_GET(MESON_SAR_ADC_FIFO_RD_CHAN_ID_MASK, regval);
  276. if (fifo_chan != chan->channel) {
  277. dev_err(&indio_dev->dev,
  278. "ADC FIFO entry belongs to channel %d instead of %d\n",
  279. fifo_chan, chan->channel);
  280. return -EINVAL;
  281. }
  282. fifo_val = FIELD_GET(MESON_SAR_ADC_FIFO_RD_SAMPLE_VALUE_MASK, regval);
  283. fifo_val &= GENMASK(priv->data->resolution - 1, 0);
  284. *val = meson_sar_adc_calib_val(indio_dev, fifo_val);
  285. return 0;
  286. }
  287. static void meson_sar_adc_set_averaging(struct iio_dev *indio_dev,
  288. const struct iio_chan_spec *chan,
  289. enum meson_sar_adc_avg_mode mode,
  290. enum meson_sar_adc_num_samples samples)
  291. {
  292. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  293. int val, channel = chan->channel;
  294. val = samples << MESON_SAR_ADC_AVG_CNTL_NUM_SAMPLES_SHIFT(channel);
  295. regmap_update_bits(priv->regmap, MESON_SAR_ADC_AVG_CNTL,
  296. MESON_SAR_ADC_AVG_CNTL_NUM_SAMPLES_MASK(channel),
  297. val);
  298. val = mode << MESON_SAR_ADC_AVG_CNTL_AVG_MODE_SHIFT(channel);
  299. regmap_update_bits(priv->regmap, MESON_SAR_ADC_AVG_CNTL,
  300. MESON_SAR_ADC_AVG_CNTL_AVG_MODE_MASK(channel), val);
  301. }
  302. static void meson_sar_adc_enable_channel(struct iio_dev *indio_dev,
  303. const struct iio_chan_spec *chan)
  304. {
  305. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  306. u32 regval;
  307. /*
  308. * the SAR ADC engine allows sampling multiple channels at the same
  309. * time. to keep it simple we're only working with one *internal*
  310. * channel, which starts counting at index 0 (which means: count = 1).
  311. */
  312. regval = FIELD_PREP(MESON_SAR_ADC_CHAN_LIST_MAX_INDEX_MASK, 0);
  313. regmap_update_bits(priv->regmap, MESON_SAR_ADC_CHAN_LIST,
  314. MESON_SAR_ADC_CHAN_LIST_MAX_INDEX_MASK, regval);
  315. /* map channel index 0 to the channel which we want to read */
  316. regval = FIELD_PREP(MESON_SAR_ADC_CHAN_LIST_ENTRY_MASK(0),
  317. chan->channel);
  318. regmap_update_bits(priv->regmap, MESON_SAR_ADC_CHAN_LIST,
  319. MESON_SAR_ADC_CHAN_LIST_ENTRY_MASK(0), regval);
  320. regval = FIELD_PREP(MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_MUX_MASK,
  321. chan->channel);
  322. regmap_update_bits(priv->regmap, MESON_SAR_ADC_DETECT_IDLE_SW,
  323. MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_MUX_MASK,
  324. regval);
  325. regval = FIELD_PREP(MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_MUX_SEL_MASK,
  326. chan->channel);
  327. regmap_update_bits(priv->regmap, MESON_SAR_ADC_DETECT_IDLE_SW,
  328. MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_MUX_SEL_MASK,
  329. regval);
  330. if (chan->channel == 6)
  331. regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELTA_10,
  332. MESON_SAR_ADC_DELTA_10_TEMP_SEL, 0);
  333. }
  334. static void meson_sar_adc_set_chan7_mux(struct iio_dev *indio_dev,
  335. enum meson_sar_adc_chan7_mux_sel sel)
  336. {
  337. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  338. u32 regval;
  339. regval = FIELD_PREP(MESON_SAR_ADC_REG3_CTRL_CHAN7_MUX_SEL_MASK, sel);
  340. regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG3,
  341. MESON_SAR_ADC_REG3_CTRL_CHAN7_MUX_SEL_MASK, regval);
  342. usleep_range(10, 20);
  343. }
  344. static void meson_sar_adc_start_sample_engine(struct iio_dev *indio_dev)
  345. {
  346. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  347. reinit_completion(&priv->done);
  348. regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG0,
  349. MESON_SAR_ADC_REG0_FIFO_IRQ_EN,
  350. MESON_SAR_ADC_REG0_FIFO_IRQ_EN);
  351. regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG0,
  352. MESON_SAR_ADC_REG0_SAMPLE_ENGINE_ENABLE,
  353. MESON_SAR_ADC_REG0_SAMPLE_ENGINE_ENABLE);
  354. regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG0,
  355. MESON_SAR_ADC_REG0_SAMPLING_START,
  356. MESON_SAR_ADC_REG0_SAMPLING_START);
  357. }
  358. static void meson_sar_adc_stop_sample_engine(struct iio_dev *indio_dev)
  359. {
  360. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  361. regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG0,
  362. MESON_SAR_ADC_REG0_FIFO_IRQ_EN, 0);
  363. regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG0,
  364. MESON_SAR_ADC_REG0_SAMPLING_STOP,
  365. MESON_SAR_ADC_REG0_SAMPLING_STOP);
  366. /* wait until all modules are stopped */
  367. meson_sar_adc_wait_busy_clear(indio_dev);
  368. regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG0,
  369. MESON_SAR_ADC_REG0_SAMPLE_ENGINE_ENABLE, 0);
  370. }
  371. static int meson_sar_adc_lock(struct iio_dev *indio_dev)
  372. {
  373. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  374. int val, timeout = 10000;
  375. mutex_lock(&indio_dev->mlock);
  376. /* prevent BL30 from using the SAR ADC while we are using it */
  377. regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELAY,
  378. MESON_SAR_ADC_DELAY_KERNEL_BUSY,
  379. MESON_SAR_ADC_DELAY_KERNEL_BUSY);
  380. /* wait until BL30 releases it's lock (so we can use the SAR ADC) */
  381. do {
  382. udelay(1);
  383. regmap_read(priv->regmap, MESON_SAR_ADC_DELAY, &val);
  384. } while (val & MESON_SAR_ADC_DELAY_BL30_BUSY && timeout--);
  385. if (timeout < 0)
  386. return -ETIMEDOUT;
  387. return 0;
  388. }
  389. static void meson_sar_adc_unlock(struct iio_dev *indio_dev)
  390. {
  391. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  392. /* allow BL30 to use the SAR ADC again */
  393. regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELAY,
  394. MESON_SAR_ADC_DELAY_KERNEL_BUSY, 0);
  395. mutex_unlock(&indio_dev->mlock);
  396. }
  397. static void meson_sar_adc_clear_fifo(struct iio_dev *indio_dev)
  398. {
  399. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  400. int count;
  401. for (count = 0; count < MESON_SAR_ADC_MAX_FIFO_SIZE; count++) {
  402. if (!meson_sar_adc_get_fifo_count(indio_dev))
  403. break;
  404. regmap_read(priv->regmap, MESON_SAR_ADC_FIFO_RD, 0);
  405. }
  406. }
  407. static int meson_sar_adc_get_sample(struct iio_dev *indio_dev,
  408. const struct iio_chan_spec *chan,
  409. enum meson_sar_adc_avg_mode avg_mode,
  410. enum meson_sar_adc_num_samples avg_samples,
  411. int *val)
  412. {
  413. int ret;
  414. ret = meson_sar_adc_lock(indio_dev);
  415. if (ret)
  416. return ret;
  417. /* clear the FIFO to make sure we're not reading old values */
  418. meson_sar_adc_clear_fifo(indio_dev);
  419. meson_sar_adc_set_averaging(indio_dev, chan, avg_mode, avg_samples);
  420. meson_sar_adc_enable_channel(indio_dev, chan);
  421. meson_sar_adc_start_sample_engine(indio_dev);
  422. ret = meson_sar_adc_read_raw_sample(indio_dev, chan, val);
  423. meson_sar_adc_stop_sample_engine(indio_dev);
  424. meson_sar_adc_unlock(indio_dev);
  425. if (ret) {
  426. dev_warn(indio_dev->dev.parent,
  427. "failed to read sample for channel %d: %d\n",
  428. chan->channel, ret);
  429. return ret;
  430. }
  431. return IIO_VAL_INT;
  432. }
  433. static int meson_sar_adc_iio_info_read_raw(struct iio_dev *indio_dev,
  434. const struct iio_chan_spec *chan,
  435. int *val, int *val2, long mask)
  436. {
  437. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  438. int ret;
  439. switch (mask) {
  440. case IIO_CHAN_INFO_RAW:
  441. return meson_sar_adc_get_sample(indio_dev, chan, NO_AVERAGING,
  442. ONE_SAMPLE, val);
  443. break;
  444. case IIO_CHAN_INFO_AVERAGE_RAW:
  445. return meson_sar_adc_get_sample(indio_dev, chan,
  446. MEAN_AVERAGING, EIGHT_SAMPLES,
  447. val);
  448. break;
  449. case IIO_CHAN_INFO_SCALE:
  450. ret = regulator_get_voltage(priv->vref);
  451. if (ret < 0) {
  452. dev_err(indio_dev->dev.parent,
  453. "failed to get vref voltage: %d\n", ret);
  454. return ret;
  455. }
  456. *val = ret / 1000;
  457. *val2 = priv->data->resolution;
  458. return IIO_VAL_FRACTIONAL_LOG2;
  459. case IIO_CHAN_INFO_CALIBBIAS:
  460. *val = priv->calibbias;
  461. return IIO_VAL_INT;
  462. case IIO_CHAN_INFO_CALIBSCALE:
  463. *val = priv->calibscale / MILLION;
  464. *val2 = priv->calibscale % MILLION;
  465. return IIO_VAL_INT_PLUS_MICRO;
  466. default:
  467. return -EINVAL;
  468. }
  469. }
  470. static int meson_sar_adc_clk_init(struct iio_dev *indio_dev,
  471. void __iomem *base)
  472. {
  473. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  474. struct clk_init_data init;
  475. const char *clk_parents[1];
  476. init.name = devm_kasprintf(&indio_dev->dev, GFP_KERNEL, "%s#adc_div",
  477. of_node_full_name(indio_dev->dev.of_node));
  478. init.flags = 0;
  479. init.ops = &clk_divider_ops;
  480. clk_parents[0] = __clk_get_name(priv->clkin);
  481. init.parent_names = clk_parents;
  482. init.num_parents = 1;
  483. priv->clk_div.reg = base + MESON_SAR_ADC_REG3;
  484. priv->clk_div.shift = MESON_SAR_ADC_REG3_ADC_CLK_DIV_SHIFT;
  485. priv->clk_div.width = MESON_SAR_ADC_REG3_ADC_CLK_DIV_WIDTH;
  486. priv->clk_div.hw.init = &init;
  487. priv->clk_div.flags = 0;
  488. priv->adc_div_clk = devm_clk_register(&indio_dev->dev,
  489. &priv->clk_div.hw);
  490. if (WARN_ON(IS_ERR(priv->adc_div_clk)))
  491. return PTR_ERR(priv->adc_div_clk);
  492. init.name = devm_kasprintf(&indio_dev->dev, GFP_KERNEL, "%s#adc_en",
  493. of_node_full_name(indio_dev->dev.of_node));
  494. init.flags = CLK_SET_RATE_PARENT;
  495. init.ops = &clk_gate_ops;
  496. clk_parents[0] = __clk_get_name(priv->adc_div_clk);
  497. init.parent_names = clk_parents;
  498. init.num_parents = 1;
  499. priv->clk_gate.reg = base + MESON_SAR_ADC_REG3;
  500. priv->clk_gate.bit_idx = fls(MESON_SAR_ADC_REG3_CLK_EN);
  501. priv->clk_gate.hw.init = &init;
  502. priv->adc_clk = devm_clk_register(&indio_dev->dev, &priv->clk_gate.hw);
  503. if (WARN_ON(IS_ERR(priv->adc_clk)))
  504. return PTR_ERR(priv->adc_clk);
  505. return 0;
  506. }
  507. static int meson_sar_adc_init(struct iio_dev *indio_dev)
  508. {
  509. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  510. int regval, ret;
  511. /*
  512. * make sure we start at CH7 input since the other muxes are only used
  513. * for internal calibration.
  514. */
  515. meson_sar_adc_set_chan7_mux(indio_dev, CHAN7_MUX_CH7_INPUT);
  516. /*
  517. * leave sampling delay and the input clocks as configured by BL30 to
  518. * make sure BL30 gets the values it expects when reading the
  519. * temperature sensor.
  520. */
  521. regmap_read(priv->regmap, MESON_SAR_ADC_REG3, &regval);
  522. if (regval & MESON_SAR_ADC_REG3_BL30_INITIALIZED)
  523. return 0;
  524. meson_sar_adc_stop_sample_engine(indio_dev);
  525. /* update the channel 6 MUX to select the temperature sensor */
  526. regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG0,
  527. MESON_SAR_ADC_REG0_ADC_TEMP_SEN_SEL,
  528. MESON_SAR_ADC_REG0_ADC_TEMP_SEN_SEL);
  529. /* disable all channels by default */
  530. regmap_write(priv->regmap, MESON_SAR_ADC_CHAN_LIST, 0x0);
  531. regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG3,
  532. MESON_SAR_ADC_REG3_CTRL_SAMPLING_CLOCK_PHASE, 0);
  533. regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG3,
  534. MESON_SAR_ADC_REG3_CNTL_USE_SC_DLY,
  535. MESON_SAR_ADC_REG3_CNTL_USE_SC_DLY);
  536. /* delay between two samples = (10+1) * 1uS */
  537. regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELAY,
  538. MESON_SAR_ADC_DELAY_INPUT_DLY_CNT_MASK,
  539. FIELD_PREP(MESON_SAR_ADC_DELAY_SAMPLE_DLY_CNT_MASK,
  540. 10));
  541. regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELAY,
  542. MESON_SAR_ADC_DELAY_SAMPLE_DLY_SEL_MASK,
  543. FIELD_PREP(MESON_SAR_ADC_DELAY_SAMPLE_DLY_SEL_MASK,
  544. 0));
  545. /* delay between two samples = (10+1) * 1uS */
  546. regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELAY,
  547. MESON_SAR_ADC_DELAY_INPUT_DLY_CNT_MASK,
  548. FIELD_PREP(MESON_SAR_ADC_DELAY_INPUT_DLY_CNT_MASK,
  549. 10));
  550. regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELAY,
  551. MESON_SAR_ADC_DELAY_INPUT_DLY_SEL_MASK,
  552. FIELD_PREP(MESON_SAR_ADC_DELAY_INPUT_DLY_SEL_MASK,
  553. 1));
  554. ret = clk_set_parent(priv->adc_sel_clk, priv->clkin);
  555. if (ret) {
  556. dev_err(indio_dev->dev.parent,
  557. "failed to set adc parent to clkin\n");
  558. return ret;
  559. }
  560. ret = clk_set_rate(priv->adc_clk, 1200000);
  561. if (ret) {
  562. dev_err(indio_dev->dev.parent,
  563. "failed to set adc clock rate\n");
  564. return ret;
  565. }
  566. return 0;
  567. }
  568. static int meson_sar_adc_hw_enable(struct iio_dev *indio_dev)
  569. {
  570. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  571. int ret;
  572. u32 regval;
  573. ret = meson_sar_adc_lock(indio_dev);
  574. if (ret)
  575. goto err_lock;
  576. ret = regulator_enable(priv->vref);
  577. if (ret < 0) {
  578. dev_err(indio_dev->dev.parent,
  579. "failed to enable vref regulator\n");
  580. goto err_vref;
  581. }
  582. ret = clk_prepare_enable(priv->core_clk);
  583. if (ret) {
  584. dev_err(indio_dev->dev.parent, "failed to enable core clk\n");
  585. goto err_core_clk;
  586. }
  587. ret = clk_prepare_enable(priv->sana_clk);
  588. if (ret) {
  589. dev_err(indio_dev->dev.parent, "failed to enable sana clk\n");
  590. goto err_sana_clk;
  591. }
  592. regval = FIELD_PREP(MESON_SAR_ADC_REG0_FIFO_CNT_IRQ_MASK, 1);
  593. regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG0,
  594. MESON_SAR_ADC_REG0_FIFO_CNT_IRQ_MASK, regval);
  595. regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG11,
  596. MESON_SAR_ADC_REG11_BANDGAP_EN,
  597. MESON_SAR_ADC_REG11_BANDGAP_EN);
  598. regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG3,
  599. MESON_SAR_ADC_REG3_ADC_EN,
  600. MESON_SAR_ADC_REG3_ADC_EN);
  601. udelay(5);
  602. ret = clk_prepare_enable(priv->adc_clk);
  603. if (ret) {
  604. dev_err(indio_dev->dev.parent, "failed to enable adc clk\n");
  605. goto err_adc_clk;
  606. }
  607. meson_sar_adc_unlock(indio_dev);
  608. return 0;
  609. err_adc_clk:
  610. regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG3,
  611. MESON_SAR_ADC_REG3_ADC_EN, 0);
  612. regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG11,
  613. MESON_SAR_ADC_REG11_BANDGAP_EN, 0);
  614. clk_disable_unprepare(priv->sana_clk);
  615. err_sana_clk:
  616. clk_disable_unprepare(priv->core_clk);
  617. err_core_clk:
  618. regulator_disable(priv->vref);
  619. err_vref:
  620. meson_sar_adc_unlock(indio_dev);
  621. err_lock:
  622. return ret;
  623. }
  624. static int meson_sar_adc_hw_disable(struct iio_dev *indio_dev)
  625. {
  626. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  627. int ret;
  628. ret = meson_sar_adc_lock(indio_dev);
  629. if (ret)
  630. return ret;
  631. clk_disable_unprepare(priv->adc_clk);
  632. regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG3,
  633. MESON_SAR_ADC_REG3_ADC_EN, 0);
  634. regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG11,
  635. MESON_SAR_ADC_REG11_BANDGAP_EN, 0);
  636. clk_disable_unprepare(priv->sana_clk);
  637. clk_disable_unprepare(priv->core_clk);
  638. regulator_disable(priv->vref);
  639. meson_sar_adc_unlock(indio_dev);
  640. return 0;
  641. }
  642. static irqreturn_t meson_sar_adc_irq(int irq, void *data)
  643. {
  644. struct iio_dev *indio_dev = data;
  645. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  646. unsigned int cnt, threshold;
  647. u32 regval;
  648. regmap_read(priv->regmap, MESON_SAR_ADC_REG0, &regval);
  649. cnt = FIELD_GET(MESON_SAR_ADC_REG0_FIFO_COUNT_MASK, regval);
  650. threshold = FIELD_GET(MESON_SAR_ADC_REG0_FIFO_CNT_IRQ_MASK, regval);
  651. if (cnt < threshold)
  652. return IRQ_NONE;
  653. complete(&priv->done);
  654. return IRQ_HANDLED;
  655. }
  656. static int meson_sar_adc_calib(struct iio_dev *indio_dev)
  657. {
  658. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  659. int ret, nominal0, nominal1, value0, value1;
  660. /* use points 25% and 75% for calibration */
  661. nominal0 = (1 << priv->data->resolution) / 4;
  662. nominal1 = (1 << priv->data->resolution) * 3 / 4;
  663. meson_sar_adc_set_chan7_mux(indio_dev, CHAN7_MUX_VDD_DIV4);
  664. usleep_range(10, 20);
  665. ret = meson_sar_adc_get_sample(indio_dev,
  666. &meson_sar_adc_iio_channels[7],
  667. MEAN_AVERAGING, EIGHT_SAMPLES, &value0);
  668. if (ret < 0)
  669. goto out;
  670. meson_sar_adc_set_chan7_mux(indio_dev, CHAN7_MUX_VDD_MUL3_DIV4);
  671. usleep_range(10, 20);
  672. ret = meson_sar_adc_get_sample(indio_dev,
  673. &meson_sar_adc_iio_channels[7],
  674. MEAN_AVERAGING, EIGHT_SAMPLES, &value1);
  675. if (ret < 0)
  676. goto out;
  677. if (value1 <= value0) {
  678. ret = -EINVAL;
  679. goto out;
  680. }
  681. priv->calibscale = div_s64((nominal1 - nominal0) * (s64)MILLION,
  682. value1 - value0);
  683. priv->calibbias = nominal0 - div_s64((s64)value0 * priv->calibscale,
  684. MILLION);
  685. ret = 0;
  686. out:
  687. meson_sar_adc_set_chan7_mux(indio_dev, CHAN7_MUX_CH7_INPUT);
  688. return ret;
  689. }
  690. static const struct iio_info meson_sar_adc_iio_info = {
  691. .read_raw = meson_sar_adc_iio_info_read_raw,
  692. .driver_module = THIS_MODULE,
  693. };
  694. struct meson_sar_adc_data meson_sar_adc_gxbb_data = {
  695. .resolution = 10,
  696. .name = "meson-gxbb-saradc",
  697. };
  698. struct meson_sar_adc_data meson_sar_adc_gxl_data = {
  699. .resolution = 12,
  700. .name = "meson-gxl-saradc",
  701. };
  702. struct meson_sar_adc_data meson_sar_adc_gxm_data = {
  703. .resolution = 12,
  704. .name = "meson-gxm-saradc",
  705. };
  706. static const struct of_device_id meson_sar_adc_of_match[] = {
  707. {
  708. .compatible = "amlogic,meson-gxbb-saradc",
  709. .data = &meson_sar_adc_gxbb_data,
  710. }, {
  711. .compatible = "amlogic,meson-gxl-saradc",
  712. .data = &meson_sar_adc_gxl_data,
  713. }, {
  714. .compatible = "amlogic,meson-gxm-saradc",
  715. .data = &meson_sar_adc_gxm_data,
  716. },
  717. {},
  718. };
  719. MODULE_DEVICE_TABLE(of, meson_sar_adc_of_match);
  720. static int meson_sar_adc_probe(struct platform_device *pdev)
  721. {
  722. struct meson_sar_adc_priv *priv;
  723. struct iio_dev *indio_dev;
  724. struct resource *res;
  725. void __iomem *base;
  726. const struct of_device_id *match;
  727. int irq, ret;
  728. indio_dev = devm_iio_device_alloc(&pdev->dev, sizeof(*priv));
  729. if (!indio_dev) {
  730. dev_err(&pdev->dev, "failed allocating iio device\n");
  731. return -ENOMEM;
  732. }
  733. priv = iio_priv(indio_dev);
  734. init_completion(&priv->done);
  735. match = of_match_device(meson_sar_adc_of_match, &pdev->dev);
  736. priv->data = match->data;
  737. indio_dev->name = priv->data->name;
  738. indio_dev->dev.parent = &pdev->dev;
  739. indio_dev->dev.of_node = pdev->dev.of_node;
  740. indio_dev->modes = INDIO_DIRECT_MODE;
  741. indio_dev->info = &meson_sar_adc_iio_info;
  742. indio_dev->channels = meson_sar_adc_iio_channels;
  743. indio_dev->num_channels = ARRAY_SIZE(meson_sar_adc_iio_channels);
  744. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  745. base = devm_ioremap_resource(&pdev->dev, res);
  746. if (IS_ERR(base))
  747. return PTR_ERR(base);
  748. irq = irq_of_parse_and_map(pdev->dev.of_node, 0);
  749. if (!irq)
  750. return -EINVAL;
  751. ret = devm_request_irq(&pdev->dev, irq, meson_sar_adc_irq, IRQF_SHARED,
  752. dev_name(&pdev->dev), indio_dev);
  753. if (ret)
  754. return ret;
  755. priv->regmap = devm_regmap_init_mmio(&pdev->dev, base,
  756. &meson_sar_adc_regmap_config);
  757. if (IS_ERR(priv->regmap))
  758. return PTR_ERR(priv->regmap);
  759. priv->clkin = devm_clk_get(&pdev->dev, "clkin");
  760. if (IS_ERR(priv->clkin)) {
  761. dev_err(&pdev->dev, "failed to get clkin\n");
  762. return PTR_ERR(priv->clkin);
  763. }
  764. priv->core_clk = devm_clk_get(&pdev->dev, "core");
  765. if (IS_ERR(priv->core_clk)) {
  766. dev_err(&pdev->dev, "failed to get core clk\n");
  767. return PTR_ERR(priv->core_clk);
  768. }
  769. priv->sana_clk = devm_clk_get(&pdev->dev, "sana");
  770. if (IS_ERR(priv->sana_clk)) {
  771. if (PTR_ERR(priv->sana_clk) == -ENOENT) {
  772. priv->sana_clk = NULL;
  773. } else {
  774. dev_err(&pdev->dev, "failed to get sana clk\n");
  775. return PTR_ERR(priv->sana_clk);
  776. }
  777. }
  778. priv->adc_clk = devm_clk_get(&pdev->dev, "adc_clk");
  779. if (IS_ERR(priv->adc_clk)) {
  780. if (PTR_ERR(priv->adc_clk) == -ENOENT) {
  781. priv->adc_clk = NULL;
  782. } else {
  783. dev_err(&pdev->dev, "failed to get adc clk\n");
  784. return PTR_ERR(priv->adc_clk);
  785. }
  786. }
  787. priv->adc_sel_clk = devm_clk_get(&pdev->dev, "adc_sel");
  788. if (IS_ERR(priv->adc_sel_clk)) {
  789. if (PTR_ERR(priv->adc_sel_clk) == -ENOENT) {
  790. priv->adc_sel_clk = NULL;
  791. } else {
  792. dev_err(&pdev->dev, "failed to get adc_sel clk\n");
  793. return PTR_ERR(priv->adc_sel_clk);
  794. }
  795. }
  796. /* on pre-GXBB SoCs the SAR ADC itself provides the ADC clock: */
  797. if (!priv->adc_clk) {
  798. ret = meson_sar_adc_clk_init(indio_dev, base);
  799. if (ret)
  800. return ret;
  801. }
  802. priv->vref = devm_regulator_get(&pdev->dev, "vref");
  803. if (IS_ERR(priv->vref)) {
  804. dev_err(&pdev->dev, "failed to get vref regulator\n");
  805. return PTR_ERR(priv->vref);
  806. }
  807. priv->calibscale = MILLION;
  808. ret = meson_sar_adc_init(indio_dev);
  809. if (ret)
  810. goto err;
  811. ret = meson_sar_adc_hw_enable(indio_dev);
  812. if (ret)
  813. goto err;
  814. ret = meson_sar_adc_calib(indio_dev);
  815. if (ret)
  816. dev_warn(&pdev->dev, "calibration failed\n");
  817. platform_set_drvdata(pdev, indio_dev);
  818. ret = iio_device_register(indio_dev);
  819. if (ret)
  820. goto err_hw;
  821. return 0;
  822. err_hw:
  823. meson_sar_adc_hw_disable(indio_dev);
  824. err:
  825. return ret;
  826. }
  827. static int meson_sar_adc_remove(struct platform_device *pdev)
  828. {
  829. struct iio_dev *indio_dev = platform_get_drvdata(pdev);
  830. iio_device_unregister(indio_dev);
  831. return meson_sar_adc_hw_disable(indio_dev);
  832. }
  833. static int __maybe_unused meson_sar_adc_suspend(struct device *dev)
  834. {
  835. struct iio_dev *indio_dev = dev_get_drvdata(dev);
  836. return meson_sar_adc_hw_disable(indio_dev);
  837. }
  838. static int __maybe_unused meson_sar_adc_resume(struct device *dev)
  839. {
  840. struct iio_dev *indio_dev = dev_get_drvdata(dev);
  841. return meson_sar_adc_hw_enable(indio_dev);
  842. }
  843. static SIMPLE_DEV_PM_OPS(meson_sar_adc_pm_ops,
  844. meson_sar_adc_suspend, meson_sar_adc_resume);
  845. static struct platform_driver meson_sar_adc_driver = {
  846. .probe = meson_sar_adc_probe,
  847. .remove = meson_sar_adc_remove,
  848. .driver = {
  849. .name = "meson-saradc",
  850. .of_match_table = meson_sar_adc_of_match,
  851. .pm = &meson_sar_adc_pm_ops,
  852. },
  853. };
  854. module_platform_driver(meson_sar_adc_driver);
  855. MODULE_AUTHOR("Martin Blumenstingl <martin.blumenstingl@googlemail.com>");
  856. MODULE_DESCRIPTION("Amlogic Meson SAR ADC driver");
  857. MODULE_LICENSE("GPL v2");