aspeed_adc.c 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295
  1. /*
  2. * Aspeed AST2400/2500 ADC
  3. *
  4. * Copyright (C) 2017 Google, Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms and conditions of the GNU General Public License,
  8. * version 2, as published by the Free Software Foundation.
  9. *
  10. */
  11. #include <linux/clk.h>
  12. #include <linux/clk-provider.h>
  13. #include <linux/err.h>
  14. #include <linux/errno.h>
  15. #include <linux/io.h>
  16. #include <linux/module.h>
  17. #include <linux/of_platform.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/spinlock.h>
  20. #include <linux/types.h>
  21. #include <linux/iio/iio.h>
  22. #include <linux/iio/driver.h>
  23. #define ASPEED_RESOLUTION_BITS 10
  24. #define ASPEED_CLOCKS_PER_SAMPLE 12
  25. #define ASPEED_REG_ENGINE_CONTROL 0x00
  26. #define ASPEED_REG_INTERRUPT_CONTROL 0x04
  27. #define ASPEED_REG_VGA_DETECT_CONTROL 0x08
  28. #define ASPEED_REG_CLOCK_CONTROL 0x0C
  29. #define ASPEED_REG_MAX 0xC0
  30. #define ASPEED_OPERATION_MODE_POWER_DOWN (0x0 << 1)
  31. #define ASPEED_OPERATION_MODE_STANDBY (0x1 << 1)
  32. #define ASPEED_OPERATION_MODE_NORMAL (0x7 << 1)
  33. #define ASPEED_ENGINE_ENABLE BIT(0)
  34. struct aspeed_adc_model_data {
  35. const char *model_name;
  36. unsigned int min_sampling_rate; // Hz
  37. unsigned int max_sampling_rate; // Hz
  38. unsigned int vref_voltage; // mV
  39. };
  40. struct aspeed_adc_data {
  41. struct device *dev;
  42. void __iomem *base;
  43. spinlock_t clk_lock;
  44. struct clk_hw *clk_prescaler;
  45. struct clk_hw *clk_scaler;
  46. };
  47. #define ASPEED_CHAN(_idx, _data_reg_addr) { \
  48. .type = IIO_VOLTAGE, \
  49. .indexed = 1, \
  50. .channel = (_idx), \
  51. .address = (_data_reg_addr), \
  52. .info_mask_separate = BIT(IIO_CHAN_INFO_RAW), \
  53. .info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SCALE) | \
  54. BIT(IIO_CHAN_INFO_SAMP_FREQ), \
  55. }
  56. static const struct iio_chan_spec aspeed_adc_iio_channels[] = {
  57. ASPEED_CHAN(0, 0x10),
  58. ASPEED_CHAN(1, 0x12),
  59. ASPEED_CHAN(2, 0x14),
  60. ASPEED_CHAN(3, 0x16),
  61. ASPEED_CHAN(4, 0x18),
  62. ASPEED_CHAN(5, 0x1A),
  63. ASPEED_CHAN(6, 0x1C),
  64. ASPEED_CHAN(7, 0x1E),
  65. ASPEED_CHAN(8, 0x20),
  66. ASPEED_CHAN(9, 0x22),
  67. ASPEED_CHAN(10, 0x24),
  68. ASPEED_CHAN(11, 0x26),
  69. ASPEED_CHAN(12, 0x28),
  70. ASPEED_CHAN(13, 0x2A),
  71. ASPEED_CHAN(14, 0x2C),
  72. ASPEED_CHAN(15, 0x2E),
  73. };
  74. static int aspeed_adc_read_raw(struct iio_dev *indio_dev,
  75. struct iio_chan_spec const *chan,
  76. int *val, int *val2, long mask)
  77. {
  78. struct aspeed_adc_data *data = iio_priv(indio_dev);
  79. const struct aspeed_adc_model_data *model_data =
  80. of_device_get_match_data(data->dev);
  81. switch (mask) {
  82. case IIO_CHAN_INFO_RAW:
  83. *val = readw(data->base + chan->address);
  84. return IIO_VAL_INT;
  85. case IIO_CHAN_INFO_SCALE:
  86. *val = model_data->vref_voltage;
  87. *val2 = ASPEED_RESOLUTION_BITS;
  88. return IIO_VAL_FRACTIONAL_LOG2;
  89. case IIO_CHAN_INFO_SAMP_FREQ:
  90. *val = clk_get_rate(data->clk_scaler->clk) /
  91. ASPEED_CLOCKS_PER_SAMPLE;
  92. return IIO_VAL_INT;
  93. default:
  94. return -EINVAL;
  95. }
  96. }
  97. static int aspeed_adc_write_raw(struct iio_dev *indio_dev,
  98. struct iio_chan_spec const *chan,
  99. int val, int val2, long mask)
  100. {
  101. struct aspeed_adc_data *data = iio_priv(indio_dev);
  102. const struct aspeed_adc_model_data *model_data =
  103. of_device_get_match_data(data->dev);
  104. switch (mask) {
  105. case IIO_CHAN_INFO_SAMP_FREQ:
  106. if (val < model_data->min_sampling_rate ||
  107. val > model_data->max_sampling_rate)
  108. return -EINVAL;
  109. clk_set_rate(data->clk_scaler->clk,
  110. val * ASPEED_CLOCKS_PER_SAMPLE);
  111. return 0;
  112. case IIO_CHAN_INFO_SCALE:
  113. case IIO_CHAN_INFO_RAW:
  114. /*
  115. * Technically, these could be written but the only reasons
  116. * for doing so seem better handled in userspace. EPERM is
  117. * returned to signal this is a policy choice rather than a
  118. * hardware limitation.
  119. */
  120. return -EPERM;
  121. default:
  122. return -EINVAL;
  123. }
  124. }
  125. static int aspeed_adc_reg_access(struct iio_dev *indio_dev,
  126. unsigned int reg, unsigned int writeval,
  127. unsigned int *readval)
  128. {
  129. struct aspeed_adc_data *data = iio_priv(indio_dev);
  130. if (!readval || reg % 4 || reg > ASPEED_REG_MAX)
  131. return -EINVAL;
  132. *readval = readl(data->base + reg);
  133. return 0;
  134. }
  135. static const struct iio_info aspeed_adc_iio_info = {
  136. .driver_module = THIS_MODULE,
  137. .read_raw = aspeed_adc_read_raw,
  138. .write_raw = aspeed_adc_write_raw,
  139. .debugfs_reg_access = aspeed_adc_reg_access,
  140. };
  141. static int aspeed_adc_probe(struct platform_device *pdev)
  142. {
  143. struct iio_dev *indio_dev;
  144. struct aspeed_adc_data *data;
  145. const struct aspeed_adc_model_data *model_data;
  146. struct resource *res;
  147. const char *clk_parent_name;
  148. int ret;
  149. u32 adc_engine_control_reg_val;
  150. indio_dev = devm_iio_device_alloc(&pdev->dev, sizeof(*data));
  151. if (!indio_dev)
  152. return -ENOMEM;
  153. data = iio_priv(indio_dev);
  154. data->dev = &pdev->dev;
  155. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  156. data->base = devm_ioremap_resource(&pdev->dev, res);
  157. if (IS_ERR(data->base))
  158. return PTR_ERR(data->base);
  159. /* Register ADC clock prescaler with source specified by device tree. */
  160. spin_lock_init(&data->clk_lock);
  161. clk_parent_name = of_clk_get_parent_name(pdev->dev.of_node, 0);
  162. data->clk_prescaler = clk_hw_register_divider(
  163. &pdev->dev, "prescaler", clk_parent_name, 0,
  164. data->base + ASPEED_REG_CLOCK_CONTROL,
  165. 17, 15, 0, &data->clk_lock);
  166. if (IS_ERR(data->clk_prescaler))
  167. return PTR_ERR(data->clk_prescaler);
  168. /*
  169. * Register ADC clock scaler downstream from the prescaler. Allow rate
  170. * setting to adjust the prescaler as well.
  171. */
  172. data->clk_scaler = clk_hw_register_divider(
  173. &pdev->dev, "scaler", "prescaler",
  174. CLK_SET_RATE_PARENT,
  175. data->base + ASPEED_REG_CLOCK_CONTROL,
  176. 0, 10, 0, &data->clk_lock);
  177. if (IS_ERR(data->clk_scaler)) {
  178. ret = PTR_ERR(data->clk_scaler);
  179. goto scaler_error;
  180. }
  181. /* Start all channels in normal mode. */
  182. clk_prepare_enable(data->clk_scaler->clk);
  183. adc_engine_control_reg_val = GENMASK(31, 16) |
  184. ASPEED_OPERATION_MODE_NORMAL | ASPEED_ENGINE_ENABLE;
  185. writel(adc_engine_control_reg_val,
  186. data->base + ASPEED_REG_ENGINE_CONTROL);
  187. model_data = of_device_get_match_data(&pdev->dev);
  188. indio_dev->name = model_data->model_name;
  189. indio_dev->dev.parent = &pdev->dev;
  190. indio_dev->info = &aspeed_adc_iio_info;
  191. indio_dev->modes = INDIO_DIRECT_MODE;
  192. indio_dev->channels = aspeed_adc_iio_channels;
  193. indio_dev->num_channels = ARRAY_SIZE(aspeed_adc_iio_channels);
  194. ret = iio_device_register(indio_dev);
  195. if (ret)
  196. goto iio_register_error;
  197. return 0;
  198. iio_register_error:
  199. writel(ASPEED_OPERATION_MODE_POWER_DOWN,
  200. data->base + ASPEED_REG_ENGINE_CONTROL);
  201. clk_disable_unprepare(data->clk_scaler->clk);
  202. clk_hw_unregister_divider(data->clk_scaler);
  203. scaler_error:
  204. clk_hw_unregister_divider(data->clk_prescaler);
  205. return ret;
  206. }
  207. static int aspeed_adc_remove(struct platform_device *pdev)
  208. {
  209. struct iio_dev *indio_dev = platform_get_drvdata(pdev);
  210. struct aspeed_adc_data *data = iio_priv(indio_dev);
  211. iio_device_unregister(indio_dev);
  212. writel(ASPEED_OPERATION_MODE_POWER_DOWN,
  213. data->base + ASPEED_REG_ENGINE_CONTROL);
  214. clk_disable_unprepare(data->clk_scaler->clk);
  215. clk_hw_unregister_divider(data->clk_scaler);
  216. clk_hw_unregister_divider(data->clk_prescaler);
  217. return 0;
  218. }
  219. static const struct aspeed_adc_model_data ast2400_model_data = {
  220. .model_name = "ast2400-adc",
  221. .vref_voltage = 2500, // mV
  222. .min_sampling_rate = 10000,
  223. .max_sampling_rate = 500000,
  224. };
  225. static const struct aspeed_adc_model_data ast2500_model_data = {
  226. .model_name = "ast2500-adc",
  227. .vref_voltage = 1800, // mV
  228. .min_sampling_rate = 1,
  229. .max_sampling_rate = 1000000,
  230. };
  231. static const struct of_device_id aspeed_adc_matches[] = {
  232. { .compatible = "aspeed,ast2400-adc", .data = &ast2400_model_data },
  233. { .compatible = "aspeed,ast2500-adc", .data = &ast2500_model_data },
  234. {},
  235. };
  236. MODULE_DEVICE_TABLE(of, aspeed_adc_matches);
  237. static struct platform_driver aspeed_adc_driver = {
  238. .probe = aspeed_adc_probe,
  239. .remove = aspeed_adc_remove,
  240. .driver = {
  241. .name = KBUILD_MODNAME,
  242. .of_match_table = aspeed_adc_matches,
  243. }
  244. };
  245. module_platform_driver(aspeed_adc_driver);
  246. MODULE_AUTHOR("Rick Altherr <raltherr@google.com>");
  247. MODULE_DESCRIPTION("Aspeed AST2400/2500 ADC Driver");
  248. MODULE_LICENSE("GPL");