dis.c 58 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863
  1. /*
  2. * Disassemble s390 instructions.
  3. *
  4. * Copyright IBM Corp. 2007
  5. * Author(s): Martin Schwidefsky (schwidefsky@de.ibm.com),
  6. */
  7. #include <linux/sched.h>
  8. #include <linux/kernel.h>
  9. #include <linux/string.h>
  10. #include <linux/errno.h>
  11. #include <linux/ptrace.h>
  12. #include <linux/timer.h>
  13. #include <linux/mm.h>
  14. #include <linux/smp.h>
  15. #include <linux/init.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/delay.h>
  18. #include <linux/module.h>
  19. #include <linux/kallsyms.h>
  20. #include <linux/reboot.h>
  21. #include <linux/kprobes.h>
  22. #include <linux/kdebug.h>
  23. #include <asm/uaccess.h>
  24. #include <asm/io.h>
  25. #include <linux/atomic.h>
  26. #include <asm/mathemu.h>
  27. #include <asm/cpcmd.h>
  28. #include <asm/lowcore.h>
  29. #include <asm/debug.h>
  30. #include <asm/irq.h>
  31. #ifndef CONFIG_64BIT
  32. #define ONELONG "%08lx: "
  33. #else /* CONFIG_64BIT */
  34. #define ONELONG "%016lx: "
  35. #endif /* CONFIG_64BIT */
  36. #define OPERAND_GPR 0x1 /* Operand printed as %rx */
  37. #define OPERAND_FPR 0x2 /* Operand printed as %fx */
  38. #define OPERAND_AR 0x4 /* Operand printed as %ax */
  39. #define OPERAND_CR 0x8 /* Operand printed as %cx */
  40. #define OPERAND_DISP 0x10 /* Operand printed as displacement */
  41. #define OPERAND_BASE 0x20 /* Operand printed as base register */
  42. #define OPERAND_INDEX 0x40 /* Operand printed as index register */
  43. #define OPERAND_PCREL 0x80 /* Operand printed as pc-relative symbol */
  44. #define OPERAND_SIGNED 0x100 /* Operand printed as signed value */
  45. #define OPERAND_LENGTH 0x200 /* Operand printed as length (+1) */
  46. enum {
  47. UNUSED, /* Indicates the end of the operand list */
  48. R_8, /* GPR starting at position 8 */
  49. R_12, /* GPR starting at position 12 */
  50. R_16, /* GPR starting at position 16 */
  51. R_20, /* GPR starting at position 20 */
  52. R_24, /* GPR starting at position 24 */
  53. R_28, /* GPR starting at position 28 */
  54. R_32, /* GPR starting at position 32 */
  55. F_8, /* FPR starting at position 8 */
  56. F_12, /* FPR starting at position 12 */
  57. F_16, /* FPR starting at position 16 */
  58. F_20, /* FPR starting at position 16 */
  59. F_24, /* FPR starting at position 24 */
  60. F_28, /* FPR starting at position 28 */
  61. F_32, /* FPR starting at position 32 */
  62. A_8, /* Access reg. starting at position 8 */
  63. A_12, /* Access reg. starting at position 12 */
  64. A_24, /* Access reg. starting at position 24 */
  65. A_28, /* Access reg. starting at position 28 */
  66. C_8, /* Control reg. starting at position 8 */
  67. C_12, /* Control reg. starting at position 12 */
  68. B_16, /* Base register starting at position 16 */
  69. B_32, /* Base register starting at position 32 */
  70. X_12, /* Index register starting at position 12 */
  71. D_20, /* Displacement starting at position 20 */
  72. D_36, /* Displacement starting at position 36 */
  73. D20_20, /* 20 bit displacement starting at 20 */
  74. L4_8, /* 4 bit length starting at position 8 */
  75. L4_12, /* 4 bit length starting at position 12 */
  76. L8_8, /* 8 bit length starting at position 8 */
  77. U4_8, /* 4 bit unsigned value starting at 8 */
  78. U4_12, /* 4 bit unsigned value starting at 12 */
  79. U4_16, /* 4 bit unsigned value starting at 16 */
  80. U4_20, /* 4 bit unsigned value starting at 20 */
  81. U4_24, /* 4 bit unsigned value starting at 24 */
  82. U4_28, /* 4 bit unsigned value starting at 28 */
  83. U4_32, /* 4 bit unsigned value starting at 32 */
  84. U4_36, /* 4 bit unsigned value starting at 36 */
  85. U8_8, /* 8 bit unsigned value starting at 8 */
  86. U8_16, /* 8 bit unsigned value starting at 16 */
  87. U8_24, /* 8 bit unsigned value starting at 24 */
  88. U8_32, /* 8 bit unsigned value starting at 32 */
  89. I8_8, /* 8 bit signed value starting at 8 */
  90. I8_32, /* 8 bit signed value starting at 32 */
  91. J12_12, /* PC relative offset at 12 */
  92. I16_16, /* 16 bit signed value starting at 16 */
  93. I16_32, /* 32 bit signed value starting at 16 */
  94. U16_16, /* 16 bit unsigned value starting at 16 */
  95. U16_32, /* 32 bit unsigned value starting at 16 */
  96. J16_16, /* PC relative jump offset at 16 */
  97. J16_32, /* PC relative offset at 16 */
  98. I24_24, /* 24 bit signed value starting at 24 */
  99. J32_16, /* PC relative long offset at 16 */
  100. I32_16, /* 32 bit signed value starting at 16 */
  101. U32_16, /* 32 bit unsigned value starting at 16 */
  102. M_16, /* 4 bit optional mask starting at 16 */
  103. M_20, /* 4 bit optional mask starting at 20 */
  104. RO_28, /* optional GPR starting at position 28 */
  105. };
  106. /*
  107. * Enumeration of the different instruction formats.
  108. * For details consult the principles of operation.
  109. */
  110. enum {
  111. INSTR_INVALID,
  112. INSTR_E,
  113. INSTR_IE_UU,
  114. INSTR_MII_UPI,
  115. INSTR_RIE_R0IU, INSTR_RIE_R0UU, INSTR_RIE_RRP, INSTR_RIE_RRPU,
  116. INSTR_RIE_RRUUU, INSTR_RIE_RUPI, INSTR_RIE_RUPU, INSTR_RIE_RRI0,
  117. INSTR_RIL_RI, INSTR_RIL_RP, INSTR_RIL_RU, INSTR_RIL_UP,
  118. INSTR_RIS_R0RDU, INSTR_RIS_R0UU, INSTR_RIS_RURDI, INSTR_RIS_RURDU,
  119. INSTR_RI_RI, INSTR_RI_RP, INSTR_RI_RU, INSTR_RI_UP,
  120. INSTR_RRE_00, INSTR_RRE_0R, INSTR_RRE_AA, INSTR_RRE_AR, INSTR_RRE_F0,
  121. INSTR_RRE_FF, INSTR_RRE_FR, INSTR_RRE_R0, INSTR_RRE_RA, INSTR_RRE_RF,
  122. INSTR_RRE_RR, INSTR_RRE_RR_OPT,
  123. INSTR_RRF_0UFF, INSTR_RRF_F0FF, INSTR_RRF_F0FF2, INSTR_RRF_F0FR,
  124. INSTR_RRF_FFRU, INSTR_RRF_FUFF, INSTR_RRF_FUFF2, INSTR_RRF_M0RR,
  125. INSTR_RRF_R0RR, INSTR_RRF_R0RR2, INSTR_RRF_RMRR, INSTR_RRF_RURR,
  126. INSTR_RRF_U0FF, INSTR_RRF_U0RF, INSTR_RRF_U0RR, INSTR_RRF_UUFF,
  127. INSTR_RRF_UUFR, INSTR_RRF_UURF,
  128. INSTR_RRR_F0FF, INSTR_RRS_RRRDU,
  129. INSTR_RR_FF, INSTR_RR_R0, INSTR_RR_RR, INSTR_RR_U0, INSTR_RR_UR,
  130. INSTR_RSE_CCRD, INSTR_RSE_RRRD, INSTR_RSE_RURD,
  131. INSTR_RSI_RRP,
  132. INSTR_RSL_LRDFU, INSTR_RSL_R0RD,
  133. INSTR_RSY_AARD, INSTR_RSY_CCRD, INSTR_RSY_RRRD, INSTR_RSY_RURD,
  134. INSTR_RSY_RDRM,
  135. INSTR_RS_AARD, INSTR_RS_CCRD, INSTR_RS_R0RD, INSTR_RS_RRRD,
  136. INSTR_RS_RURD,
  137. INSTR_RXE_FRRD, INSTR_RXE_RRRD,
  138. INSTR_RXF_FRRDF,
  139. INSTR_RXY_FRRD, INSTR_RXY_RRRD, INSTR_RXY_URRD,
  140. INSTR_RX_FRRD, INSTR_RX_RRRD, INSTR_RX_URRD,
  141. INSTR_SIL_RDI, INSTR_SIL_RDU,
  142. INSTR_SIY_IRD, INSTR_SIY_URD,
  143. INSTR_SI_URD,
  144. INSTR_SMI_U0RDP,
  145. INSTR_SSE_RDRD,
  146. INSTR_SSF_RRDRD, INSTR_SSF_RRDRD2,
  147. INSTR_SS_L0RDRD, INSTR_SS_LIRDRD, INSTR_SS_LLRDRD, INSTR_SS_RRRDRD,
  148. INSTR_SS_RRRDRD2, INSTR_SS_RRRDRD3,
  149. INSTR_S_00, INSTR_S_RD,
  150. };
  151. struct operand {
  152. int bits; /* The number of bits in the operand. */
  153. int shift; /* The number of bits to shift. */
  154. int flags; /* One bit syntax flags. */
  155. };
  156. struct insn {
  157. const char name[5];
  158. unsigned char opfrag;
  159. unsigned char format;
  160. };
  161. static const struct operand operands[] =
  162. {
  163. [UNUSED] = { 0, 0, 0 },
  164. [R_8] = { 4, 8, OPERAND_GPR },
  165. [R_12] = { 4, 12, OPERAND_GPR },
  166. [R_16] = { 4, 16, OPERAND_GPR },
  167. [R_20] = { 4, 20, OPERAND_GPR },
  168. [R_24] = { 4, 24, OPERAND_GPR },
  169. [R_28] = { 4, 28, OPERAND_GPR },
  170. [R_32] = { 4, 32, OPERAND_GPR },
  171. [F_8] = { 4, 8, OPERAND_FPR },
  172. [F_12] = { 4, 12, OPERAND_FPR },
  173. [F_16] = { 4, 16, OPERAND_FPR },
  174. [F_20] = { 4, 16, OPERAND_FPR },
  175. [F_24] = { 4, 24, OPERAND_FPR },
  176. [F_28] = { 4, 28, OPERAND_FPR },
  177. [F_32] = { 4, 32, OPERAND_FPR },
  178. [A_8] = { 4, 8, OPERAND_AR },
  179. [A_12] = { 4, 12, OPERAND_AR },
  180. [A_24] = { 4, 24, OPERAND_AR },
  181. [A_28] = { 4, 28, OPERAND_AR },
  182. [C_8] = { 4, 8, OPERAND_CR },
  183. [C_12] = { 4, 12, OPERAND_CR },
  184. [B_16] = { 4, 16, OPERAND_BASE | OPERAND_GPR },
  185. [B_32] = { 4, 32, OPERAND_BASE | OPERAND_GPR },
  186. [X_12] = { 4, 12, OPERAND_INDEX | OPERAND_GPR },
  187. [D_20] = { 12, 20, OPERAND_DISP },
  188. [D_36] = { 12, 36, OPERAND_DISP },
  189. [D20_20] = { 20, 20, OPERAND_DISP | OPERAND_SIGNED },
  190. [L4_8] = { 4, 8, OPERAND_LENGTH },
  191. [L4_12] = { 4, 12, OPERAND_LENGTH },
  192. [L8_8] = { 8, 8, OPERAND_LENGTH },
  193. [U4_8] = { 4, 8, 0 },
  194. [U4_12] = { 4, 12, 0 },
  195. [U4_16] = { 4, 16, 0 },
  196. [U4_20] = { 4, 20, 0 },
  197. [U4_24] = { 4, 24, 0 },
  198. [U4_28] = { 4, 28, 0 },
  199. [U4_32] = { 4, 32, 0 },
  200. [U4_36] = { 4, 36, 0 },
  201. [U8_8] = { 8, 8, 0 },
  202. [U8_16] = { 8, 16, 0 },
  203. [U8_24] = { 8, 24, 0 },
  204. [U8_32] = { 8, 32, 0 },
  205. [J12_12] = { 12, 12, OPERAND_PCREL },
  206. [I16_16] = { 16, 16, OPERAND_SIGNED },
  207. [U16_16] = { 16, 16, 0 },
  208. [U16_32] = { 16, 32, 0 },
  209. [J16_16] = { 16, 16, OPERAND_PCREL },
  210. [J16_32] = { 16, 32, OPERAND_PCREL },
  211. [I16_32] = { 16, 32, OPERAND_SIGNED },
  212. [I24_24] = { 24, 24, OPERAND_SIGNED },
  213. [J32_16] = { 32, 16, OPERAND_PCREL },
  214. [I32_16] = { 32, 16, OPERAND_SIGNED },
  215. [U32_16] = { 32, 16, 0 },
  216. [M_16] = { 4, 16, 0 },
  217. [M_20] = { 4, 20, 0 },
  218. [RO_28] = { 4, 28, OPERAND_GPR }
  219. };
  220. static const unsigned char formats[][7] = {
  221. [INSTR_E] = { 0xff, 0,0,0,0,0,0 },
  222. [INSTR_IE_UU] = { 0xff, U4_24,U4_28,0,0,0,0 },
  223. [INSTR_MII_UPI] = { 0xff, U4_8,J12_12,I24_24 },
  224. [INSTR_RIE_R0IU] = { 0xff, R_8,I16_16,U4_32,0,0,0 },
  225. [INSTR_RIE_R0UU] = { 0xff, R_8,U16_16,U4_32,0,0,0 },
  226. [INSTR_RIE_RRI0] = { 0xff, R_8,R_12,I16_16,0,0,0 },
  227. [INSTR_RIE_RRPU] = { 0xff, R_8,R_12,U4_32,J16_16,0,0 },
  228. [INSTR_RIE_RRP] = { 0xff, R_8,R_12,J16_16,0,0,0 },
  229. [INSTR_RIE_RRUUU] = { 0xff, R_8,R_12,U8_16,U8_24,U8_32,0 },
  230. [INSTR_RIE_RUPI] = { 0xff, R_8,I8_32,U4_12,J16_16,0,0 },
  231. [INSTR_RIE_RUPU] = { 0xff, R_8,U8_32,U4_12,J16_16,0,0 },
  232. [INSTR_RIL_RI] = { 0x0f, R_8,I32_16,0,0,0,0 },
  233. [INSTR_RIL_RP] = { 0x0f, R_8,J32_16,0,0,0,0 },
  234. [INSTR_RIL_RU] = { 0x0f, R_8,U32_16,0,0,0,0 },
  235. [INSTR_RIL_UP] = { 0x0f, U4_8,J32_16,0,0,0,0 },
  236. [INSTR_RIS_R0RDU] = { 0xff, R_8,U8_32,D_20,B_16,0,0 },
  237. [INSTR_RIS_RURDI] = { 0xff, R_8,I8_32,U4_12,D_20,B_16,0 },
  238. [INSTR_RIS_RURDU] = { 0xff, R_8,U8_32,U4_12,D_20,B_16,0 },
  239. [INSTR_RI_RI] = { 0x0f, R_8,I16_16,0,0,0,0 },
  240. [INSTR_RI_RP] = { 0x0f, R_8,J16_16,0,0,0,0 },
  241. [INSTR_RI_RU] = { 0x0f, R_8,U16_16,0,0,0,0 },
  242. [INSTR_RI_UP] = { 0x0f, U4_8,J16_16,0,0,0,0 },
  243. [INSTR_RRE_00] = { 0xff, 0,0,0,0,0,0 },
  244. [INSTR_RRE_0R] = { 0xff, R_28,0,0,0,0,0 },
  245. [INSTR_RRE_AA] = { 0xff, A_24,A_28,0,0,0,0 },
  246. [INSTR_RRE_AR] = { 0xff, A_24,R_28,0,0,0,0 },
  247. [INSTR_RRE_F0] = { 0xff, F_24,0,0,0,0,0 },
  248. [INSTR_RRE_FF] = { 0xff, F_24,F_28,0,0,0,0 },
  249. [INSTR_RRE_FR] = { 0xff, F_24,R_28,0,0,0,0 },
  250. [INSTR_RRE_R0] = { 0xff, R_24,0,0,0,0,0 },
  251. [INSTR_RRE_RA] = { 0xff, R_24,A_28,0,0,0,0 },
  252. [INSTR_RRE_RF] = { 0xff, R_24,F_28,0,0,0,0 },
  253. [INSTR_RRE_RR] = { 0xff, R_24,R_28,0,0,0,0 },
  254. [INSTR_RRE_RR_OPT]= { 0xff, R_24,RO_28,0,0,0,0 },
  255. [INSTR_RRF_0UFF] = { 0xff, F_24,F_28,U4_20,0,0,0 },
  256. [INSTR_RRF_F0FF2] = { 0xff, F_24,F_16,F_28,0,0,0 },
  257. [INSTR_RRF_F0FF] = { 0xff, F_16,F_24,F_28,0,0,0 },
  258. [INSTR_RRF_F0FR] = { 0xff, F_24,F_16,R_28,0,0,0 },
  259. [INSTR_RRF_FFRU] = { 0xff, F_24,F_16,R_28,U4_20,0,0 },
  260. [INSTR_RRF_FUFF] = { 0xff, F_24,F_16,F_28,U4_20,0,0 },
  261. [INSTR_RRF_FUFF2] = { 0xff, F_24,F_28,F_16,U4_20,0,0 },
  262. [INSTR_RRF_M0RR] = { 0xff, R_24,R_28,M_16,0,0,0 },
  263. [INSTR_RRF_R0RR] = { 0xff, R_24,R_16,R_28,0,0,0 },
  264. [INSTR_RRF_R0RR2] = { 0xff, R_24,R_28,R_16,0,0,0 },
  265. [INSTR_RRF_RMRR] = { 0xff, R_24,R_16,R_28,M_20,0,0 },
  266. [INSTR_RRF_RURR] = { 0xff, R_24,R_28,R_16,U4_20,0,0 },
  267. [INSTR_RRF_U0FF] = { 0xff, F_24,U4_16,F_28,0,0,0 },
  268. [INSTR_RRF_U0RF] = { 0xff, R_24,U4_16,F_28,0,0,0 },
  269. [INSTR_RRF_U0RR] = { 0xff, R_24,R_28,U4_16,0,0,0 },
  270. [INSTR_RRF_UUFF] = { 0xff, F_24,U4_16,F_28,U4_20,0,0 },
  271. [INSTR_RRF_UUFR] = { 0xff, F_24,U4_16,R_28,U4_20,0,0 },
  272. [INSTR_RRF_UURF] = { 0xff, R_24,U4_16,F_28,U4_20,0,0 },
  273. [INSTR_RRR_F0FF] = { 0xff, F_24,F_28,F_16,0,0,0 },
  274. [INSTR_RRS_RRRDU] = { 0xff, R_8,R_12,U4_32,D_20,B_16,0 },
  275. [INSTR_RR_FF] = { 0xff, F_8,F_12,0,0,0,0 },
  276. [INSTR_RR_R0] = { 0xff, R_8, 0,0,0,0,0 },
  277. [INSTR_RR_RR] = { 0xff, R_8,R_12,0,0,0,0 },
  278. [INSTR_RR_U0] = { 0xff, U8_8, 0,0,0,0,0 },
  279. [INSTR_RR_UR] = { 0xff, U4_8,R_12,0,0,0,0 },
  280. [INSTR_RSE_CCRD] = { 0xff, C_8,C_12,D_20,B_16,0,0 },
  281. [INSTR_RSE_RRRD] = { 0xff, R_8,R_12,D_20,B_16,0,0 },
  282. [INSTR_RSE_RURD] = { 0xff, R_8,U4_12,D_20,B_16,0,0 },
  283. [INSTR_RSI_RRP] = { 0xff, R_8,R_12,J16_16,0,0,0 },
  284. [INSTR_RSL_LRDFU] = { 0xff, F_32,D_20,L4_8,B_16,U4_36,0 },
  285. [INSTR_RSL_R0RD] = { 0xff, D_20,L4_8,B_16,0,0,0 },
  286. [INSTR_RSY_AARD] = { 0xff, A_8,A_12,D20_20,B_16,0,0 },
  287. [INSTR_RSY_CCRD] = { 0xff, C_8,C_12,D20_20,B_16,0,0 },
  288. [INSTR_RSY_RDRM] = { 0xff, R_8,D20_20,B_16,U4_12,0,0 },
  289. [INSTR_RSY_RRRD] = { 0xff, R_8,R_12,D20_20,B_16,0,0 },
  290. [INSTR_RSY_RURD] = { 0xff, R_8,U4_12,D20_20,B_16,0,0 },
  291. [INSTR_RS_AARD] = { 0xff, A_8,A_12,D_20,B_16,0,0 },
  292. [INSTR_RS_CCRD] = { 0xff, C_8,C_12,D_20,B_16,0,0 },
  293. [INSTR_RS_R0RD] = { 0xff, R_8,D_20,B_16,0,0,0 },
  294. [INSTR_RS_RRRD] = { 0xff, R_8,R_12,D_20,B_16,0,0 },
  295. [INSTR_RS_RURD] = { 0xff, R_8,U4_12,D_20,B_16,0,0 },
  296. [INSTR_RXE_FRRD] = { 0xff, F_8,D_20,X_12,B_16,0,0 },
  297. [INSTR_RXE_RRRD] = { 0xff, R_8,D_20,X_12,B_16,0,0 },
  298. [INSTR_RXF_FRRDF] = { 0xff, F_32,F_8,D_20,X_12,B_16,0 },
  299. [INSTR_RXY_FRRD] = { 0xff, F_8,D20_20,X_12,B_16,0,0 },
  300. [INSTR_RXY_RRRD] = { 0xff, R_8,D20_20,X_12,B_16,0,0 },
  301. [INSTR_RXY_URRD] = { 0xff, U4_8,D20_20,X_12,B_16,0,0 },
  302. [INSTR_RX_FRRD] = { 0xff, F_8,D_20,X_12,B_16,0,0 },
  303. [INSTR_RX_RRRD] = { 0xff, R_8,D_20,X_12,B_16,0,0 },
  304. [INSTR_RX_URRD] = { 0xff, U4_8,D_20,X_12,B_16,0,0 },
  305. [INSTR_SIL_RDI] = { 0xff, D_20,B_16,I16_32,0,0,0 },
  306. [INSTR_SIL_RDU] = { 0xff, D_20,B_16,U16_32,0,0,0 },
  307. [INSTR_SIY_IRD] = { 0xff, D20_20,B_16,I8_8,0,0,0 },
  308. [INSTR_SIY_URD] = { 0xff, D20_20,B_16,U8_8,0,0,0 },
  309. [INSTR_SI_URD] = { 0xff, D_20,B_16,U8_8,0,0,0 },
  310. [INSTR_SMI_U0RDP] = { 0xff, U4_8,J16_32,D_20,B_16,0,0 },
  311. [INSTR_SSE_RDRD] = { 0xff, D_20,B_16,D_36,B_32,0,0 },
  312. [INSTR_SSF_RRDRD] = { 0x0f, D_20,B_16,D_36,B_32,R_8,0 },
  313. [INSTR_SSF_RRDRD2]= { 0x0f, R_8,D_20,B_16,D_36,B_32,0 },
  314. [INSTR_SS_L0RDRD] = { 0xff, D_20,L8_8,B_16,D_36,B_32,0 },
  315. [INSTR_SS_LIRDRD] = { 0xff, D_20,L4_8,B_16,D_36,B_32,U4_12 },
  316. [INSTR_SS_LLRDRD] = { 0xff, D_20,L4_8,B_16,D_36,L4_12,B_32 },
  317. [INSTR_SS_RRRDRD2]= { 0xff, R_8,D_20,B_16,R_12,D_36,B_32 },
  318. [INSTR_SS_RRRDRD3]= { 0xff, R_8,R_12,D_20,B_16,D_36,B_32 },
  319. [INSTR_SS_RRRDRD] = { 0xff, D_20,R_8,B_16,D_36,B_32,R_12 },
  320. [INSTR_S_00] = { 0xff, 0,0,0,0,0,0 },
  321. [INSTR_S_RD] = { 0xff, D_20,B_16,0,0,0,0 },
  322. };
  323. enum {
  324. LONG_INSN_ALGHSIK,
  325. LONG_INSN_ALHHHR,
  326. LONG_INSN_ALHHLR,
  327. LONG_INSN_ALHSIK,
  328. LONG_INSN_ALSIHN,
  329. LONG_INSN_CDFBRA,
  330. LONG_INSN_CDGBRA,
  331. LONG_INSN_CDGTRA,
  332. LONG_INSN_CDLFBR,
  333. LONG_INSN_CDLFTR,
  334. LONG_INSN_CDLGBR,
  335. LONG_INSN_CDLGTR,
  336. LONG_INSN_CEFBRA,
  337. LONG_INSN_CEGBRA,
  338. LONG_INSN_CELFBR,
  339. LONG_INSN_CELGBR,
  340. LONG_INSN_CFDBRA,
  341. LONG_INSN_CFEBRA,
  342. LONG_INSN_CFXBRA,
  343. LONG_INSN_CGDBRA,
  344. LONG_INSN_CGDTRA,
  345. LONG_INSN_CGEBRA,
  346. LONG_INSN_CGXBRA,
  347. LONG_INSN_CGXTRA,
  348. LONG_INSN_CLFDBR,
  349. LONG_INSN_CLFDTR,
  350. LONG_INSN_CLFEBR,
  351. LONG_INSN_CLFHSI,
  352. LONG_INSN_CLFXBR,
  353. LONG_INSN_CLFXTR,
  354. LONG_INSN_CLGDBR,
  355. LONG_INSN_CLGDTR,
  356. LONG_INSN_CLGEBR,
  357. LONG_INSN_CLGFRL,
  358. LONG_INSN_CLGHRL,
  359. LONG_INSN_CLGHSI,
  360. LONG_INSN_CLGXBR,
  361. LONG_INSN_CLGXTR,
  362. LONG_INSN_CLHHSI,
  363. LONG_INSN_CXFBRA,
  364. LONG_INSN_CXGBRA,
  365. LONG_INSN_CXGTRA,
  366. LONG_INSN_CXLFBR,
  367. LONG_INSN_CXLFTR,
  368. LONG_INSN_CXLGBR,
  369. LONG_INSN_CXLGTR,
  370. LONG_INSN_FIDBRA,
  371. LONG_INSN_FIEBRA,
  372. LONG_INSN_FIXBRA,
  373. LONG_INSN_LDXBRA,
  374. LONG_INSN_LEDBRA,
  375. LONG_INSN_LEXBRA,
  376. LONG_INSN_LLGFAT,
  377. LONG_INSN_LLGFRL,
  378. LONG_INSN_LLGHRL,
  379. LONG_INSN_LLGTAT,
  380. LONG_INSN_POPCNT,
  381. LONG_INSN_RIEMIT,
  382. LONG_INSN_RINEXT,
  383. LONG_INSN_RISBGN,
  384. LONG_INSN_RISBHG,
  385. LONG_INSN_RISBLG,
  386. LONG_INSN_SLHHHR,
  387. LONG_INSN_SLHHLR,
  388. LONG_INSN_TABORT,
  389. LONG_INSN_TBEGIN,
  390. LONG_INSN_TBEGINC,
  391. };
  392. static char *long_insn_name[] = {
  393. [LONG_INSN_ALGHSIK] = "alghsik",
  394. [LONG_INSN_ALHHHR] = "alhhhr",
  395. [LONG_INSN_ALHHLR] = "alhhlr",
  396. [LONG_INSN_ALHSIK] = "alhsik",
  397. [LONG_INSN_ALSIHN] = "alsihn",
  398. [LONG_INSN_CDFBRA] = "cdfbra",
  399. [LONG_INSN_CDGBRA] = "cdgbra",
  400. [LONG_INSN_CDGTRA] = "cdgtra",
  401. [LONG_INSN_CDLFBR] = "cdlfbr",
  402. [LONG_INSN_CDLFTR] = "cdlftr",
  403. [LONG_INSN_CDLGBR] = "cdlgbr",
  404. [LONG_INSN_CDLGTR] = "cdlgtr",
  405. [LONG_INSN_CEFBRA] = "cefbra",
  406. [LONG_INSN_CEGBRA] = "cegbra",
  407. [LONG_INSN_CELFBR] = "celfbr",
  408. [LONG_INSN_CELGBR] = "celgbr",
  409. [LONG_INSN_CFDBRA] = "cfdbra",
  410. [LONG_INSN_CFEBRA] = "cfebra",
  411. [LONG_INSN_CFXBRA] = "cfxbra",
  412. [LONG_INSN_CGDBRA] = "cgdbra",
  413. [LONG_INSN_CGDTRA] = "cgdtra",
  414. [LONG_INSN_CGEBRA] = "cgebra",
  415. [LONG_INSN_CGXBRA] = "cgxbra",
  416. [LONG_INSN_CGXTRA] = "cgxtra",
  417. [LONG_INSN_CLFDBR] = "clfdbr",
  418. [LONG_INSN_CLFDTR] = "clfdtr",
  419. [LONG_INSN_CLFEBR] = "clfebr",
  420. [LONG_INSN_CLFHSI] = "clfhsi",
  421. [LONG_INSN_CLFXBR] = "clfxbr",
  422. [LONG_INSN_CLFXTR] = "clfxtr",
  423. [LONG_INSN_CLGDBR] = "clgdbr",
  424. [LONG_INSN_CLGDTR] = "clgdtr",
  425. [LONG_INSN_CLGEBR] = "clgebr",
  426. [LONG_INSN_CLGFRL] = "clgfrl",
  427. [LONG_INSN_CLGHRL] = "clghrl",
  428. [LONG_INSN_CLGHSI] = "clghsi",
  429. [LONG_INSN_CLGXBR] = "clgxbr",
  430. [LONG_INSN_CLGXTR] = "clgxtr",
  431. [LONG_INSN_CLHHSI] = "clhhsi",
  432. [LONG_INSN_CXFBRA] = "cxfbra",
  433. [LONG_INSN_CXGBRA] = "cxgbra",
  434. [LONG_INSN_CXGTRA] = "cxgtra",
  435. [LONG_INSN_CXLFBR] = "cxlfbr",
  436. [LONG_INSN_CXLFTR] = "cxlftr",
  437. [LONG_INSN_CXLGBR] = "cxlgbr",
  438. [LONG_INSN_CXLGTR] = "cxlgtr",
  439. [LONG_INSN_FIDBRA] = "fidbra",
  440. [LONG_INSN_FIEBRA] = "fiebra",
  441. [LONG_INSN_FIXBRA] = "fixbra",
  442. [LONG_INSN_LDXBRA] = "ldxbra",
  443. [LONG_INSN_LEDBRA] = "ledbra",
  444. [LONG_INSN_LEXBRA] = "lexbra",
  445. [LONG_INSN_LLGFAT] = "llgfat",
  446. [LONG_INSN_LLGFRL] = "llgfrl",
  447. [LONG_INSN_LLGHRL] = "llghrl",
  448. [LONG_INSN_LLGTAT] = "llgtat",
  449. [LONG_INSN_POPCNT] = "popcnt",
  450. [LONG_INSN_RIEMIT] = "riemit",
  451. [LONG_INSN_RINEXT] = "rinext",
  452. [LONG_INSN_RISBGN] = "risbgn",
  453. [LONG_INSN_RISBHG] = "risbhg",
  454. [LONG_INSN_RISBLG] = "risblg",
  455. [LONG_INSN_SLHHHR] = "slhhhr",
  456. [LONG_INSN_SLHHLR] = "slhhlr",
  457. [LONG_INSN_TABORT] = "tabort",
  458. [LONG_INSN_TBEGIN] = "tbegin",
  459. [LONG_INSN_TBEGINC] = "tbeginc",
  460. };
  461. static struct insn opcode[] = {
  462. #ifdef CONFIG_64BIT
  463. { "bprp", 0xc5, INSTR_MII_UPI },
  464. { "bpp", 0xc7, INSTR_SMI_U0RDP },
  465. { "trtr", 0xd0, INSTR_SS_L0RDRD },
  466. { "lmd", 0xef, INSTR_SS_RRRDRD3 },
  467. #endif
  468. { "spm", 0x04, INSTR_RR_R0 },
  469. { "balr", 0x05, INSTR_RR_RR },
  470. { "bctr", 0x06, INSTR_RR_RR },
  471. { "bcr", 0x07, INSTR_RR_UR },
  472. { "svc", 0x0a, INSTR_RR_U0 },
  473. { "bsm", 0x0b, INSTR_RR_RR },
  474. { "bassm", 0x0c, INSTR_RR_RR },
  475. { "basr", 0x0d, INSTR_RR_RR },
  476. { "mvcl", 0x0e, INSTR_RR_RR },
  477. { "clcl", 0x0f, INSTR_RR_RR },
  478. { "lpr", 0x10, INSTR_RR_RR },
  479. { "lnr", 0x11, INSTR_RR_RR },
  480. { "ltr", 0x12, INSTR_RR_RR },
  481. { "lcr", 0x13, INSTR_RR_RR },
  482. { "nr", 0x14, INSTR_RR_RR },
  483. { "clr", 0x15, INSTR_RR_RR },
  484. { "or", 0x16, INSTR_RR_RR },
  485. { "xr", 0x17, INSTR_RR_RR },
  486. { "lr", 0x18, INSTR_RR_RR },
  487. { "cr", 0x19, INSTR_RR_RR },
  488. { "ar", 0x1a, INSTR_RR_RR },
  489. { "sr", 0x1b, INSTR_RR_RR },
  490. { "mr", 0x1c, INSTR_RR_RR },
  491. { "dr", 0x1d, INSTR_RR_RR },
  492. { "alr", 0x1e, INSTR_RR_RR },
  493. { "slr", 0x1f, INSTR_RR_RR },
  494. { "lpdr", 0x20, INSTR_RR_FF },
  495. { "lndr", 0x21, INSTR_RR_FF },
  496. { "ltdr", 0x22, INSTR_RR_FF },
  497. { "lcdr", 0x23, INSTR_RR_FF },
  498. { "hdr", 0x24, INSTR_RR_FF },
  499. { "ldxr", 0x25, INSTR_RR_FF },
  500. { "mxr", 0x26, INSTR_RR_FF },
  501. { "mxdr", 0x27, INSTR_RR_FF },
  502. { "ldr", 0x28, INSTR_RR_FF },
  503. { "cdr", 0x29, INSTR_RR_FF },
  504. { "adr", 0x2a, INSTR_RR_FF },
  505. { "sdr", 0x2b, INSTR_RR_FF },
  506. { "mdr", 0x2c, INSTR_RR_FF },
  507. { "ddr", 0x2d, INSTR_RR_FF },
  508. { "awr", 0x2e, INSTR_RR_FF },
  509. { "swr", 0x2f, INSTR_RR_FF },
  510. { "lper", 0x30, INSTR_RR_FF },
  511. { "lner", 0x31, INSTR_RR_FF },
  512. { "lter", 0x32, INSTR_RR_FF },
  513. { "lcer", 0x33, INSTR_RR_FF },
  514. { "her", 0x34, INSTR_RR_FF },
  515. { "ledr", 0x35, INSTR_RR_FF },
  516. { "axr", 0x36, INSTR_RR_FF },
  517. { "sxr", 0x37, INSTR_RR_FF },
  518. { "ler", 0x38, INSTR_RR_FF },
  519. { "cer", 0x39, INSTR_RR_FF },
  520. { "aer", 0x3a, INSTR_RR_FF },
  521. { "ser", 0x3b, INSTR_RR_FF },
  522. { "mder", 0x3c, INSTR_RR_FF },
  523. { "der", 0x3d, INSTR_RR_FF },
  524. { "aur", 0x3e, INSTR_RR_FF },
  525. { "sur", 0x3f, INSTR_RR_FF },
  526. { "sth", 0x40, INSTR_RX_RRRD },
  527. { "la", 0x41, INSTR_RX_RRRD },
  528. { "stc", 0x42, INSTR_RX_RRRD },
  529. { "ic", 0x43, INSTR_RX_RRRD },
  530. { "ex", 0x44, INSTR_RX_RRRD },
  531. { "bal", 0x45, INSTR_RX_RRRD },
  532. { "bct", 0x46, INSTR_RX_RRRD },
  533. { "bc", 0x47, INSTR_RX_URRD },
  534. { "lh", 0x48, INSTR_RX_RRRD },
  535. { "ch", 0x49, INSTR_RX_RRRD },
  536. { "ah", 0x4a, INSTR_RX_RRRD },
  537. { "sh", 0x4b, INSTR_RX_RRRD },
  538. { "mh", 0x4c, INSTR_RX_RRRD },
  539. { "bas", 0x4d, INSTR_RX_RRRD },
  540. { "cvd", 0x4e, INSTR_RX_RRRD },
  541. { "cvb", 0x4f, INSTR_RX_RRRD },
  542. { "st", 0x50, INSTR_RX_RRRD },
  543. { "lae", 0x51, INSTR_RX_RRRD },
  544. { "n", 0x54, INSTR_RX_RRRD },
  545. { "cl", 0x55, INSTR_RX_RRRD },
  546. { "o", 0x56, INSTR_RX_RRRD },
  547. { "x", 0x57, INSTR_RX_RRRD },
  548. { "l", 0x58, INSTR_RX_RRRD },
  549. { "c", 0x59, INSTR_RX_RRRD },
  550. { "a", 0x5a, INSTR_RX_RRRD },
  551. { "s", 0x5b, INSTR_RX_RRRD },
  552. { "m", 0x5c, INSTR_RX_RRRD },
  553. { "d", 0x5d, INSTR_RX_RRRD },
  554. { "al", 0x5e, INSTR_RX_RRRD },
  555. { "sl", 0x5f, INSTR_RX_RRRD },
  556. { "std", 0x60, INSTR_RX_FRRD },
  557. { "mxd", 0x67, INSTR_RX_FRRD },
  558. { "ld", 0x68, INSTR_RX_FRRD },
  559. { "cd", 0x69, INSTR_RX_FRRD },
  560. { "ad", 0x6a, INSTR_RX_FRRD },
  561. { "sd", 0x6b, INSTR_RX_FRRD },
  562. { "md", 0x6c, INSTR_RX_FRRD },
  563. { "dd", 0x6d, INSTR_RX_FRRD },
  564. { "aw", 0x6e, INSTR_RX_FRRD },
  565. { "sw", 0x6f, INSTR_RX_FRRD },
  566. { "ste", 0x70, INSTR_RX_FRRD },
  567. { "ms", 0x71, INSTR_RX_RRRD },
  568. { "le", 0x78, INSTR_RX_FRRD },
  569. { "ce", 0x79, INSTR_RX_FRRD },
  570. { "ae", 0x7a, INSTR_RX_FRRD },
  571. { "se", 0x7b, INSTR_RX_FRRD },
  572. { "mde", 0x7c, INSTR_RX_FRRD },
  573. { "de", 0x7d, INSTR_RX_FRRD },
  574. { "au", 0x7e, INSTR_RX_FRRD },
  575. { "su", 0x7f, INSTR_RX_FRRD },
  576. { "ssm", 0x80, INSTR_S_RD },
  577. { "lpsw", 0x82, INSTR_S_RD },
  578. { "diag", 0x83, INSTR_RS_RRRD },
  579. { "brxh", 0x84, INSTR_RSI_RRP },
  580. { "brxle", 0x85, INSTR_RSI_RRP },
  581. { "bxh", 0x86, INSTR_RS_RRRD },
  582. { "bxle", 0x87, INSTR_RS_RRRD },
  583. { "srl", 0x88, INSTR_RS_R0RD },
  584. { "sll", 0x89, INSTR_RS_R0RD },
  585. { "sra", 0x8a, INSTR_RS_R0RD },
  586. { "sla", 0x8b, INSTR_RS_R0RD },
  587. { "srdl", 0x8c, INSTR_RS_R0RD },
  588. { "sldl", 0x8d, INSTR_RS_R0RD },
  589. { "srda", 0x8e, INSTR_RS_R0RD },
  590. { "slda", 0x8f, INSTR_RS_R0RD },
  591. { "stm", 0x90, INSTR_RS_RRRD },
  592. { "tm", 0x91, INSTR_SI_URD },
  593. { "mvi", 0x92, INSTR_SI_URD },
  594. { "ts", 0x93, INSTR_S_RD },
  595. { "ni", 0x94, INSTR_SI_URD },
  596. { "cli", 0x95, INSTR_SI_URD },
  597. { "oi", 0x96, INSTR_SI_URD },
  598. { "xi", 0x97, INSTR_SI_URD },
  599. { "lm", 0x98, INSTR_RS_RRRD },
  600. { "trace", 0x99, INSTR_RS_RRRD },
  601. { "lam", 0x9a, INSTR_RS_AARD },
  602. { "stam", 0x9b, INSTR_RS_AARD },
  603. { "mvcle", 0xa8, INSTR_RS_RRRD },
  604. { "clcle", 0xa9, INSTR_RS_RRRD },
  605. { "stnsm", 0xac, INSTR_SI_URD },
  606. { "stosm", 0xad, INSTR_SI_URD },
  607. { "sigp", 0xae, INSTR_RS_RRRD },
  608. { "mc", 0xaf, INSTR_SI_URD },
  609. { "lra", 0xb1, INSTR_RX_RRRD },
  610. { "stctl", 0xb6, INSTR_RS_CCRD },
  611. { "lctl", 0xb7, INSTR_RS_CCRD },
  612. { "cs", 0xba, INSTR_RS_RRRD },
  613. { "cds", 0xbb, INSTR_RS_RRRD },
  614. { "clm", 0xbd, INSTR_RS_RURD },
  615. { "stcm", 0xbe, INSTR_RS_RURD },
  616. { "icm", 0xbf, INSTR_RS_RURD },
  617. { "mvn", 0xd1, INSTR_SS_L0RDRD },
  618. { "mvc", 0xd2, INSTR_SS_L0RDRD },
  619. { "mvz", 0xd3, INSTR_SS_L0RDRD },
  620. { "nc", 0xd4, INSTR_SS_L0RDRD },
  621. { "clc", 0xd5, INSTR_SS_L0RDRD },
  622. { "oc", 0xd6, INSTR_SS_L0RDRD },
  623. { "xc", 0xd7, INSTR_SS_L0RDRD },
  624. { "mvck", 0xd9, INSTR_SS_RRRDRD },
  625. { "mvcp", 0xda, INSTR_SS_RRRDRD },
  626. { "mvcs", 0xdb, INSTR_SS_RRRDRD },
  627. { "tr", 0xdc, INSTR_SS_L0RDRD },
  628. { "trt", 0xdd, INSTR_SS_L0RDRD },
  629. { "ed", 0xde, INSTR_SS_L0RDRD },
  630. { "edmk", 0xdf, INSTR_SS_L0RDRD },
  631. { "pku", 0xe1, INSTR_SS_L0RDRD },
  632. { "unpku", 0xe2, INSTR_SS_L0RDRD },
  633. { "mvcin", 0xe8, INSTR_SS_L0RDRD },
  634. { "pka", 0xe9, INSTR_SS_L0RDRD },
  635. { "unpka", 0xea, INSTR_SS_L0RDRD },
  636. { "plo", 0xee, INSTR_SS_RRRDRD2 },
  637. { "srp", 0xf0, INSTR_SS_LIRDRD },
  638. { "mvo", 0xf1, INSTR_SS_LLRDRD },
  639. { "pack", 0xf2, INSTR_SS_LLRDRD },
  640. { "unpk", 0xf3, INSTR_SS_LLRDRD },
  641. { "zap", 0xf8, INSTR_SS_LLRDRD },
  642. { "cp", 0xf9, INSTR_SS_LLRDRD },
  643. { "ap", 0xfa, INSTR_SS_LLRDRD },
  644. { "sp", 0xfb, INSTR_SS_LLRDRD },
  645. { "mp", 0xfc, INSTR_SS_LLRDRD },
  646. { "dp", 0xfd, INSTR_SS_LLRDRD },
  647. { "", 0, INSTR_INVALID }
  648. };
  649. static struct insn opcode_01[] = {
  650. #ifdef CONFIG_64BIT
  651. { "ptff", 0x04, INSTR_E },
  652. { "pfpo", 0x0a, INSTR_E },
  653. { "sam64", 0x0e, INSTR_E },
  654. #endif
  655. { "pr", 0x01, INSTR_E },
  656. { "upt", 0x02, INSTR_E },
  657. { "sckpf", 0x07, INSTR_E },
  658. { "tam", 0x0b, INSTR_E },
  659. { "sam24", 0x0c, INSTR_E },
  660. { "sam31", 0x0d, INSTR_E },
  661. { "trap2", 0xff, INSTR_E },
  662. { "", 0, INSTR_INVALID }
  663. };
  664. static struct insn opcode_a5[] = {
  665. #ifdef CONFIG_64BIT
  666. { "iihh", 0x00, INSTR_RI_RU },
  667. { "iihl", 0x01, INSTR_RI_RU },
  668. { "iilh", 0x02, INSTR_RI_RU },
  669. { "iill", 0x03, INSTR_RI_RU },
  670. { "nihh", 0x04, INSTR_RI_RU },
  671. { "nihl", 0x05, INSTR_RI_RU },
  672. { "nilh", 0x06, INSTR_RI_RU },
  673. { "nill", 0x07, INSTR_RI_RU },
  674. { "oihh", 0x08, INSTR_RI_RU },
  675. { "oihl", 0x09, INSTR_RI_RU },
  676. { "oilh", 0x0a, INSTR_RI_RU },
  677. { "oill", 0x0b, INSTR_RI_RU },
  678. { "llihh", 0x0c, INSTR_RI_RU },
  679. { "llihl", 0x0d, INSTR_RI_RU },
  680. { "llilh", 0x0e, INSTR_RI_RU },
  681. { "llill", 0x0f, INSTR_RI_RU },
  682. #endif
  683. { "", 0, INSTR_INVALID }
  684. };
  685. static struct insn opcode_a7[] = {
  686. #ifdef CONFIG_64BIT
  687. { "tmhh", 0x02, INSTR_RI_RU },
  688. { "tmhl", 0x03, INSTR_RI_RU },
  689. { "brctg", 0x07, INSTR_RI_RP },
  690. { "lghi", 0x09, INSTR_RI_RI },
  691. { "aghi", 0x0b, INSTR_RI_RI },
  692. { "mghi", 0x0d, INSTR_RI_RI },
  693. { "cghi", 0x0f, INSTR_RI_RI },
  694. #endif
  695. { "tmlh", 0x00, INSTR_RI_RU },
  696. { "tmll", 0x01, INSTR_RI_RU },
  697. { "brc", 0x04, INSTR_RI_UP },
  698. { "bras", 0x05, INSTR_RI_RP },
  699. { "brct", 0x06, INSTR_RI_RP },
  700. { "lhi", 0x08, INSTR_RI_RI },
  701. { "ahi", 0x0a, INSTR_RI_RI },
  702. { "mhi", 0x0c, INSTR_RI_RI },
  703. { "chi", 0x0e, INSTR_RI_RI },
  704. { "", 0, INSTR_INVALID }
  705. };
  706. static struct insn opcode_aa[] = {
  707. #ifdef CONFIG_64BIT
  708. { { 0, LONG_INSN_RINEXT }, 0x00, INSTR_RI_RI },
  709. { "rion", 0x01, INSTR_RI_RI },
  710. { "tric", 0x02, INSTR_RI_RI },
  711. { "rioff", 0x03, INSTR_RI_RI },
  712. { { 0, LONG_INSN_RIEMIT }, 0x04, INSTR_RI_RI },
  713. #endif
  714. { "", 0, INSTR_INVALID }
  715. };
  716. static struct insn opcode_b2[] = {
  717. #ifdef CONFIG_64BIT
  718. { "stckf", 0x7c, INSTR_S_RD },
  719. { "lpp", 0x80, INSTR_S_RD },
  720. { "lcctl", 0x84, INSTR_S_RD },
  721. { "lpctl", 0x85, INSTR_S_RD },
  722. { "qsi", 0x86, INSTR_S_RD },
  723. { "lsctl", 0x87, INSTR_S_RD },
  724. { "qctri", 0x8e, INSTR_S_RD },
  725. { "stfle", 0xb0, INSTR_S_RD },
  726. { "lpswe", 0xb2, INSTR_S_RD },
  727. { "srnmb", 0xb8, INSTR_S_RD },
  728. { "srnmt", 0xb9, INSTR_S_RD },
  729. { "lfas", 0xbd, INSTR_S_RD },
  730. { "scctr", 0xe0, INSTR_RRE_RR },
  731. { "spctr", 0xe1, INSTR_RRE_RR },
  732. { "ecctr", 0xe4, INSTR_RRE_RR },
  733. { "epctr", 0xe5, INSTR_RRE_RR },
  734. { "ppa", 0xe8, INSTR_RRF_U0RR },
  735. { "etnd", 0xec, INSTR_RRE_R0 },
  736. { "ecpga", 0xed, INSTR_RRE_RR },
  737. { "tend", 0xf8, INSTR_S_00 },
  738. { "niai", 0xfa, INSTR_IE_UU },
  739. { { 0, LONG_INSN_TABORT }, 0xfc, INSTR_S_RD },
  740. #endif
  741. { "stidp", 0x02, INSTR_S_RD },
  742. { "sck", 0x04, INSTR_S_RD },
  743. { "stck", 0x05, INSTR_S_RD },
  744. { "sckc", 0x06, INSTR_S_RD },
  745. { "stckc", 0x07, INSTR_S_RD },
  746. { "spt", 0x08, INSTR_S_RD },
  747. { "stpt", 0x09, INSTR_S_RD },
  748. { "spka", 0x0a, INSTR_S_RD },
  749. { "ipk", 0x0b, INSTR_S_00 },
  750. { "ptlb", 0x0d, INSTR_S_00 },
  751. { "spx", 0x10, INSTR_S_RD },
  752. { "stpx", 0x11, INSTR_S_RD },
  753. { "stap", 0x12, INSTR_S_RD },
  754. { "sie", 0x14, INSTR_S_RD },
  755. { "pc", 0x18, INSTR_S_RD },
  756. { "sac", 0x19, INSTR_S_RD },
  757. { "cfc", 0x1a, INSTR_S_RD },
  758. { "servc", 0x20, INSTR_RRE_RR },
  759. { "ipte", 0x21, INSTR_RRE_RR },
  760. { "ipm", 0x22, INSTR_RRE_R0 },
  761. { "ivsk", 0x23, INSTR_RRE_RR },
  762. { "iac", 0x24, INSTR_RRE_R0 },
  763. { "ssar", 0x25, INSTR_RRE_R0 },
  764. { "epar", 0x26, INSTR_RRE_R0 },
  765. { "esar", 0x27, INSTR_RRE_R0 },
  766. { "pt", 0x28, INSTR_RRE_RR },
  767. { "iske", 0x29, INSTR_RRE_RR },
  768. { "rrbe", 0x2a, INSTR_RRE_RR },
  769. { "sske", 0x2b, INSTR_RRF_M0RR },
  770. { "tb", 0x2c, INSTR_RRE_0R },
  771. { "dxr", 0x2d, INSTR_RRE_FF },
  772. { "pgin", 0x2e, INSTR_RRE_RR },
  773. { "pgout", 0x2f, INSTR_RRE_RR },
  774. { "csch", 0x30, INSTR_S_00 },
  775. { "hsch", 0x31, INSTR_S_00 },
  776. { "msch", 0x32, INSTR_S_RD },
  777. { "ssch", 0x33, INSTR_S_RD },
  778. { "stsch", 0x34, INSTR_S_RD },
  779. { "tsch", 0x35, INSTR_S_RD },
  780. { "tpi", 0x36, INSTR_S_RD },
  781. { "sal", 0x37, INSTR_S_00 },
  782. { "rsch", 0x38, INSTR_S_00 },
  783. { "stcrw", 0x39, INSTR_S_RD },
  784. { "stcps", 0x3a, INSTR_S_RD },
  785. { "rchp", 0x3b, INSTR_S_00 },
  786. { "schm", 0x3c, INSTR_S_00 },
  787. { "bakr", 0x40, INSTR_RRE_RR },
  788. { "cksm", 0x41, INSTR_RRE_RR },
  789. { "sqdr", 0x44, INSTR_RRE_FF },
  790. { "sqer", 0x45, INSTR_RRE_FF },
  791. { "stura", 0x46, INSTR_RRE_RR },
  792. { "msta", 0x47, INSTR_RRE_R0 },
  793. { "palb", 0x48, INSTR_RRE_00 },
  794. { "ereg", 0x49, INSTR_RRE_RR },
  795. { "esta", 0x4a, INSTR_RRE_RR },
  796. { "lura", 0x4b, INSTR_RRE_RR },
  797. { "tar", 0x4c, INSTR_RRE_AR },
  798. { "cpya", 0x4d, INSTR_RRE_AA },
  799. { "sar", 0x4e, INSTR_RRE_AR },
  800. { "ear", 0x4f, INSTR_RRE_RA },
  801. { "csp", 0x50, INSTR_RRE_RR },
  802. { "msr", 0x52, INSTR_RRE_RR },
  803. { "mvpg", 0x54, INSTR_RRE_RR },
  804. { "mvst", 0x55, INSTR_RRE_RR },
  805. { "cuse", 0x57, INSTR_RRE_RR },
  806. { "bsg", 0x58, INSTR_RRE_RR },
  807. { "bsa", 0x5a, INSTR_RRE_RR },
  808. { "clst", 0x5d, INSTR_RRE_RR },
  809. { "srst", 0x5e, INSTR_RRE_RR },
  810. { "cmpsc", 0x63, INSTR_RRE_RR },
  811. { "siga", 0x74, INSTR_S_RD },
  812. { "xsch", 0x76, INSTR_S_00 },
  813. { "rp", 0x77, INSTR_S_RD },
  814. { "stcke", 0x78, INSTR_S_RD },
  815. { "sacf", 0x79, INSTR_S_RD },
  816. { "stsi", 0x7d, INSTR_S_RD },
  817. { "spp", 0x80, INSTR_S_RD },
  818. { "srnm", 0x99, INSTR_S_RD },
  819. { "stfpc", 0x9c, INSTR_S_RD },
  820. { "lfpc", 0x9d, INSTR_S_RD },
  821. { "tre", 0xa5, INSTR_RRE_RR },
  822. { "cuutf", 0xa6, INSTR_RRF_M0RR },
  823. { "cutfu", 0xa7, INSTR_RRF_M0RR },
  824. { "stfl", 0xb1, INSTR_S_RD },
  825. { "trap4", 0xff, INSTR_S_RD },
  826. { "", 0, INSTR_INVALID }
  827. };
  828. static struct insn opcode_b3[] = {
  829. #ifdef CONFIG_64BIT
  830. { "maylr", 0x38, INSTR_RRF_F0FF },
  831. { "mylr", 0x39, INSTR_RRF_F0FF },
  832. { "mayr", 0x3a, INSTR_RRF_F0FF },
  833. { "myr", 0x3b, INSTR_RRF_F0FF },
  834. { "mayhr", 0x3c, INSTR_RRF_F0FF },
  835. { "myhr", 0x3d, INSTR_RRF_F0FF },
  836. { "lpdfr", 0x70, INSTR_RRE_FF },
  837. { "lndfr", 0x71, INSTR_RRE_FF },
  838. { "cpsdr", 0x72, INSTR_RRF_F0FF2 },
  839. { "lcdfr", 0x73, INSTR_RRE_FF },
  840. { "sfasr", 0x85, INSTR_RRE_R0 },
  841. { { 0, LONG_INSN_CELFBR }, 0x90, INSTR_RRF_UUFR },
  842. { { 0, LONG_INSN_CDLFBR }, 0x91, INSTR_RRF_UUFR },
  843. { { 0, LONG_INSN_CXLFBR }, 0x92, INSTR_RRF_UURF },
  844. { { 0, LONG_INSN_CEFBRA }, 0x94, INSTR_RRF_UUFR },
  845. { { 0, LONG_INSN_CDFBRA }, 0x95, INSTR_RRF_UUFR },
  846. { { 0, LONG_INSN_CXFBRA }, 0x96, INSTR_RRF_UURF },
  847. { { 0, LONG_INSN_CFEBRA }, 0x98, INSTR_RRF_UURF },
  848. { { 0, LONG_INSN_CFDBRA }, 0x99, INSTR_RRF_UURF },
  849. { { 0, LONG_INSN_CFXBRA }, 0x9a, INSTR_RRF_UUFR },
  850. { { 0, LONG_INSN_CLFEBR }, 0x9c, INSTR_RRF_UURF },
  851. { { 0, LONG_INSN_CLFDBR }, 0x9d, INSTR_RRF_UURF },
  852. { { 0, LONG_INSN_CLFXBR }, 0x9e, INSTR_RRF_UUFR },
  853. { { 0, LONG_INSN_CELGBR }, 0xa0, INSTR_RRF_UUFR },
  854. { { 0, LONG_INSN_CDLGBR }, 0xa1, INSTR_RRF_UUFR },
  855. { { 0, LONG_INSN_CXLGBR }, 0xa2, INSTR_RRF_UURF },
  856. { { 0, LONG_INSN_CEGBRA }, 0xa4, INSTR_RRF_UUFR },
  857. { { 0, LONG_INSN_CDGBRA }, 0xa5, INSTR_RRF_UUFR },
  858. { { 0, LONG_INSN_CXGBRA }, 0xa6, INSTR_RRF_UURF },
  859. { { 0, LONG_INSN_CGEBRA }, 0xa8, INSTR_RRF_UURF },
  860. { { 0, LONG_INSN_CGDBRA }, 0xa9, INSTR_RRF_UURF },
  861. { { 0, LONG_INSN_CGXBRA }, 0xaa, INSTR_RRF_UUFR },
  862. { { 0, LONG_INSN_CLGEBR }, 0xac, INSTR_RRF_UURF },
  863. { { 0, LONG_INSN_CLGDBR }, 0xad, INSTR_RRF_UURF },
  864. { { 0, LONG_INSN_CLGXBR }, 0xae, INSTR_RRF_UUFR },
  865. { "ldgr", 0xc1, INSTR_RRE_FR },
  866. { "cegr", 0xc4, INSTR_RRE_FR },
  867. { "cdgr", 0xc5, INSTR_RRE_FR },
  868. { "cxgr", 0xc6, INSTR_RRE_FR },
  869. { "cger", 0xc8, INSTR_RRF_U0RF },
  870. { "cgdr", 0xc9, INSTR_RRF_U0RF },
  871. { "cgxr", 0xca, INSTR_RRF_U0RF },
  872. { "lgdr", 0xcd, INSTR_RRE_RF },
  873. { "mdtra", 0xd0, INSTR_RRF_FUFF2 },
  874. { "ddtra", 0xd1, INSTR_RRF_FUFF2 },
  875. { "adtra", 0xd2, INSTR_RRF_FUFF2 },
  876. { "sdtra", 0xd3, INSTR_RRF_FUFF2 },
  877. { "ldetr", 0xd4, INSTR_RRF_0UFF },
  878. { "ledtr", 0xd5, INSTR_RRF_UUFF },
  879. { "ltdtr", 0xd6, INSTR_RRE_FF },
  880. { "fidtr", 0xd7, INSTR_RRF_UUFF },
  881. { "mxtra", 0xd8, INSTR_RRF_FUFF2 },
  882. { "dxtra", 0xd9, INSTR_RRF_FUFF2 },
  883. { "axtra", 0xda, INSTR_RRF_FUFF2 },
  884. { "sxtra", 0xdb, INSTR_RRF_FUFF2 },
  885. { "lxdtr", 0xdc, INSTR_RRF_0UFF },
  886. { "ldxtr", 0xdd, INSTR_RRF_UUFF },
  887. { "ltxtr", 0xde, INSTR_RRE_FF },
  888. { "fixtr", 0xdf, INSTR_RRF_UUFF },
  889. { "kdtr", 0xe0, INSTR_RRE_FF },
  890. { { 0, LONG_INSN_CGDTRA }, 0xe1, INSTR_RRF_UURF },
  891. { "cudtr", 0xe2, INSTR_RRE_RF },
  892. { "csdtr", 0xe3, INSTR_RRE_RF },
  893. { "cdtr", 0xe4, INSTR_RRE_FF },
  894. { "eedtr", 0xe5, INSTR_RRE_RF },
  895. { "esdtr", 0xe7, INSTR_RRE_RF },
  896. { "kxtr", 0xe8, INSTR_RRE_FF },
  897. { { 0, LONG_INSN_CGXTRA }, 0xe9, INSTR_RRF_UUFR },
  898. { "cuxtr", 0xea, INSTR_RRE_RF },
  899. { "csxtr", 0xeb, INSTR_RRE_RF },
  900. { "cxtr", 0xec, INSTR_RRE_FF },
  901. { "eextr", 0xed, INSTR_RRE_RF },
  902. { "esxtr", 0xef, INSTR_RRE_RF },
  903. { { 0, LONG_INSN_CDGTRA }, 0xf1, INSTR_RRF_UUFR },
  904. { "cdutr", 0xf2, INSTR_RRE_FR },
  905. { "cdstr", 0xf3, INSTR_RRE_FR },
  906. { "cedtr", 0xf4, INSTR_RRE_FF },
  907. { "qadtr", 0xf5, INSTR_RRF_FUFF },
  908. { "iedtr", 0xf6, INSTR_RRF_F0FR },
  909. { "rrdtr", 0xf7, INSTR_RRF_FFRU },
  910. { { 0, LONG_INSN_CXGTRA }, 0xf9, INSTR_RRF_UURF },
  911. { "cxutr", 0xfa, INSTR_RRE_FR },
  912. { "cxstr", 0xfb, INSTR_RRE_FR },
  913. { "cextr", 0xfc, INSTR_RRE_FF },
  914. { "qaxtr", 0xfd, INSTR_RRF_FUFF },
  915. { "iextr", 0xfe, INSTR_RRF_F0FR },
  916. { "rrxtr", 0xff, INSTR_RRF_FFRU },
  917. #endif
  918. { "lpebr", 0x00, INSTR_RRE_FF },
  919. { "lnebr", 0x01, INSTR_RRE_FF },
  920. { "ltebr", 0x02, INSTR_RRE_FF },
  921. { "lcebr", 0x03, INSTR_RRE_FF },
  922. { "ldebr", 0x04, INSTR_RRE_FF },
  923. { "lxdbr", 0x05, INSTR_RRE_FF },
  924. { "lxebr", 0x06, INSTR_RRE_FF },
  925. { "mxdbr", 0x07, INSTR_RRE_FF },
  926. { "kebr", 0x08, INSTR_RRE_FF },
  927. { "cebr", 0x09, INSTR_RRE_FF },
  928. { "aebr", 0x0a, INSTR_RRE_FF },
  929. { "sebr", 0x0b, INSTR_RRE_FF },
  930. { "mdebr", 0x0c, INSTR_RRE_FF },
  931. { "debr", 0x0d, INSTR_RRE_FF },
  932. { "maebr", 0x0e, INSTR_RRF_F0FF },
  933. { "msebr", 0x0f, INSTR_RRF_F0FF },
  934. { "lpdbr", 0x10, INSTR_RRE_FF },
  935. { "lndbr", 0x11, INSTR_RRE_FF },
  936. { "ltdbr", 0x12, INSTR_RRE_FF },
  937. { "lcdbr", 0x13, INSTR_RRE_FF },
  938. { "sqebr", 0x14, INSTR_RRE_FF },
  939. { "sqdbr", 0x15, INSTR_RRE_FF },
  940. { "sqxbr", 0x16, INSTR_RRE_FF },
  941. { "meebr", 0x17, INSTR_RRE_FF },
  942. { "kdbr", 0x18, INSTR_RRE_FF },
  943. { "cdbr", 0x19, INSTR_RRE_FF },
  944. { "adbr", 0x1a, INSTR_RRE_FF },
  945. { "sdbr", 0x1b, INSTR_RRE_FF },
  946. { "mdbr", 0x1c, INSTR_RRE_FF },
  947. { "ddbr", 0x1d, INSTR_RRE_FF },
  948. { "madbr", 0x1e, INSTR_RRF_F0FF },
  949. { "msdbr", 0x1f, INSTR_RRF_F0FF },
  950. { "lder", 0x24, INSTR_RRE_FF },
  951. { "lxdr", 0x25, INSTR_RRE_FF },
  952. { "lxer", 0x26, INSTR_RRE_FF },
  953. { "maer", 0x2e, INSTR_RRF_F0FF },
  954. { "mser", 0x2f, INSTR_RRF_F0FF },
  955. { "sqxr", 0x36, INSTR_RRE_FF },
  956. { "meer", 0x37, INSTR_RRE_FF },
  957. { "madr", 0x3e, INSTR_RRF_F0FF },
  958. { "msdr", 0x3f, INSTR_RRF_F0FF },
  959. { "lpxbr", 0x40, INSTR_RRE_FF },
  960. { "lnxbr", 0x41, INSTR_RRE_FF },
  961. { "ltxbr", 0x42, INSTR_RRE_FF },
  962. { "lcxbr", 0x43, INSTR_RRE_FF },
  963. { { 0, LONG_INSN_LEDBRA }, 0x44, INSTR_RRF_UUFF },
  964. { { 0, LONG_INSN_LDXBRA }, 0x45, INSTR_RRF_UUFF },
  965. { { 0, LONG_INSN_LEXBRA }, 0x46, INSTR_RRF_UUFF },
  966. { { 0, LONG_INSN_FIXBRA }, 0x47, INSTR_RRF_UUFF },
  967. { "kxbr", 0x48, INSTR_RRE_FF },
  968. { "cxbr", 0x49, INSTR_RRE_FF },
  969. { "axbr", 0x4a, INSTR_RRE_FF },
  970. { "sxbr", 0x4b, INSTR_RRE_FF },
  971. { "mxbr", 0x4c, INSTR_RRE_FF },
  972. { "dxbr", 0x4d, INSTR_RRE_FF },
  973. { "tbedr", 0x50, INSTR_RRF_U0FF },
  974. { "tbdr", 0x51, INSTR_RRF_U0FF },
  975. { "diebr", 0x53, INSTR_RRF_FUFF },
  976. { { 0, LONG_INSN_FIEBRA }, 0x57, INSTR_RRF_UUFF },
  977. { "thder", 0x58, INSTR_RRE_FF },
  978. { "thdr", 0x59, INSTR_RRE_FF },
  979. { "didbr", 0x5b, INSTR_RRF_FUFF },
  980. { { 0, LONG_INSN_FIDBRA }, 0x5f, INSTR_RRF_UUFF },
  981. { "lpxr", 0x60, INSTR_RRE_FF },
  982. { "lnxr", 0x61, INSTR_RRE_FF },
  983. { "ltxr", 0x62, INSTR_RRE_FF },
  984. { "lcxr", 0x63, INSTR_RRE_FF },
  985. { "lxr", 0x65, INSTR_RRE_FF },
  986. { "lexr", 0x66, INSTR_RRE_FF },
  987. { "fixr", 0x67, INSTR_RRE_FF },
  988. { "cxr", 0x69, INSTR_RRE_FF },
  989. { "lzer", 0x74, INSTR_RRE_F0 },
  990. { "lzdr", 0x75, INSTR_RRE_F0 },
  991. { "lzxr", 0x76, INSTR_RRE_F0 },
  992. { "fier", 0x77, INSTR_RRE_FF },
  993. { "fidr", 0x7f, INSTR_RRE_FF },
  994. { "sfpc", 0x84, INSTR_RRE_RR_OPT },
  995. { "efpc", 0x8c, INSTR_RRE_RR_OPT },
  996. { "cefbr", 0x94, INSTR_RRE_RF },
  997. { "cdfbr", 0x95, INSTR_RRE_RF },
  998. { "cxfbr", 0x96, INSTR_RRE_RF },
  999. { "cfebr", 0x98, INSTR_RRF_U0RF },
  1000. { "cfdbr", 0x99, INSTR_RRF_U0RF },
  1001. { "cfxbr", 0x9a, INSTR_RRF_U0RF },
  1002. { "cefr", 0xb4, INSTR_RRE_FR },
  1003. { "cdfr", 0xb5, INSTR_RRE_FR },
  1004. { "cxfr", 0xb6, INSTR_RRE_FR },
  1005. { "cfer", 0xb8, INSTR_RRF_U0RF },
  1006. { "cfdr", 0xb9, INSTR_RRF_U0RF },
  1007. { "cfxr", 0xba, INSTR_RRF_U0RF },
  1008. { "", 0, INSTR_INVALID }
  1009. };
  1010. static struct insn opcode_b9[] = {
  1011. #ifdef CONFIG_64BIT
  1012. { "lpgr", 0x00, INSTR_RRE_RR },
  1013. { "lngr", 0x01, INSTR_RRE_RR },
  1014. { "ltgr", 0x02, INSTR_RRE_RR },
  1015. { "lcgr", 0x03, INSTR_RRE_RR },
  1016. { "lgr", 0x04, INSTR_RRE_RR },
  1017. { "lurag", 0x05, INSTR_RRE_RR },
  1018. { "lgbr", 0x06, INSTR_RRE_RR },
  1019. { "lghr", 0x07, INSTR_RRE_RR },
  1020. { "agr", 0x08, INSTR_RRE_RR },
  1021. { "sgr", 0x09, INSTR_RRE_RR },
  1022. { "algr", 0x0a, INSTR_RRE_RR },
  1023. { "slgr", 0x0b, INSTR_RRE_RR },
  1024. { "msgr", 0x0c, INSTR_RRE_RR },
  1025. { "dsgr", 0x0d, INSTR_RRE_RR },
  1026. { "eregg", 0x0e, INSTR_RRE_RR },
  1027. { "lrvgr", 0x0f, INSTR_RRE_RR },
  1028. { "lpgfr", 0x10, INSTR_RRE_RR },
  1029. { "lngfr", 0x11, INSTR_RRE_RR },
  1030. { "ltgfr", 0x12, INSTR_RRE_RR },
  1031. { "lcgfr", 0x13, INSTR_RRE_RR },
  1032. { "lgfr", 0x14, INSTR_RRE_RR },
  1033. { "llgfr", 0x16, INSTR_RRE_RR },
  1034. { "llgtr", 0x17, INSTR_RRE_RR },
  1035. { "agfr", 0x18, INSTR_RRE_RR },
  1036. { "sgfr", 0x19, INSTR_RRE_RR },
  1037. { "algfr", 0x1a, INSTR_RRE_RR },
  1038. { "slgfr", 0x1b, INSTR_RRE_RR },
  1039. { "msgfr", 0x1c, INSTR_RRE_RR },
  1040. { "dsgfr", 0x1d, INSTR_RRE_RR },
  1041. { "cgr", 0x20, INSTR_RRE_RR },
  1042. { "clgr", 0x21, INSTR_RRE_RR },
  1043. { "sturg", 0x25, INSTR_RRE_RR },
  1044. { "lbr", 0x26, INSTR_RRE_RR },
  1045. { "lhr", 0x27, INSTR_RRE_RR },
  1046. { "cgfr", 0x30, INSTR_RRE_RR },
  1047. { "clgfr", 0x31, INSTR_RRE_RR },
  1048. { "cfdtr", 0x41, INSTR_RRF_UURF },
  1049. { { 0, LONG_INSN_CLGDTR }, 0x42, INSTR_RRF_UURF },
  1050. { { 0, LONG_INSN_CLFDTR }, 0x43, INSTR_RRF_UURF },
  1051. { "bctgr", 0x46, INSTR_RRE_RR },
  1052. { "cfxtr", 0x49, INSTR_RRF_UURF },
  1053. { { 0, LONG_INSN_CLGXTR }, 0x4a, INSTR_RRF_UUFR },
  1054. { { 0, LONG_INSN_CLFXTR }, 0x4b, INSTR_RRF_UUFR },
  1055. { "cdftr", 0x51, INSTR_RRF_UUFR },
  1056. { { 0, LONG_INSN_CDLGTR }, 0x52, INSTR_RRF_UUFR },
  1057. { { 0, LONG_INSN_CDLFTR }, 0x53, INSTR_RRF_UUFR },
  1058. { "cxftr", 0x59, INSTR_RRF_UURF },
  1059. { { 0, LONG_INSN_CXLGTR }, 0x5a, INSTR_RRF_UURF },
  1060. { { 0, LONG_INSN_CXLFTR }, 0x5b, INSTR_RRF_UUFR },
  1061. { "cgrt", 0x60, INSTR_RRF_U0RR },
  1062. { "clgrt", 0x61, INSTR_RRF_U0RR },
  1063. { "crt", 0x72, INSTR_RRF_U0RR },
  1064. { "clrt", 0x73, INSTR_RRF_U0RR },
  1065. { "ngr", 0x80, INSTR_RRE_RR },
  1066. { "ogr", 0x81, INSTR_RRE_RR },
  1067. { "xgr", 0x82, INSTR_RRE_RR },
  1068. { "flogr", 0x83, INSTR_RRE_RR },
  1069. { "llgcr", 0x84, INSTR_RRE_RR },
  1070. { "llghr", 0x85, INSTR_RRE_RR },
  1071. { "mlgr", 0x86, INSTR_RRE_RR },
  1072. { "dlgr", 0x87, INSTR_RRE_RR },
  1073. { "alcgr", 0x88, INSTR_RRE_RR },
  1074. { "slbgr", 0x89, INSTR_RRE_RR },
  1075. { "cspg", 0x8a, INSTR_RRE_RR },
  1076. { "idte", 0x8e, INSTR_RRF_R0RR },
  1077. { "crdte", 0x8f, INSTR_RRF_RMRR },
  1078. { "llcr", 0x94, INSTR_RRE_RR },
  1079. { "llhr", 0x95, INSTR_RRE_RR },
  1080. { "esea", 0x9d, INSTR_RRE_R0 },
  1081. { "ptf", 0xa2, INSTR_RRE_R0 },
  1082. { "lptea", 0xaa, INSTR_RRF_RURR },
  1083. { "rrbm", 0xae, INSTR_RRE_RR },
  1084. { "pfmf", 0xaf, INSTR_RRE_RR },
  1085. { "cu14", 0xb0, INSTR_RRF_M0RR },
  1086. { "cu24", 0xb1, INSTR_RRF_M0RR },
  1087. { "cu41", 0xb2, INSTR_RRE_RR },
  1088. { "cu42", 0xb3, INSTR_RRE_RR },
  1089. { "trtre", 0xbd, INSTR_RRF_M0RR },
  1090. { "srstu", 0xbe, INSTR_RRE_RR },
  1091. { "trte", 0xbf, INSTR_RRF_M0RR },
  1092. { "ahhhr", 0xc8, INSTR_RRF_R0RR2 },
  1093. { "shhhr", 0xc9, INSTR_RRF_R0RR2 },
  1094. { { 0, LONG_INSN_ALHHHR }, 0xca, INSTR_RRF_R0RR2 },
  1095. { { 0, LONG_INSN_SLHHHR }, 0xcb, INSTR_RRF_R0RR2 },
  1096. { "chhr", 0xcd, INSTR_RRE_RR },
  1097. { "clhhr", 0xcf, INSTR_RRE_RR },
  1098. { "ahhlr", 0xd8, INSTR_RRF_R0RR2 },
  1099. { "shhlr", 0xd9, INSTR_RRF_R0RR2 },
  1100. { { 0, LONG_INSN_ALHHLR }, 0xda, INSTR_RRF_R0RR2 },
  1101. { { 0, LONG_INSN_SLHHLR }, 0xdb, INSTR_RRF_R0RR2 },
  1102. { "chlr", 0xdd, INSTR_RRE_RR },
  1103. { "clhlr", 0xdf, INSTR_RRE_RR },
  1104. { { 0, LONG_INSN_POPCNT }, 0xe1, INSTR_RRE_RR },
  1105. { "locgr", 0xe2, INSTR_RRF_M0RR },
  1106. { "ngrk", 0xe4, INSTR_RRF_R0RR2 },
  1107. { "ogrk", 0xe6, INSTR_RRF_R0RR2 },
  1108. { "xgrk", 0xe7, INSTR_RRF_R0RR2 },
  1109. { "agrk", 0xe8, INSTR_RRF_R0RR2 },
  1110. { "sgrk", 0xe9, INSTR_RRF_R0RR2 },
  1111. { "algrk", 0xea, INSTR_RRF_R0RR2 },
  1112. { "slgrk", 0xeb, INSTR_RRF_R0RR2 },
  1113. { "locr", 0xf2, INSTR_RRF_M0RR },
  1114. { "nrk", 0xf4, INSTR_RRF_R0RR2 },
  1115. { "ork", 0xf6, INSTR_RRF_R0RR2 },
  1116. { "xrk", 0xf7, INSTR_RRF_R0RR2 },
  1117. { "ark", 0xf8, INSTR_RRF_R0RR2 },
  1118. { "srk", 0xf9, INSTR_RRF_R0RR2 },
  1119. { "alrk", 0xfa, INSTR_RRF_R0RR2 },
  1120. { "slrk", 0xfb, INSTR_RRF_R0RR2 },
  1121. #endif
  1122. { "kmac", 0x1e, INSTR_RRE_RR },
  1123. { "lrvr", 0x1f, INSTR_RRE_RR },
  1124. { "km", 0x2e, INSTR_RRE_RR },
  1125. { "kmc", 0x2f, INSTR_RRE_RR },
  1126. { "kimd", 0x3e, INSTR_RRE_RR },
  1127. { "klmd", 0x3f, INSTR_RRE_RR },
  1128. { "epsw", 0x8d, INSTR_RRE_RR },
  1129. { "trtt", 0x90, INSTR_RRF_M0RR },
  1130. { "trto", 0x91, INSTR_RRF_M0RR },
  1131. { "trot", 0x92, INSTR_RRF_M0RR },
  1132. { "troo", 0x93, INSTR_RRF_M0RR },
  1133. { "mlr", 0x96, INSTR_RRE_RR },
  1134. { "dlr", 0x97, INSTR_RRE_RR },
  1135. { "alcr", 0x98, INSTR_RRE_RR },
  1136. { "slbr", 0x99, INSTR_RRE_RR },
  1137. { "", 0, INSTR_INVALID }
  1138. };
  1139. static struct insn opcode_c0[] = {
  1140. #ifdef CONFIG_64BIT
  1141. { "lgfi", 0x01, INSTR_RIL_RI },
  1142. { "xihf", 0x06, INSTR_RIL_RU },
  1143. { "xilf", 0x07, INSTR_RIL_RU },
  1144. { "iihf", 0x08, INSTR_RIL_RU },
  1145. { "iilf", 0x09, INSTR_RIL_RU },
  1146. { "nihf", 0x0a, INSTR_RIL_RU },
  1147. { "nilf", 0x0b, INSTR_RIL_RU },
  1148. { "oihf", 0x0c, INSTR_RIL_RU },
  1149. { "oilf", 0x0d, INSTR_RIL_RU },
  1150. { "llihf", 0x0e, INSTR_RIL_RU },
  1151. { "llilf", 0x0f, INSTR_RIL_RU },
  1152. #endif
  1153. { "larl", 0x00, INSTR_RIL_RP },
  1154. { "brcl", 0x04, INSTR_RIL_UP },
  1155. { "brasl", 0x05, INSTR_RIL_RP },
  1156. { "", 0, INSTR_INVALID }
  1157. };
  1158. static struct insn opcode_c2[] = {
  1159. #ifdef CONFIG_64BIT
  1160. { "msgfi", 0x00, INSTR_RIL_RI },
  1161. { "msfi", 0x01, INSTR_RIL_RI },
  1162. { "slgfi", 0x04, INSTR_RIL_RU },
  1163. { "slfi", 0x05, INSTR_RIL_RU },
  1164. { "agfi", 0x08, INSTR_RIL_RI },
  1165. { "afi", 0x09, INSTR_RIL_RI },
  1166. { "algfi", 0x0a, INSTR_RIL_RU },
  1167. { "alfi", 0x0b, INSTR_RIL_RU },
  1168. { "cgfi", 0x0c, INSTR_RIL_RI },
  1169. { "cfi", 0x0d, INSTR_RIL_RI },
  1170. { "clgfi", 0x0e, INSTR_RIL_RU },
  1171. { "clfi", 0x0f, INSTR_RIL_RU },
  1172. #endif
  1173. { "", 0, INSTR_INVALID }
  1174. };
  1175. static struct insn opcode_c4[] = {
  1176. #ifdef CONFIG_64BIT
  1177. { "llhrl", 0x02, INSTR_RIL_RP },
  1178. { "lghrl", 0x04, INSTR_RIL_RP },
  1179. { "lhrl", 0x05, INSTR_RIL_RP },
  1180. { { 0, LONG_INSN_LLGHRL }, 0x06, INSTR_RIL_RP },
  1181. { "sthrl", 0x07, INSTR_RIL_RP },
  1182. { "lgrl", 0x08, INSTR_RIL_RP },
  1183. { "stgrl", 0x0b, INSTR_RIL_RP },
  1184. { "lgfrl", 0x0c, INSTR_RIL_RP },
  1185. { "lrl", 0x0d, INSTR_RIL_RP },
  1186. { { 0, LONG_INSN_LLGFRL }, 0x0e, INSTR_RIL_RP },
  1187. { "strl", 0x0f, INSTR_RIL_RP },
  1188. #endif
  1189. { "", 0, INSTR_INVALID }
  1190. };
  1191. static struct insn opcode_c6[] = {
  1192. #ifdef CONFIG_64BIT
  1193. { "exrl", 0x00, INSTR_RIL_RP },
  1194. { "pfdrl", 0x02, INSTR_RIL_UP },
  1195. { "cghrl", 0x04, INSTR_RIL_RP },
  1196. { "chrl", 0x05, INSTR_RIL_RP },
  1197. { { 0, LONG_INSN_CLGHRL }, 0x06, INSTR_RIL_RP },
  1198. { "clhrl", 0x07, INSTR_RIL_RP },
  1199. { "cgrl", 0x08, INSTR_RIL_RP },
  1200. { "clgrl", 0x0a, INSTR_RIL_RP },
  1201. { "cgfrl", 0x0c, INSTR_RIL_RP },
  1202. { "crl", 0x0d, INSTR_RIL_RP },
  1203. { { 0, LONG_INSN_CLGFRL }, 0x0e, INSTR_RIL_RP },
  1204. { "clrl", 0x0f, INSTR_RIL_RP },
  1205. #endif
  1206. { "", 0, INSTR_INVALID }
  1207. };
  1208. static struct insn opcode_c8[] = {
  1209. #ifdef CONFIG_64BIT
  1210. { "mvcos", 0x00, INSTR_SSF_RRDRD },
  1211. { "ectg", 0x01, INSTR_SSF_RRDRD },
  1212. { "csst", 0x02, INSTR_SSF_RRDRD },
  1213. { "lpd", 0x04, INSTR_SSF_RRDRD2 },
  1214. { "lpdg", 0x05, INSTR_SSF_RRDRD2 },
  1215. #endif
  1216. { "", 0, INSTR_INVALID }
  1217. };
  1218. static struct insn opcode_cc[] = {
  1219. #ifdef CONFIG_64BIT
  1220. { "brcth", 0x06, INSTR_RIL_RP },
  1221. { "aih", 0x08, INSTR_RIL_RI },
  1222. { "alsih", 0x0a, INSTR_RIL_RI },
  1223. { { 0, LONG_INSN_ALSIHN }, 0x0b, INSTR_RIL_RI },
  1224. { "cih", 0x0d, INSTR_RIL_RI },
  1225. { "clih", 0x0f, INSTR_RIL_RI },
  1226. #endif
  1227. { "", 0, INSTR_INVALID }
  1228. };
  1229. static struct insn opcode_e3[] = {
  1230. #ifdef CONFIG_64BIT
  1231. { "ltg", 0x02, INSTR_RXY_RRRD },
  1232. { "lrag", 0x03, INSTR_RXY_RRRD },
  1233. { "lg", 0x04, INSTR_RXY_RRRD },
  1234. { "cvby", 0x06, INSTR_RXY_RRRD },
  1235. { "ag", 0x08, INSTR_RXY_RRRD },
  1236. { "sg", 0x09, INSTR_RXY_RRRD },
  1237. { "alg", 0x0a, INSTR_RXY_RRRD },
  1238. { "slg", 0x0b, INSTR_RXY_RRRD },
  1239. { "msg", 0x0c, INSTR_RXY_RRRD },
  1240. { "dsg", 0x0d, INSTR_RXY_RRRD },
  1241. { "cvbg", 0x0e, INSTR_RXY_RRRD },
  1242. { "lrvg", 0x0f, INSTR_RXY_RRRD },
  1243. { "lt", 0x12, INSTR_RXY_RRRD },
  1244. { "lray", 0x13, INSTR_RXY_RRRD },
  1245. { "lgf", 0x14, INSTR_RXY_RRRD },
  1246. { "lgh", 0x15, INSTR_RXY_RRRD },
  1247. { "llgf", 0x16, INSTR_RXY_RRRD },
  1248. { "llgt", 0x17, INSTR_RXY_RRRD },
  1249. { "agf", 0x18, INSTR_RXY_RRRD },
  1250. { "sgf", 0x19, INSTR_RXY_RRRD },
  1251. { "algf", 0x1a, INSTR_RXY_RRRD },
  1252. { "slgf", 0x1b, INSTR_RXY_RRRD },
  1253. { "msgf", 0x1c, INSTR_RXY_RRRD },
  1254. { "dsgf", 0x1d, INSTR_RXY_RRRD },
  1255. { "cg", 0x20, INSTR_RXY_RRRD },
  1256. { "clg", 0x21, INSTR_RXY_RRRD },
  1257. { "stg", 0x24, INSTR_RXY_RRRD },
  1258. { "ntstg", 0x25, INSTR_RXY_RRRD },
  1259. { "cvdy", 0x26, INSTR_RXY_RRRD },
  1260. { "cvdg", 0x2e, INSTR_RXY_RRRD },
  1261. { "strvg", 0x2f, INSTR_RXY_RRRD },
  1262. { "cgf", 0x30, INSTR_RXY_RRRD },
  1263. { "clgf", 0x31, INSTR_RXY_RRRD },
  1264. { "ltgf", 0x32, INSTR_RXY_RRRD },
  1265. { "cgh", 0x34, INSTR_RXY_RRRD },
  1266. { "pfd", 0x36, INSTR_RXY_URRD },
  1267. { "strvh", 0x3f, INSTR_RXY_RRRD },
  1268. { "bctg", 0x46, INSTR_RXY_RRRD },
  1269. { "sty", 0x50, INSTR_RXY_RRRD },
  1270. { "msy", 0x51, INSTR_RXY_RRRD },
  1271. { "ny", 0x54, INSTR_RXY_RRRD },
  1272. { "cly", 0x55, INSTR_RXY_RRRD },
  1273. { "oy", 0x56, INSTR_RXY_RRRD },
  1274. { "xy", 0x57, INSTR_RXY_RRRD },
  1275. { "ly", 0x58, INSTR_RXY_RRRD },
  1276. { "cy", 0x59, INSTR_RXY_RRRD },
  1277. { "ay", 0x5a, INSTR_RXY_RRRD },
  1278. { "sy", 0x5b, INSTR_RXY_RRRD },
  1279. { "mfy", 0x5c, INSTR_RXY_RRRD },
  1280. { "aly", 0x5e, INSTR_RXY_RRRD },
  1281. { "sly", 0x5f, INSTR_RXY_RRRD },
  1282. { "sthy", 0x70, INSTR_RXY_RRRD },
  1283. { "lay", 0x71, INSTR_RXY_RRRD },
  1284. { "stcy", 0x72, INSTR_RXY_RRRD },
  1285. { "icy", 0x73, INSTR_RXY_RRRD },
  1286. { "laey", 0x75, INSTR_RXY_RRRD },
  1287. { "lb", 0x76, INSTR_RXY_RRRD },
  1288. { "lgb", 0x77, INSTR_RXY_RRRD },
  1289. { "lhy", 0x78, INSTR_RXY_RRRD },
  1290. { "chy", 0x79, INSTR_RXY_RRRD },
  1291. { "ahy", 0x7a, INSTR_RXY_RRRD },
  1292. { "shy", 0x7b, INSTR_RXY_RRRD },
  1293. { "mhy", 0x7c, INSTR_RXY_RRRD },
  1294. { "ng", 0x80, INSTR_RXY_RRRD },
  1295. { "og", 0x81, INSTR_RXY_RRRD },
  1296. { "xg", 0x82, INSTR_RXY_RRRD },
  1297. { "lgat", 0x85, INSTR_RXY_RRRD },
  1298. { "mlg", 0x86, INSTR_RXY_RRRD },
  1299. { "dlg", 0x87, INSTR_RXY_RRRD },
  1300. { "alcg", 0x88, INSTR_RXY_RRRD },
  1301. { "slbg", 0x89, INSTR_RXY_RRRD },
  1302. { "stpq", 0x8e, INSTR_RXY_RRRD },
  1303. { "lpq", 0x8f, INSTR_RXY_RRRD },
  1304. { "llgc", 0x90, INSTR_RXY_RRRD },
  1305. { "llgh", 0x91, INSTR_RXY_RRRD },
  1306. { "llc", 0x94, INSTR_RXY_RRRD },
  1307. { "llh", 0x95, INSTR_RXY_RRRD },
  1308. { { 0, LONG_INSN_LLGTAT }, 0x9c, INSTR_RXY_RRRD },
  1309. { { 0, LONG_INSN_LLGFAT }, 0x9d, INSTR_RXY_RRRD },
  1310. { "lat", 0x9f, INSTR_RXY_RRRD },
  1311. { "lbh", 0xc0, INSTR_RXY_RRRD },
  1312. { "llch", 0xc2, INSTR_RXY_RRRD },
  1313. { "stch", 0xc3, INSTR_RXY_RRRD },
  1314. { "lhh", 0xc4, INSTR_RXY_RRRD },
  1315. { "llhh", 0xc6, INSTR_RXY_RRRD },
  1316. { "sthh", 0xc7, INSTR_RXY_RRRD },
  1317. { "lfhat", 0xc8, INSTR_RXY_RRRD },
  1318. { "lfh", 0xca, INSTR_RXY_RRRD },
  1319. { "stfh", 0xcb, INSTR_RXY_RRRD },
  1320. { "chf", 0xcd, INSTR_RXY_RRRD },
  1321. { "clhf", 0xcf, INSTR_RXY_RRRD },
  1322. #endif
  1323. { "lrv", 0x1e, INSTR_RXY_RRRD },
  1324. { "lrvh", 0x1f, INSTR_RXY_RRRD },
  1325. { "strv", 0x3e, INSTR_RXY_RRRD },
  1326. { "ml", 0x96, INSTR_RXY_RRRD },
  1327. { "dl", 0x97, INSTR_RXY_RRRD },
  1328. { "alc", 0x98, INSTR_RXY_RRRD },
  1329. { "slb", 0x99, INSTR_RXY_RRRD },
  1330. { "", 0, INSTR_INVALID }
  1331. };
  1332. static struct insn opcode_e5[] = {
  1333. #ifdef CONFIG_64BIT
  1334. { "strag", 0x02, INSTR_SSE_RDRD },
  1335. { "mvhhi", 0x44, INSTR_SIL_RDI },
  1336. { "mvghi", 0x48, INSTR_SIL_RDI },
  1337. { "mvhi", 0x4c, INSTR_SIL_RDI },
  1338. { "chhsi", 0x54, INSTR_SIL_RDI },
  1339. { { 0, LONG_INSN_CLHHSI }, 0x55, INSTR_SIL_RDU },
  1340. { "cghsi", 0x58, INSTR_SIL_RDI },
  1341. { { 0, LONG_INSN_CLGHSI }, 0x59, INSTR_SIL_RDU },
  1342. { "chsi", 0x5c, INSTR_SIL_RDI },
  1343. { { 0, LONG_INSN_CLFHSI }, 0x5d, INSTR_SIL_RDU },
  1344. { { 0, LONG_INSN_TBEGIN }, 0x60, INSTR_SIL_RDU },
  1345. { { 0, LONG_INSN_TBEGINC }, 0x61, INSTR_SIL_RDU },
  1346. #endif
  1347. { "lasp", 0x00, INSTR_SSE_RDRD },
  1348. { "tprot", 0x01, INSTR_SSE_RDRD },
  1349. { "mvcsk", 0x0e, INSTR_SSE_RDRD },
  1350. { "mvcdk", 0x0f, INSTR_SSE_RDRD },
  1351. { "", 0, INSTR_INVALID }
  1352. };
  1353. static struct insn opcode_eb[] = {
  1354. #ifdef CONFIG_64BIT
  1355. { "lmg", 0x04, INSTR_RSY_RRRD },
  1356. { "srag", 0x0a, INSTR_RSY_RRRD },
  1357. { "slag", 0x0b, INSTR_RSY_RRRD },
  1358. { "srlg", 0x0c, INSTR_RSY_RRRD },
  1359. { "sllg", 0x0d, INSTR_RSY_RRRD },
  1360. { "tracg", 0x0f, INSTR_RSY_RRRD },
  1361. { "csy", 0x14, INSTR_RSY_RRRD },
  1362. { "rllg", 0x1c, INSTR_RSY_RRRD },
  1363. { "clmh", 0x20, INSTR_RSY_RURD },
  1364. { "clmy", 0x21, INSTR_RSY_RURD },
  1365. { "clt", 0x23, INSTR_RSY_RURD },
  1366. { "stmg", 0x24, INSTR_RSY_RRRD },
  1367. { "stctg", 0x25, INSTR_RSY_CCRD },
  1368. { "stmh", 0x26, INSTR_RSY_RRRD },
  1369. { "clgt", 0x2b, INSTR_RSY_RURD },
  1370. { "stcmh", 0x2c, INSTR_RSY_RURD },
  1371. { "stcmy", 0x2d, INSTR_RSY_RURD },
  1372. { "lctlg", 0x2f, INSTR_RSY_CCRD },
  1373. { "csg", 0x30, INSTR_RSY_RRRD },
  1374. { "cdsy", 0x31, INSTR_RSY_RRRD },
  1375. { "cdsg", 0x3e, INSTR_RSY_RRRD },
  1376. { "bxhg", 0x44, INSTR_RSY_RRRD },
  1377. { "bxleg", 0x45, INSTR_RSY_RRRD },
  1378. { "ecag", 0x4c, INSTR_RSY_RRRD },
  1379. { "tmy", 0x51, INSTR_SIY_URD },
  1380. { "mviy", 0x52, INSTR_SIY_URD },
  1381. { "niy", 0x54, INSTR_SIY_URD },
  1382. { "cliy", 0x55, INSTR_SIY_URD },
  1383. { "oiy", 0x56, INSTR_SIY_URD },
  1384. { "xiy", 0x57, INSTR_SIY_URD },
  1385. { "asi", 0x6a, INSTR_SIY_IRD },
  1386. { "alsi", 0x6e, INSTR_SIY_IRD },
  1387. { "agsi", 0x7a, INSTR_SIY_IRD },
  1388. { "algsi", 0x7e, INSTR_SIY_IRD },
  1389. { "icmh", 0x80, INSTR_RSY_RURD },
  1390. { "icmy", 0x81, INSTR_RSY_RURD },
  1391. { "clclu", 0x8f, INSTR_RSY_RRRD },
  1392. { "stmy", 0x90, INSTR_RSY_RRRD },
  1393. { "lmh", 0x96, INSTR_RSY_RRRD },
  1394. { "lmy", 0x98, INSTR_RSY_RRRD },
  1395. { "lamy", 0x9a, INSTR_RSY_AARD },
  1396. { "stamy", 0x9b, INSTR_RSY_AARD },
  1397. { "srak", 0xdc, INSTR_RSY_RRRD },
  1398. { "slak", 0xdd, INSTR_RSY_RRRD },
  1399. { "srlk", 0xde, INSTR_RSY_RRRD },
  1400. { "sllk", 0xdf, INSTR_RSY_RRRD },
  1401. { "locg", 0xe2, INSTR_RSY_RDRM },
  1402. { "stocg", 0xe3, INSTR_RSY_RDRM },
  1403. { "lang", 0xe4, INSTR_RSY_RRRD },
  1404. { "laog", 0xe6, INSTR_RSY_RRRD },
  1405. { "laxg", 0xe7, INSTR_RSY_RRRD },
  1406. { "laag", 0xe8, INSTR_RSY_RRRD },
  1407. { "laalg", 0xea, INSTR_RSY_RRRD },
  1408. { "loc", 0xf2, INSTR_RSY_RDRM },
  1409. { "stoc", 0xf3, INSTR_RSY_RDRM },
  1410. { "lan", 0xf4, INSTR_RSY_RRRD },
  1411. { "lao", 0xf6, INSTR_RSY_RRRD },
  1412. { "lax", 0xf7, INSTR_RSY_RRRD },
  1413. { "laa", 0xf8, INSTR_RSY_RRRD },
  1414. { "laal", 0xfa, INSTR_RSY_RRRD },
  1415. { "lric", 0x60, INSTR_RSY_RDRM },
  1416. { "stric", 0x61, INSTR_RSY_RDRM },
  1417. { "mric", 0x62, INSTR_RSY_RDRM },
  1418. #endif
  1419. { "rll", 0x1d, INSTR_RSY_RRRD },
  1420. { "mvclu", 0x8e, INSTR_RSY_RRRD },
  1421. { "tp", 0xc0, INSTR_RSL_R0RD },
  1422. { "", 0, INSTR_INVALID }
  1423. };
  1424. static struct insn opcode_ec[] = {
  1425. #ifdef CONFIG_64BIT
  1426. { "brxhg", 0x44, INSTR_RIE_RRP },
  1427. { "brxlg", 0x45, INSTR_RIE_RRP },
  1428. { { 0, LONG_INSN_RISBLG }, 0x51, INSTR_RIE_RRUUU },
  1429. { "rnsbg", 0x54, INSTR_RIE_RRUUU },
  1430. { "risbg", 0x55, INSTR_RIE_RRUUU },
  1431. { "rosbg", 0x56, INSTR_RIE_RRUUU },
  1432. { "rxsbg", 0x57, INSTR_RIE_RRUUU },
  1433. { { 0, LONG_INSN_RISBGN }, 0x59, INSTR_RIE_RRUUU },
  1434. { { 0, LONG_INSN_RISBHG }, 0x5D, INSTR_RIE_RRUUU },
  1435. { "cgrj", 0x64, INSTR_RIE_RRPU },
  1436. { "clgrj", 0x65, INSTR_RIE_RRPU },
  1437. { "cgit", 0x70, INSTR_RIE_R0IU },
  1438. { "clgit", 0x71, INSTR_RIE_R0UU },
  1439. { "cit", 0x72, INSTR_RIE_R0IU },
  1440. { "clfit", 0x73, INSTR_RIE_R0UU },
  1441. { "crj", 0x76, INSTR_RIE_RRPU },
  1442. { "clrj", 0x77, INSTR_RIE_RRPU },
  1443. { "cgij", 0x7c, INSTR_RIE_RUPI },
  1444. { "clgij", 0x7d, INSTR_RIE_RUPU },
  1445. { "cij", 0x7e, INSTR_RIE_RUPI },
  1446. { "clij", 0x7f, INSTR_RIE_RUPU },
  1447. { "ahik", 0xd8, INSTR_RIE_RRI0 },
  1448. { "aghik", 0xd9, INSTR_RIE_RRI0 },
  1449. { { 0, LONG_INSN_ALHSIK }, 0xda, INSTR_RIE_RRI0 },
  1450. { { 0, LONG_INSN_ALGHSIK }, 0xdb, INSTR_RIE_RRI0 },
  1451. { "cgrb", 0xe4, INSTR_RRS_RRRDU },
  1452. { "clgrb", 0xe5, INSTR_RRS_RRRDU },
  1453. { "crb", 0xf6, INSTR_RRS_RRRDU },
  1454. { "clrb", 0xf7, INSTR_RRS_RRRDU },
  1455. { "cgib", 0xfc, INSTR_RIS_RURDI },
  1456. { "clgib", 0xfd, INSTR_RIS_RURDU },
  1457. { "cib", 0xfe, INSTR_RIS_RURDI },
  1458. { "clib", 0xff, INSTR_RIS_RURDU },
  1459. #endif
  1460. { "", 0, INSTR_INVALID }
  1461. };
  1462. static struct insn opcode_ed[] = {
  1463. #ifdef CONFIG_64BIT
  1464. { "mayl", 0x38, INSTR_RXF_FRRDF },
  1465. { "myl", 0x39, INSTR_RXF_FRRDF },
  1466. { "may", 0x3a, INSTR_RXF_FRRDF },
  1467. { "my", 0x3b, INSTR_RXF_FRRDF },
  1468. { "mayh", 0x3c, INSTR_RXF_FRRDF },
  1469. { "myh", 0x3d, INSTR_RXF_FRRDF },
  1470. { "sldt", 0x40, INSTR_RXF_FRRDF },
  1471. { "srdt", 0x41, INSTR_RXF_FRRDF },
  1472. { "slxt", 0x48, INSTR_RXF_FRRDF },
  1473. { "srxt", 0x49, INSTR_RXF_FRRDF },
  1474. { "tdcet", 0x50, INSTR_RXE_FRRD },
  1475. { "tdget", 0x51, INSTR_RXE_FRRD },
  1476. { "tdcdt", 0x54, INSTR_RXE_FRRD },
  1477. { "tdgdt", 0x55, INSTR_RXE_FRRD },
  1478. { "tdcxt", 0x58, INSTR_RXE_FRRD },
  1479. { "tdgxt", 0x59, INSTR_RXE_FRRD },
  1480. { "ley", 0x64, INSTR_RXY_FRRD },
  1481. { "ldy", 0x65, INSTR_RXY_FRRD },
  1482. { "stey", 0x66, INSTR_RXY_FRRD },
  1483. { "stdy", 0x67, INSTR_RXY_FRRD },
  1484. { "czdt", 0xa8, INSTR_RSL_LRDFU },
  1485. { "czxt", 0xa9, INSTR_RSL_LRDFU },
  1486. { "cdzt", 0xaa, INSTR_RSL_LRDFU },
  1487. { "cxzt", 0xab, INSTR_RSL_LRDFU },
  1488. #endif
  1489. { "ldeb", 0x04, INSTR_RXE_FRRD },
  1490. { "lxdb", 0x05, INSTR_RXE_FRRD },
  1491. { "lxeb", 0x06, INSTR_RXE_FRRD },
  1492. { "mxdb", 0x07, INSTR_RXE_FRRD },
  1493. { "keb", 0x08, INSTR_RXE_FRRD },
  1494. { "ceb", 0x09, INSTR_RXE_FRRD },
  1495. { "aeb", 0x0a, INSTR_RXE_FRRD },
  1496. { "seb", 0x0b, INSTR_RXE_FRRD },
  1497. { "mdeb", 0x0c, INSTR_RXE_FRRD },
  1498. { "deb", 0x0d, INSTR_RXE_FRRD },
  1499. { "maeb", 0x0e, INSTR_RXF_FRRDF },
  1500. { "mseb", 0x0f, INSTR_RXF_FRRDF },
  1501. { "tceb", 0x10, INSTR_RXE_FRRD },
  1502. { "tcdb", 0x11, INSTR_RXE_FRRD },
  1503. { "tcxb", 0x12, INSTR_RXE_FRRD },
  1504. { "sqeb", 0x14, INSTR_RXE_FRRD },
  1505. { "sqdb", 0x15, INSTR_RXE_FRRD },
  1506. { "meeb", 0x17, INSTR_RXE_FRRD },
  1507. { "kdb", 0x18, INSTR_RXE_FRRD },
  1508. { "cdb", 0x19, INSTR_RXE_FRRD },
  1509. { "adb", 0x1a, INSTR_RXE_FRRD },
  1510. { "sdb", 0x1b, INSTR_RXE_FRRD },
  1511. { "mdb", 0x1c, INSTR_RXE_FRRD },
  1512. { "ddb", 0x1d, INSTR_RXE_FRRD },
  1513. { "madb", 0x1e, INSTR_RXF_FRRDF },
  1514. { "msdb", 0x1f, INSTR_RXF_FRRDF },
  1515. { "lde", 0x24, INSTR_RXE_FRRD },
  1516. { "lxd", 0x25, INSTR_RXE_FRRD },
  1517. { "lxe", 0x26, INSTR_RXE_FRRD },
  1518. { "mae", 0x2e, INSTR_RXF_FRRDF },
  1519. { "mse", 0x2f, INSTR_RXF_FRRDF },
  1520. { "sqe", 0x34, INSTR_RXE_FRRD },
  1521. { "sqd", 0x35, INSTR_RXE_FRRD },
  1522. { "mee", 0x37, INSTR_RXE_FRRD },
  1523. { "mad", 0x3e, INSTR_RXF_FRRDF },
  1524. { "msd", 0x3f, INSTR_RXF_FRRDF },
  1525. { "", 0, INSTR_INVALID }
  1526. };
  1527. /* Extracts an operand value from an instruction. */
  1528. static unsigned int extract_operand(unsigned char *code,
  1529. const struct operand *operand)
  1530. {
  1531. unsigned int val;
  1532. int bits;
  1533. /* Extract fragments of the operand byte for byte. */
  1534. code += operand->shift / 8;
  1535. bits = (operand->shift & 7) + operand->bits;
  1536. val = 0;
  1537. do {
  1538. val <<= 8;
  1539. val |= (unsigned int) *code++;
  1540. bits -= 8;
  1541. } while (bits > 0);
  1542. val >>= -bits;
  1543. val &= ((1U << (operand->bits - 1)) << 1) - 1;
  1544. /* Check for special long displacement case. */
  1545. if (operand->bits == 20 && operand->shift == 20)
  1546. val = (val & 0xff) << 12 | (val & 0xfff00) >> 8;
  1547. /* Sign extend value if the operand is signed or pc relative. */
  1548. if ((operand->flags & (OPERAND_SIGNED | OPERAND_PCREL)) &&
  1549. (val & (1U << (operand->bits - 1))))
  1550. val |= (-1U << (operand->bits - 1)) << 1;
  1551. /* Double value if the operand is pc relative. */
  1552. if (operand->flags & OPERAND_PCREL)
  1553. val <<= 1;
  1554. /* Length x in an instructions has real length x + 1. */
  1555. if (operand->flags & OPERAND_LENGTH)
  1556. val++;
  1557. return val;
  1558. }
  1559. static inline int insn_length(unsigned char code)
  1560. {
  1561. return ((((int) code + 64) >> 7) + 1) << 1;
  1562. }
  1563. static struct insn *find_insn(unsigned char *code)
  1564. {
  1565. unsigned char opfrag = code[1];
  1566. unsigned char opmask;
  1567. struct insn *table;
  1568. switch (code[0]) {
  1569. case 0x01:
  1570. table = opcode_01;
  1571. break;
  1572. case 0xa5:
  1573. table = opcode_a5;
  1574. break;
  1575. case 0xa7:
  1576. table = opcode_a7;
  1577. break;
  1578. case 0xaa:
  1579. table = opcode_aa;
  1580. break;
  1581. case 0xb2:
  1582. table = opcode_b2;
  1583. break;
  1584. case 0xb3:
  1585. table = opcode_b3;
  1586. break;
  1587. case 0xb9:
  1588. table = opcode_b9;
  1589. break;
  1590. case 0xc0:
  1591. table = opcode_c0;
  1592. break;
  1593. case 0xc2:
  1594. table = opcode_c2;
  1595. break;
  1596. case 0xc4:
  1597. table = opcode_c4;
  1598. break;
  1599. case 0xc6:
  1600. table = opcode_c6;
  1601. break;
  1602. case 0xc8:
  1603. table = opcode_c8;
  1604. break;
  1605. case 0xcc:
  1606. table = opcode_cc;
  1607. break;
  1608. case 0xe3:
  1609. table = opcode_e3;
  1610. opfrag = code[5];
  1611. break;
  1612. case 0xe5:
  1613. table = opcode_e5;
  1614. break;
  1615. case 0xeb:
  1616. table = opcode_eb;
  1617. opfrag = code[5];
  1618. break;
  1619. case 0xec:
  1620. table = opcode_ec;
  1621. opfrag = code[5];
  1622. break;
  1623. case 0xed:
  1624. table = opcode_ed;
  1625. opfrag = code[5];
  1626. break;
  1627. default:
  1628. table = opcode;
  1629. opfrag = code[0];
  1630. break;
  1631. }
  1632. while (table->format != INSTR_INVALID) {
  1633. opmask = formats[table->format][0];
  1634. if (table->opfrag == (opfrag & opmask))
  1635. return table;
  1636. table++;
  1637. }
  1638. return NULL;
  1639. }
  1640. /**
  1641. * insn_to_mnemonic - decode an s390 instruction
  1642. * @instruction: instruction to decode
  1643. * @buf: buffer to fill with mnemonic
  1644. *
  1645. * Decode the instruction at @instruction and store the corresponding
  1646. * mnemonic into @buf.
  1647. * @buf is left unchanged if the instruction could not be decoded.
  1648. * Returns:
  1649. * %0 on success, %-ENOENT if the instruction was not found.
  1650. */
  1651. int insn_to_mnemonic(unsigned char *instruction, char buf[8])
  1652. {
  1653. struct insn *insn;
  1654. insn = find_insn(instruction);
  1655. if (!insn)
  1656. return -ENOENT;
  1657. if (insn->name[0] == '\0')
  1658. snprintf(buf, sizeof(buf), "%s",
  1659. long_insn_name[(int) insn->name[1]]);
  1660. else
  1661. snprintf(buf, sizeof(buf), "%.5s", insn->name);
  1662. return 0;
  1663. }
  1664. EXPORT_SYMBOL_GPL(insn_to_mnemonic);
  1665. static int print_insn(char *buffer, unsigned char *code, unsigned long addr)
  1666. {
  1667. struct insn *insn;
  1668. const unsigned char *ops;
  1669. const struct operand *operand;
  1670. unsigned int value;
  1671. char separator;
  1672. char *ptr;
  1673. int i;
  1674. ptr = buffer;
  1675. insn = find_insn(code);
  1676. if (insn) {
  1677. if (insn->name[0] == '\0')
  1678. ptr += sprintf(ptr, "%s\t",
  1679. long_insn_name[(int) insn->name[1]]);
  1680. else
  1681. ptr += sprintf(ptr, "%.5s\t", insn->name);
  1682. /* Extract the operands. */
  1683. separator = 0;
  1684. for (ops = formats[insn->format] + 1, i = 0;
  1685. *ops != 0 && i < 6; ops++, i++) {
  1686. operand = operands + *ops;
  1687. value = extract_operand(code, operand);
  1688. if ((operand->flags & OPERAND_INDEX) && value == 0)
  1689. continue;
  1690. if ((operand->flags & OPERAND_BASE) &&
  1691. value == 0 && separator == '(') {
  1692. separator = ',';
  1693. continue;
  1694. }
  1695. if (separator)
  1696. ptr += sprintf(ptr, "%c", separator);
  1697. if (operand->flags & OPERAND_GPR)
  1698. ptr += sprintf(ptr, "%%r%i", value);
  1699. else if (operand->flags & OPERAND_FPR)
  1700. ptr += sprintf(ptr, "%%f%i", value);
  1701. else if (operand->flags & OPERAND_AR)
  1702. ptr += sprintf(ptr, "%%a%i", value);
  1703. else if (operand->flags & OPERAND_CR)
  1704. ptr += sprintf(ptr, "%%c%i", value);
  1705. else if (operand->flags & OPERAND_PCREL)
  1706. ptr += sprintf(ptr, "%lx", (signed int) value
  1707. + addr);
  1708. else if (operand->flags & OPERAND_SIGNED)
  1709. ptr += sprintf(ptr, "%i", value);
  1710. else
  1711. ptr += sprintf(ptr, "%u", value);
  1712. if (operand->flags & OPERAND_DISP)
  1713. separator = '(';
  1714. else if (operand->flags & OPERAND_BASE) {
  1715. ptr += sprintf(ptr, ")");
  1716. separator = ',';
  1717. } else
  1718. separator = ',';
  1719. }
  1720. } else
  1721. ptr += sprintf(ptr, "unknown");
  1722. return (int) (ptr - buffer);
  1723. }
  1724. void show_code(struct pt_regs *regs)
  1725. {
  1726. char *mode = user_mode(regs) ? "User" : "Krnl";
  1727. unsigned char code[64];
  1728. char buffer[64], *ptr;
  1729. mm_segment_t old_fs;
  1730. unsigned long addr;
  1731. int start, end, opsize, hops, i;
  1732. /* Get a snapshot of the 64 bytes surrounding the fault address. */
  1733. old_fs = get_fs();
  1734. set_fs(user_mode(regs) ? USER_DS : KERNEL_DS);
  1735. for (start = 32; start && regs->psw.addr >= 34 - start; start -= 2) {
  1736. addr = regs->psw.addr - 34 + start;
  1737. if (__copy_from_user(code + start - 2,
  1738. (char __user *) addr, 2))
  1739. break;
  1740. }
  1741. for (end = 32; end < 64; end += 2) {
  1742. addr = regs->psw.addr + end - 32;
  1743. if (__copy_from_user(code + end,
  1744. (char __user *) addr, 2))
  1745. break;
  1746. }
  1747. set_fs(old_fs);
  1748. /* Code snapshot useable ? */
  1749. if ((regs->psw.addr & 1) || start >= end) {
  1750. printk("%s Code: Bad PSW.\n", mode);
  1751. return;
  1752. }
  1753. /* Find a starting point for the disassembly. */
  1754. while (start < 32) {
  1755. for (i = 0, hops = 0; start + i < 32 && hops < 3; hops++) {
  1756. if (!find_insn(code + start + i))
  1757. break;
  1758. i += insn_length(code[start + i]);
  1759. }
  1760. if (start + i == 32)
  1761. /* Looks good, sequence ends at PSW. */
  1762. break;
  1763. start += 2;
  1764. }
  1765. /* Decode the instructions. */
  1766. ptr = buffer;
  1767. ptr += sprintf(ptr, "%s Code:", mode);
  1768. hops = 0;
  1769. while (start < end && hops < 8) {
  1770. opsize = insn_length(code[start]);
  1771. if (start + opsize == 32)
  1772. *ptr++ = '#';
  1773. else if (start == 32)
  1774. *ptr++ = '>';
  1775. else
  1776. *ptr++ = ' ';
  1777. addr = regs->psw.addr + start - 32;
  1778. ptr += sprintf(ptr, ONELONG, addr);
  1779. if (start + opsize >= end)
  1780. break;
  1781. for (i = 0; i < opsize; i++)
  1782. ptr += sprintf(ptr, "%02x", code[start + i]);
  1783. *ptr++ = '\t';
  1784. if (i < 6)
  1785. *ptr++ = '\t';
  1786. ptr += print_insn(ptr, code + start, addr);
  1787. start += opsize;
  1788. printk(buffer);
  1789. ptr = buffer;
  1790. ptr += sprintf(ptr, "\n ");
  1791. hops++;
  1792. }
  1793. printk("\n");
  1794. }
  1795. void print_fn_code(unsigned char *code, unsigned long len)
  1796. {
  1797. char buffer[64], *ptr;
  1798. int opsize, i;
  1799. while (len) {
  1800. ptr = buffer;
  1801. opsize = insn_length(*code);
  1802. ptr += sprintf(ptr, "%p: ", code);
  1803. for (i = 0; i < opsize; i++)
  1804. ptr += sprintf(ptr, "%02x", code[i]);
  1805. *ptr++ = '\t';
  1806. if (i < 4)
  1807. *ptr++ = '\t';
  1808. ptr += print_insn(ptr, code, (unsigned long) code);
  1809. *ptr++ = '\n';
  1810. *ptr++ = 0;
  1811. printk(buffer);
  1812. code += opsize;
  1813. len -= opsize;
  1814. }
  1815. }