mmhub_v1_0.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "amdgpu.h"
  24. #include "mmhub_v1_0.h"
  25. #include "vega10/soc15ip.h"
  26. #include "vega10/MMHUB/mmhub_1_0_offset.h"
  27. #include "vega10/MMHUB/mmhub_1_0_sh_mask.h"
  28. #include "vega10/MMHUB/mmhub_1_0_default.h"
  29. #include "vega10/ATHUB/athub_1_0_offset.h"
  30. #include "vega10/ATHUB/athub_1_0_sh_mask.h"
  31. #include "vega10/ATHUB/athub_1_0_default.h"
  32. #include "vega10/vega10_enum.h"
  33. #include "soc15_common.h"
  34. #define mmDAGB0_CNTL_MISC2_RV 0x008f
  35. #define mmDAGB0_CNTL_MISC2_RV_BASE_IDX 0
  36. u64 mmhub_v1_0_get_fb_location(struct amdgpu_device *adev)
  37. {
  38. u64 base = RREG32_SOC15(MMHUB, 0, mmMC_VM_FB_LOCATION_BASE);
  39. base &= MC_VM_FB_LOCATION_BASE__FB_BASE_MASK;
  40. base <<= 24;
  41. return base;
  42. }
  43. static void mmhub_v1_0_init_gart_pt_regs(struct amdgpu_device *adev)
  44. {
  45. uint64_t value;
  46. BUG_ON(adev->gart.table_addr & (~0x0000FFFFFFFFF000ULL));
  47. value = adev->gart.table_addr - adev->mc.vram_start +
  48. adev->vm_manager.vram_base_offset;
  49. value &= 0x0000FFFFFFFFF000ULL;
  50. value |= 0x1; /* valid bit */
  51. WREG32_SOC15(MMHUB, 0, mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32,
  52. lower_32_bits(value));
  53. WREG32_SOC15(MMHUB, 0, mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32,
  54. upper_32_bits(value));
  55. }
  56. static void mmhub_v1_0_init_gart_aperture_regs(struct amdgpu_device *adev)
  57. {
  58. mmhub_v1_0_init_gart_pt_regs(adev);
  59. WREG32_SOC15(MMHUB, 0, mmVM_CONTEXT0_PAGE_TABLE_START_ADDR_LO32,
  60. (u32)(adev->mc.gtt_start >> 12));
  61. WREG32_SOC15(MMHUB, 0, mmVM_CONTEXT0_PAGE_TABLE_START_ADDR_HI32,
  62. (u32)(adev->mc.gtt_start >> 44));
  63. WREG32_SOC15(MMHUB, 0, mmVM_CONTEXT0_PAGE_TABLE_END_ADDR_LO32,
  64. (u32)(adev->mc.gtt_end >> 12));
  65. WREG32_SOC15(MMHUB, 0, mmVM_CONTEXT0_PAGE_TABLE_END_ADDR_HI32,
  66. (u32)(adev->mc.gtt_end >> 44));
  67. }
  68. static void mmhub_v1_0_init_system_aperture_regs(struct amdgpu_device *adev)
  69. {
  70. uint64_t value;
  71. uint32_t tmp;
  72. /* Disable AGP. */
  73. WREG32_SOC15(MMHUB, 0, mmMC_VM_AGP_BASE, 0);
  74. WREG32_SOC15(MMHUB, 0, mmMC_VM_AGP_TOP, 0);
  75. WREG32_SOC15(MMHUB, 0, mmMC_VM_AGP_BOT, 0x00FFFFFF);
  76. /* Program the system aperture low logical page number. */
  77. WREG32_SOC15(MMHUB, 0, mmMC_VM_SYSTEM_APERTURE_LOW_ADDR,
  78. adev->mc.vram_start >> 18);
  79. WREG32_SOC15(MMHUB, 0, mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  80. adev->mc.vram_end >> 18);
  81. /* Set default page address. */
  82. value = adev->vram_scratch.gpu_addr - adev->mc.vram_start +
  83. adev->vm_manager.vram_base_offset;
  84. WREG32_SOC15(MMHUB, 0, mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB,
  85. (u32)(value >> 12));
  86. WREG32_SOC15(MMHUB, 0, mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB,
  87. (u32)(value >> 44));
  88. /* Program "protection fault". */
  89. WREG32_SOC15(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_DEFAULT_ADDR_LO32,
  90. (u32)(adev->dummy_page.addr >> 12));
  91. WREG32_SOC15(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_DEFAULT_ADDR_HI32,
  92. (u32)((u64)adev->dummy_page.addr >> 44));
  93. tmp = RREG32_SOC15(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_CNTL2);
  94. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL2,
  95. ACTIVE_PAGE_MIGRATION_PTE_READ_RETRY, 1);
  96. WREG32_SOC15(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_CNTL2, tmp);
  97. }
  98. static void mmhub_v1_0_init_tlb_regs(struct amdgpu_device *adev)
  99. {
  100. uint32_t tmp;
  101. /* Setup TLB control */
  102. tmp = RREG32_SOC15(MMHUB, 0, mmMC_VM_MX_L1_TLB_CNTL);
  103. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 1);
  104. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE, 3);
  105. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL,
  106. ENABLE_ADVANCED_DRIVER_MODEL, 1);
  107. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL,
  108. SYSTEM_APERTURE_UNMAPPED_ACCESS, 0);
  109. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ECO_BITS, 0);
  110. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL,
  111. MTYPE, MTYPE_UC);/* XXX for emulation. */
  112. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ATC_EN, 1);
  113. WREG32_SOC15(MMHUB, 0, mmMC_VM_MX_L1_TLB_CNTL, tmp);
  114. }
  115. static void mmhub_v1_0_init_cache_regs(struct amdgpu_device *adev)
  116. {
  117. uint32_t tmp;
  118. /* Setup L2 cache */
  119. tmp = RREG32_SOC15(MMHUB, 0, mmVM_L2_CNTL);
  120. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 1);
  121. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING, 0);
  122. /* XXX for emulation, Refer to closed source code.*/
  123. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, L2_PDE0_CACHE_TAG_GENERATION_MODE,
  124. 0);
  125. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, PDE_FAULT_CLASSIFICATION, 1);
  126. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1);
  127. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, IDENTITY_MODE_FRAGMENT_SIZE, 0);
  128. WREG32_SOC15(MMHUB, 0, mmVM_L2_CNTL, tmp);
  129. tmp = RREG32_SOC15(MMHUB, 0, mmVM_L2_CNTL2);
  130. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1);
  131. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1);
  132. WREG32_SOC15(MMHUB, 0, mmVM_L2_CNTL2, tmp);
  133. tmp = mmVM_L2_CNTL3_DEFAULT;
  134. WREG32_SOC15(MMHUB, 0, mmVM_L2_CNTL3, tmp);
  135. tmp = mmVM_L2_CNTL4_DEFAULT;
  136. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_PDE_REQUEST_PHYSICAL, 0);
  137. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_PTE_REQUEST_PHYSICAL, 0);
  138. WREG32_SOC15(MMHUB, 0, mmVM_L2_CNTL4, tmp);
  139. }
  140. static void mmhub_v1_0_enable_system_domain(struct amdgpu_device *adev)
  141. {
  142. uint32_t tmp;
  143. tmp = RREG32_SOC15(MMHUB, 0, mmVM_CONTEXT0_CNTL);
  144. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, ENABLE_CONTEXT, 1);
  145. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, PAGE_TABLE_DEPTH, 0);
  146. WREG32_SOC15(MMHUB, 0, mmVM_CONTEXT0_CNTL, tmp);
  147. }
  148. static void mmhub_v1_0_disable_identity_aperture(struct amdgpu_device *adev)
  149. {
  150. WREG32_SOC15(MMHUB, 0, mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_LO32,
  151. 0XFFFFFFFF);
  152. WREG32_SOC15(MMHUB, 0, mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_HI32,
  153. 0x0000000F);
  154. WREG32_SOC15(MMHUB, 0,
  155. mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_LO32, 0);
  156. WREG32_SOC15(MMHUB, 0,
  157. mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_HI32, 0);
  158. WREG32_SOC15(MMHUB, 0, mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_LO32,
  159. 0);
  160. WREG32_SOC15(MMHUB, 0, mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_HI32,
  161. 0);
  162. }
  163. static void mmhub_v1_0_setup_vmid_config(struct amdgpu_device *adev)
  164. {
  165. int i;
  166. uint32_t tmp;
  167. for (i = 0; i <= 14; i++) {
  168. tmp = RREG32_SOC15_OFFSET(MMHUB, 0, mmVM_CONTEXT1_CNTL, i);
  169. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  170. ENABLE_CONTEXT, 1);
  171. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  172. PAGE_TABLE_DEPTH, adev->vm_manager.num_level);
  173. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  174. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  175. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  176. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  177. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  178. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  179. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  180. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  181. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  182. READ_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  183. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  184. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  185. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  186. EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  187. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  188. PAGE_TABLE_BLOCK_SIZE,
  189. adev->vm_manager.block_size - 9);
  190. WREG32_SOC15_OFFSET(MMHUB, 0, mmVM_CONTEXT1_CNTL, i, tmp);
  191. WREG32_SOC15_OFFSET(MMHUB, 0, mmVM_CONTEXT1_PAGE_TABLE_START_ADDR_LO32, i*2, 0);
  192. WREG32_SOC15_OFFSET(MMHUB, 0, mmVM_CONTEXT1_PAGE_TABLE_START_ADDR_HI32, i*2, 0);
  193. WREG32_SOC15_OFFSET(MMHUB, 0, mmVM_CONTEXT1_PAGE_TABLE_END_ADDR_LO32, i*2,
  194. lower_32_bits(adev->vm_manager.max_pfn - 1));
  195. WREG32_SOC15_OFFSET(MMHUB, 0, mmVM_CONTEXT1_PAGE_TABLE_END_ADDR_HI32, i*2,
  196. upper_32_bits(adev->vm_manager.max_pfn - 1));
  197. }
  198. }
  199. static void mmhub_v1_0_program_invalidation(struct amdgpu_device *adev)
  200. {
  201. unsigned i;
  202. for (i = 0; i < 18; ++i) {
  203. WREG32_SOC15_OFFSET(MMHUB, 0, mmVM_INVALIDATE_ENG0_ADDR_RANGE_LO32,
  204. 2 * i, 0xffffffff);
  205. WREG32_SOC15_OFFSET(MMHUB, 0, mmVM_INVALIDATE_ENG0_ADDR_RANGE_HI32,
  206. 2 * i, 0x1f);
  207. }
  208. }
  209. struct pctl_data {
  210. uint32_t index;
  211. uint32_t data;
  212. };
  213. static const struct pctl_data pctl0_data[] = {
  214. {0x0, 0x7a640},
  215. {0x9, 0x2a64a},
  216. {0xd, 0x2a680},
  217. {0x11, 0x6a684},
  218. {0x19, 0xea68e},
  219. {0x29, 0xa69e},
  220. {0x2b, 0x34a6c0},
  221. {0x61, 0x83a707},
  222. {0xe6, 0x8a7a4},
  223. {0xf0, 0x1a7b8},
  224. {0xf3, 0xfa7cc},
  225. {0x104, 0x17a7dd},
  226. {0x11d, 0xa7dc},
  227. {0x11f, 0x12a7f5},
  228. {0x133, 0xa808},
  229. {0x135, 0x12a810},
  230. {0x149, 0x7a82c}
  231. };
  232. #define PCTL0_DATA_LEN (sizeof(pctl0_data)/sizeof(pctl0_data[0]))
  233. #define PCTL0_RENG_EXEC_END_PTR 0x151
  234. #define PCTL0_STCTRL_REG_SAVE_RANGE0_BASE 0xa640
  235. #define PCTL0_STCTRL_REG_SAVE_RANGE0_LIMIT 0xa833
  236. static const struct pctl_data pctl1_data[] = {
  237. {0x0, 0x39a000},
  238. {0x3b, 0x44a040},
  239. {0x81, 0x2a08d},
  240. {0x85, 0x6ba094},
  241. {0xf2, 0x18a100},
  242. {0x10c, 0x4a132},
  243. {0x112, 0xca141},
  244. {0x120, 0x2fa158},
  245. {0x151, 0x17a1d0},
  246. {0x16a, 0x1a1e9},
  247. {0x16d, 0x13a1ec},
  248. {0x182, 0x7a201},
  249. {0x18b, 0x3a20a},
  250. {0x190, 0x7a580},
  251. {0x199, 0xa590},
  252. {0x19b, 0x4a594},
  253. {0x1a1, 0x1a59c},
  254. {0x1a4, 0x7a82c},
  255. {0x1ad, 0xfa7cc},
  256. {0x1be, 0x17a7dd},
  257. {0x1d7, 0x12a810},
  258. {0x1eb, 0x4000a7e1},
  259. {0x1ec, 0x5000a7f5},
  260. {0x1ed, 0x4000a7e2},
  261. {0x1ee, 0x5000a7dc},
  262. {0x1ef, 0x4000a7e3},
  263. {0x1f0, 0x5000a7f6},
  264. {0x1f1, 0x5000a7e4}
  265. };
  266. #define PCTL1_DATA_LEN (sizeof(pctl1_data)/sizeof(pctl1_data[0]))
  267. #define PCTL1_RENG_EXEC_END_PTR 0x1f1
  268. #define PCTL1_STCTRL_REG_SAVE_RANGE0_BASE 0xa000
  269. #define PCTL1_STCTRL_REG_SAVE_RANGE0_LIMIT 0xa20d
  270. #define PCTL1_STCTRL_REG_SAVE_RANGE1_BASE 0xa580
  271. #define PCTL1_STCTRL_REG_SAVE_RANGE1_LIMIT 0xa59d
  272. #define PCTL1_STCTRL_REG_SAVE_RANGE2_BASE 0xa82c
  273. #define PCTL1_STCTRL_REG_SAVE_RANGE2_LIMIT 0xa833
  274. static void mmhub_v1_0_power_gating_write_save_ranges(struct amdgpu_device *adev)
  275. {
  276. uint32_t tmp = 0;
  277. /* PCTL0_STCTRL_REGISTER_SAVE_RANGE0 */
  278. tmp = REG_SET_FIELD(tmp, PCTL0_STCTRL_REGISTER_SAVE_RANGE0,
  279. STCTRL_REGISTER_SAVE_BASE,
  280. PCTL0_STCTRL_REG_SAVE_RANGE0_BASE);
  281. tmp = REG_SET_FIELD(tmp, PCTL0_STCTRL_REGISTER_SAVE_RANGE0,
  282. STCTRL_REGISTER_SAVE_LIMIT,
  283. PCTL0_STCTRL_REG_SAVE_RANGE0_LIMIT);
  284. WREG32_SOC15(MMHUB, 0, mmPCTL0_STCTRL_REGISTER_SAVE_RANGE0, tmp);
  285. /* PCTL1_STCTRL_REGISTER_SAVE_RANGE0 */
  286. tmp = 0;
  287. tmp = REG_SET_FIELD(tmp, PCTL1_STCTRL_REGISTER_SAVE_RANGE0,
  288. STCTRL_REGISTER_SAVE_BASE,
  289. PCTL1_STCTRL_REG_SAVE_RANGE0_BASE);
  290. tmp = REG_SET_FIELD(tmp, PCTL1_STCTRL_REGISTER_SAVE_RANGE0,
  291. STCTRL_REGISTER_SAVE_LIMIT,
  292. PCTL1_STCTRL_REG_SAVE_RANGE0_LIMIT);
  293. WREG32_SOC15(MMHUB, 0, mmPCTL1_STCTRL_REGISTER_SAVE_RANGE0, tmp);
  294. /* PCTL1_STCTRL_REGISTER_SAVE_RANGE1 */
  295. tmp = 0;
  296. tmp = REG_SET_FIELD(tmp, PCTL1_STCTRL_REGISTER_SAVE_RANGE1,
  297. STCTRL_REGISTER_SAVE_BASE,
  298. PCTL1_STCTRL_REG_SAVE_RANGE1_BASE);
  299. tmp = REG_SET_FIELD(tmp, PCTL1_STCTRL_REGISTER_SAVE_RANGE1,
  300. STCTRL_REGISTER_SAVE_LIMIT,
  301. PCTL1_STCTRL_REG_SAVE_RANGE1_LIMIT);
  302. WREG32_SOC15(MMHUB, 0, mmPCTL1_STCTRL_REGISTER_SAVE_RANGE1, tmp);
  303. /* PCTL1_STCTRL_REGISTER_SAVE_RANGE2 */
  304. tmp = 0;
  305. tmp = REG_SET_FIELD(tmp, PCTL1_STCTRL_REGISTER_SAVE_RANGE2,
  306. STCTRL_REGISTER_SAVE_BASE,
  307. PCTL1_STCTRL_REG_SAVE_RANGE2_BASE);
  308. tmp = REG_SET_FIELD(tmp, PCTL1_STCTRL_REGISTER_SAVE_RANGE2,
  309. STCTRL_REGISTER_SAVE_LIMIT,
  310. PCTL1_STCTRL_REG_SAVE_RANGE2_LIMIT);
  311. WREG32_SOC15(MMHUB, 0, mmPCTL1_STCTRL_REGISTER_SAVE_RANGE2, tmp);
  312. }
  313. void mmhub_v1_0_initialize_power_gating(struct amdgpu_device *adev)
  314. {
  315. uint32_t pctl0_misc = 0;
  316. uint32_t pctl0_reng_execute = 0;
  317. uint32_t pctl1_misc = 0;
  318. uint32_t pctl1_reng_execute = 0;
  319. int i = 0;
  320. if (amdgpu_sriov_vf(adev))
  321. return;
  322. pctl0_misc = RREG32_SOC15(MMHUB, 0, mmPCTL0_MISC);
  323. pctl0_reng_execute = RREG32_SOC15(MMHUB, 0, mmPCTL0_RENG_EXECUTE);
  324. pctl1_misc = RREG32_SOC15(MMHUB, 0, mmPCTL1_MISC);
  325. pctl1_reng_execute = RREG32_SOC15(MMHUB, 0, mmPCTL1_RENG_EXECUTE);
  326. /* Light sleep must be disabled before writing to pctl0 registers */
  327. pctl0_misc &= ~PCTL0_MISC__RENG_MEM_LS_ENABLE_MASK;
  328. WREG32_SOC15(MMHUB, 0, mmPCTL0_MISC, pctl0_misc);
  329. /* Write data used to access ram of register engine */
  330. for (i = 0; i < PCTL0_DATA_LEN; i++) {
  331. WREG32_SOC15(MMHUB, 0, mmPCTL0_RENG_RAM_INDEX,
  332. pctl0_data[i].index);
  333. WREG32_SOC15(MMHUB, 0, mmPCTL0_RENG_RAM_DATA,
  334. pctl0_data[i].data);
  335. }
  336. /* Set the reng execute end ptr for pctl0 */
  337. pctl0_reng_execute = REG_SET_FIELD(pctl0_reng_execute,
  338. PCTL0_RENG_EXECUTE,
  339. RENG_EXECUTE_END_PTR,
  340. PCTL0_RENG_EXEC_END_PTR);
  341. WREG32_SOC15(MMHUB, 0, mmPCTL0_RENG_EXECUTE, pctl0_reng_execute);
  342. /* Light sleep must be disabled before writing to pctl1 registers */
  343. pctl1_misc &= ~PCTL1_MISC__RENG_MEM_LS_ENABLE_MASK;
  344. WREG32_SOC15(MMHUB, 0, mmPCTL1_MISC, pctl1_misc);
  345. /* Write data used to access ram of register engine */
  346. for (i = 0; i < PCTL1_DATA_LEN; i++) {
  347. WREG32_SOC15(MMHUB, 0, mmPCTL1_RENG_RAM_INDEX,
  348. pctl1_data[i].index);
  349. WREG32_SOC15(MMHUB, 0, mmPCTL1_RENG_RAM_DATA,
  350. pctl1_data[i].data);
  351. }
  352. /* Set the reng execute end ptr for pctl1 */
  353. pctl1_reng_execute = REG_SET_FIELD(pctl1_reng_execute,
  354. PCTL1_RENG_EXECUTE,
  355. RENG_EXECUTE_END_PTR,
  356. PCTL1_RENG_EXEC_END_PTR);
  357. WREG32_SOC15(MMHUB, 0, mmPCTL1_RENG_EXECUTE, pctl1_reng_execute);
  358. mmhub_v1_0_power_gating_write_save_ranges(adev);
  359. /* Re-enable light sleep */
  360. pctl0_misc |= PCTL0_MISC__RENG_MEM_LS_ENABLE_MASK;
  361. WREG32_SOC15(MMHUB, 0, mmPCTL0_MISC, pctl0_misc);
  362. pctl1_misc |= PCTL1_MISC__RENG_MEM_LS_ENABLE_MASK;
  363. WREG32_SOC15(MMHUB, 0, mmPCTL1_MISC, pctl1_misc);
  364. }
  365. void mmhub_v1_0_update_power_gating(struct amdgpu_device *adev,
  366. bool enable)
  367. {
  368. uint32_t pctl0_reng_execute = 0;
  369. uint32_t pctl1_reng_execute = 0;
  370. if (amdgpu_sriov_vf(adev))
  371. return;
  372. pctl0_reng_execute = RREG32_SOC15(MMHUB, 0, mmPCTL0_RENG_EXECUTE);
  373. pctl1_reng_execute = RREG32_SOC15(MMHUB, 0, mmPCTL1_RENG_EXECUTE);
  374. if (enable && adev->pg_flags & AMD_PG_SUPPORT_MMHUB) {
  375. pctl0_reng_execute = REG_SET_FIELD(pctl0_reng_execute,
  376. PCTL0_RENG_EXECUTE,
  377. RENG_EXECUTE_ON_PWR_UP, 1);
  378. pctl0_reng_execute = REG_SET_FIELD(pctl0_reng_execute,
  379. PCTL0_RENG_EXECUTE,
  380. RENG_EXECUTE_ON_REG_UPDATE, 1);
  381. WREG32_SOC15(MMHUB, 0, mmPCTL0_RENG_EXECUTE, pctl0_reng_execute);
  382. pctl1_reng_execute = REG_SET_FIELD(pctl1_reng_execute,
  383. PCTL1_RENG_EXECUTE,
  384. RENG_EXECUTE_ON_PWR_UP, 1);
  385. pctl1_reng_execute = REG_SET_FIELD(pctl1_reng_execute,
  386. PCTL1_RENG_EXECUTE,
  387. RENG_EXECUTE_ON_REG_UPDATE, 1);
  388. WREG32_SOC15(MMHUB, 0, mmPCTL1_RENG_EXECUTE, pctl1_reng_execute);
  389. } else {
  390. pctl0_reng_execute = REG_SET_FIELD(pctl0_reng_execute,
  391. PCTL0_RENG_EXECUTE,
  392. RENG_EXECUTE_ON_PWR_UP, 0);
  393. pctl0_reng_execute = REG_SET_FIELD(pctl0_reng_execute,
  394. PCTL0_RENG_EXECUTE,
  395. RENG_EXECUTE_ON_REG_UPDATE, 0);
  396. WREG32_SOC15(MMHUB, 0, mmPCTL0_RENG_EXECUTE, pctl0_reng_execute);
  397. pctl1_reng_execute = REG_SET_FIELD(pctl1_reng_execute,
  398. PCTL1_RENG_EXECUTE,
  399. RENG_EXECUTE_ON_PWR_UP, 0);
  400. pctl1_reng_execute = REG_SET_FIELD(pctl1_reng_execute,
  401. PCTL1_RENG_EXECUTE,
  402. RENG_EXECUTE_ON_REG_UPDATE, 0);
  403. WREG32_SOC15(MMHUB, 0, mmPCTL1_RENG_EXECUTE, pctl1_reng_execute);
  404. }
  405. }
  406. int mmhub_v1_0_gart_enable(struct amdgpu_device *adev)
  407. {
  408. if (amdgpu_sriov_vf(adev)) {
  409. /*
  410. * MC_VM_FB_LOCATION_BASE/TOP is NULL for VF, becuase they are
  411. * VF copy registers so vbios post doesn't program them, for
  412. * SRIOV driver need to program them
  413. */
  414. WREG32_SOC15(MMHUB, 0, mmMC_VM_FB_LOCATION_BASE,
  415. adev->mc.vram_start >> 24);
  416. WREG32_SOC15(MMHUB, 0, mmMC_VM_FB_LOCATION_TOP,
  417. adev->mc.vram_end >> 24);
  418. }
  419. /* GART Enable. */
  420. mmhub_v1_0_init_gart_aperture_regs(adev);
  421. mmhub_v1_0_init_system_aperture_regs(adev);
  422. mmhub_v1_0_init_tlb_regs(adev);
  423. mmhub_v1_0_init_cache_regs(adev);
  424. mmhub_v1_0_enable_system_domain(adev);
  425. mmhub_v1_0_disable_identity_aperture(adev);
  426. mmhub_v1_0_setup_vmid_config(adev);
  427. mmhub_v1_0_program_invalidation(adev);
  428. return 0;
  429. }
  430. void mmhub_v1_0_gart_disable(struct amdgpu_device *adev)
  431. {
  432. u32 tmp;
  433. u32 i;
  434. /* Disable all tables */
  435. for (i = 0; i < 16; i++)
  436. WREG32_SOC15_OFFSET(MMHUB, 0, mmVM_CONTEXT0_CNTL, i, 0);
  437. /* Setup TLB control */
  438. tmp = RREG32_SOC15(MMHUB, 0, mmMC_VM_MX_L1_TLB_CNTL);
  439. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 0);
  440. tmp = REG_SET_FIELD(tmp,
  441. MC_VM_MX_L1_TLB_CNTL,
  442. ENABLE_ADVANCED_DRIVER_MODEL,
  443. 0);
  444. WREG32_SOC15(MMHUB, 0, mmMC_VM_MX_L1_TLB_CNTL, tmp);
  445. /* Setup L2 cache */
  446. tmp = RREG32_SOC15(MMHUB, 0, mmVM_L2_CNTL);
  447. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 0);
  448. WREG32_SOC15(MMHUB, 0, mmVM_L2_CNTL, tmp);
  449. WREG32_SOC15(MMHUB, 0, mmVM_L2_CNTL3, 0);
  450. }
  451. /**
  452. * mmhub_v1_0_set_fault_enable_default - update GART/VM fault handling
  453. *
  454. * @adev: amdgpu_device pointer
  455. * @value: true redirects VM faults to the default page
  456. */
  457. void mmhub_v1_0_set_fault_enable_default(struct amdgpu_device *adev, bool value)
  458. {
  459. u32 tmp;
  460. tmp = RREG32_SOC15(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_CNTL);
  461. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  462. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  463. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  464. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  465. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  466. PDE1_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  467. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  468. PDE2_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  469. tmp = REG_SET_FIELD(tmp,
  470. VM_L2_PROTECTION_FAULT_CNTL,
  471. TRANSLATE_FURTHER_PROTECTION_FAULT_ENABLE_DEFAULT,
  472. value);
  473. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  474. NACK_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  475. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  476. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  477. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  478. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  479. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  480. READ_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  481. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  482. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  483. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  484. EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  485. WREG32_SOC15(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_CNTL, tmp);
  486. }
  487. void mmhub_v1_0_init(struct amdgpu_device *adev)
  488. {
  489. struct amdgpu_vmhub *hub = &adev->vmhub[AMDGPU_MMHUB];
  490. hub->ctx0_ptb_addr_lo32 =
  491. SOC15_REG_OFFSET(MMHUB, 0,
  492. mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32);
  493. hub->ctx0_ptb_addr_hi32 =
  494. SOC15_REG_OFFSET(MMHUB, 0,
  495. mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32);
  496. hub->vm_inv_eng0_req =
  497. SOC15_REG_OFFSET(MMHUB, 0, mmVM_INVALIDATE_ENG0_REQ);
  498. hub->vm_inv_eng0_ack =
  499. SOC15_REG_OFFSET(MMHUB, 0, mmVM_INVALIDATE_ENG0_ACK);
  500. hub->vm_context0_cntl =
  501. SOC15_REG_OFFSET(MMHUB, 0, mmVM_CONTEXT0_CNTL);
  502. hub->vm_l2_pro_fault_status =
  503. SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_STATUS);
  504. hub->vm_l2_pro_fault_cntl =
  505. SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_CNTL);
  506. }
  507. static void mmhub_v1_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  508. bool enable)
  509. {
  510. uint32_t def, data, def1, data1, def2 = 0, data2 = 0;
  511. def = data = RREG32_SOC15(MMHUB, 0, mmATC_L2_MISC_CG);
  512. if (adev->asic_type != CHIP_RAVEN) {
  513. def1 = data1 = RREG32_SOC15(MMHUB, 0, mmDAGB0_CNTL_MISC2);
  514. def2 = data2 = RREG32_SOC15(MMHUB, 0, mmDAGB1_CNTL_MISC2);
  515. } else
  516. def1 = data1 = RREG32_SOC15(MMHUB, 0, mmDAGB0_CNTL_MISC2_RV);
  517. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG)) {
  518. data |= ATC_L2_MISC_CG__ENABLE_MASK;
  519. data1 &= ~(DAGB0_CNTL_MISC2__DISABLE_WRREQ_CG_MASK |
  520. DAGB0_CNTL_MISC2__DISABLE_WRRET_CG_MASK |
  521. DAGB0_CNTL_MISC2__DISABLE_RDREQ_CG_MASK |
  522. DAGB0_CNTL_MISC2__DISABLE_RDRET_CG_MASK |
  523. DAGB0_CNTL_MISC2__DISABLE_TLBWR_CG_MASK |
  524. DAGB0_CNTL_MISC2__DISABLE_TLBRD_CG_MASK);
  525. if (adev->asic_type != CHIP_RAVEN)
  526. data2 &= ~(DAGB1_CNTL_MISC2__DISABLE_WRREQ_CG_MASK |
  527. DAGB1_CNTL_MISC2__DISABLE_WRRET_CG_MASK |
  528. DAGB1_CNTL_MISC2__DISABLE_RDREQ_CG_MASK |
  529. DAGB1_CNTL_MISC2__DISABLE_RDRET_CG_MASK |
  530. DAGB1_CNTL_MISC2__DISABLE_TLBWR_CG_MASK |
  531. DAGB1_CNTL_MISC2__DISABLE_TLBRD_CG_MASK);
  532. } else {
  533. data &= ~ATC_L2_MISC_CG__ENABLE_MASK;
  534. data1 |= (DAGB0_CNTL_MISC2__DISABLE_WRREQ_CG_MASK |
  535. DAGB0_CNTL_MISC2__DISABLE_WRRET_CG_MASK |
  536. DAGB0_CNTL_MISC2__DISABLE_RDREQ_CG_MASK |
  537. DAGB0_CNTL_MISC2__DISABLE_RDRET_CG_MASK |
  538. DAGB0_CNTL_MISC2__DISABLE_TLBWR_CG_MASK |
  539. DAGB0_CNTL_MISC2__DISABLE_TLBRD_CG_MASK);
  540. if (adev->asic_type != CHIP_RAVEN)
  541. data2 |= (DAGB1_CNTL_MISC2__DISABLE_WRREQ_CG_MASK |
  542. DAGB1_CNTL_MISC2__DISABLE_WRRET_CG_MASK |
  543. DAGB1_CNTL_MISC2__DISABLE_RDREQ_CG_MASK |
  544. DAGB1_CNTL_MISC2__DISABLE_RDRET_CG_MASK |
  545. DAGB1_CNTL_MISC2__DISABLE_TLBWR_CG_MASK |
  546. DAGB1_CNTL_MISC2__DISABLE_TLBRD_CG_MASK);
  547. }
  548. if (def != data)
  549. WREG32_SOC15(MMHUB, 0, mmATC_L2_MISC_CG, data);
  550. if (def1 != data1) {
  551. if (adev->asic_type != CHIP_RAVEN)
  552. WREG32_SOC15(MMHUB, 0, mmDAGB0_CNTL_MISC2, data1);
  553. else
  554. WREG32_SOC15(MMHUB, 0, mmDAGB0_CNTL_MISC2_RV, data1);
  555. }
  556. if (adev->asic_type != CHIP_RAVEN && def2 != data2)
  557. WREG32_SOC15(MMHUB, 0, mmDAGB1_CNTL_MISC2, data2);
  558. }
  559. static void athub_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  560. bool enable)
  561. {
  562. uint32_t def, data;
  563. def = data = RREG32_SOC15(ATHUB, 0, mmATHUB_MISC_CNTL);
  564. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG))
  565. data |= ATHUB_MISC_CNTL__CG_ENABLE_MASK;
  566. else
  567. data &= ~ATHUB_MISC_CNTL__CG_ENABLE_MASK;
  568. if (def != data)
  569. WREG32_SOC15(ATHUB, 0, mmATHUB_MISC_CNTL, data);
  570. }
  571. static void mmhub_v1_0_update_medium_grain_light_sleep(struct amdgpu_device *adev,
  572. bool enable)
  573. {
  574. uint32_t def, data;
  575. def = data = RREG32_SOC15(MMHUB, 0, mmATC_L2_MISC_CG);
  576. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_LS))
  577. data |= ATC_L2_MISC_CG__MEM_LS_ENABLE_MASK;
  578. else
  579. data &= ~ATC_L2_MISC_CG__MEM_LS_ENABLE_MASK;
  580. if (def != data)
  581. WREG32_SOC15(MMHUB, 0, mmATC_L2_MISC_CG, data);
  582. }
  583. static void athub_update_medium_grain_light_sleep(struct amdgpu_device *adev,
  584. bool enable)
  585. {
  586. uint32_t def, data;
  587. def = data = RREG32_SOC15(ATHUB, 0, mmATHUB_MISC_CNTL);
  588. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_LS) &&
  589. (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
  590. data |= ATHUB_MISC_CNTL__CG_MEM_LS_ENABLE_MASK;
  591. else
  592. data &= ~ATHUB_MISC_CNTL__CG_MEM_LS_ENABLE_MASK;
  593. if(def != data)
  594. WREG32_SOC15(ATHUB, 0, mmATHUB_MISC_CNTL, data);
  595. }
  596. int mmhub_v1_0_set_clockgating(struct amdgpu_device *adev,
  597. enum amd_clockgating_state state)
  598. {
  599. if (amdgpu_sriov_vf(adev))
  600. return 0;
  601. switch (adev->asic_type) {
  602. case CHIP_VEGA10:
  603. case CHIP_RAVEN:
  604. mmhub_v1_0_update_medium_grain_clock_gating(adev,
  605. state == AMD_CG_STATE_GATE ? true : false);
  606. athub_update_medium_grain_clock_gating(adev,
  607. state == AMD_CG_STATE_GATE ? true : false);
  608. mmhub_v1_0_update_medium_grain_light_sleep(adev,
  609. state == AMD_CG_STATE_GATE ? true : false);
  610. athub_update_medium_grain_light_sleep(adev,
  611. state == AMD_CG_STATE_GATE ? true : false);
  612. break;
  613. default:
  614. break;
  615. }
  616. return 0;
  617. }
  618. void mmhub_v1_0_get_clockgating(struct amdgpu_device *adev, u32 *flags)
  619. {
  620. int data;
  621. if (amdgpu_sriov_vf(adev))
  622. *flags = 0;
  623. /* AMD_CG_SUPPORT_MC_MGCG */
  624. data = RREG32_SOC15(ATHUB, 0, mmATHUB_MISC_CNTL);
  625. if (data & ATHUB_MISC_CNTL__CG_ENABLE_MASK)
  626. *flags |= AMD_CG_SUPPORT_MC_MGCG;
  627. /* AMD_CG_SUPPORT_MC_LS */
  628. data = RREG32_SOC15(MMHUB, 0, mmATC_L2_MISC_CG);
  629. if (data & ATC_L2_MISC_CG__MEM_LS_ENABLE_MASK)
  630. *flags |= AMD_CG_SUPPORT_MC_LS;
  631. }