gmc_v6_0.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <drm/drmP.h>
  25. #include "amdgpu.h"
  26. #include "gmc_v6_0.h"
  27. #include "amdgpu_ucode.h"
  28. #include "bif/bif_3_0_d.h"
  29. #include "bif/bif_3_0_sh_mask.h"
  30. #include "oss/oss_1_0_d.h"
  31. #include "oss/oss_1_0_sh_mask.h"
  32. #include "gmc/gmc_6_0_d.h"
  33. #include "gmc/gmc_6_0_sh_mask.h"
  34. #include "dce/dce_6_0_d.h"
  35. #include "dce/dce_6_0_sh_mask.h"
  36. #include "si_enums.h"
  37. static void gmc_v6_0_set_gart_funcs(struct amdgpu_device *adev);
  38. static void gmc_v6_0_set_irq_funcs(struct amdgpu_device *adev);
  39. static int gmc_v6_0_wait_for_idle(void *handle);
  40. MODULE_FIRMWARE("radeon/tahiti_mc.bin");
  41. MODULE_FIRMWARE("radeon/pitcairn_mc.bin");
  42. MODULE_FIRMWARE("radeon/verde_mc.bin");
  43. MODULE_FIRMWARE("radeon/oland_mc.bin");
  44. MODULE_FIRMWARE("radeon/si58_mc.bin");
  45. #define MC_SEQ_MISC0__MT__MASK 0xf0000000
  46. #define MC_SEQ_MISC0__MT__GDDR1 0x10000000
  47. #define MC_SEQ_MISC0__MT__DDR2 0x20000000
  48. #define MC_SEQ_MISC0__MT__GDDR3 0x30000000
  49. #define MC_SEQ_MISC0__MT__GDDR4 0x40000000
  50. #define MC_SEQ_MISC0__MT__GDDR5 0x50000000
  51. #define MC_SEQ_MISC0__MT__HBM 0x60000000
  52. #define MC_SEQ_MISC0__MT__DDR3 0xB0000000
  53. static const u32 crtc_offsets[6] =
  54. {
  55. SI_CRTC0_REGISTER_OFFSET,
  56. SI_CRTC1_REGISTER_OFFSET,
  57. SI_CRTC2_REGISTER_OFFSET,
  58. SI_CRTC3_REGISTER_OFFSET,
  59. SI_CRTC4_REGISTER_OFFSET,
  60. SI_CRTC5_REGISTER_OFFSET
  61. };
  62. static void gmc_v6_0_mc_stop(struct amdgpu_device *adev)
  63. {
  64. u32 blackout;
  65. gmc_v6_0_wait_for_idle((void *)adev);
  66. blackout = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  67. if (REG_GET_FIELD(blackout, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE) != 1) {
  68. /* Block CPU access */
  69. WREG32(mmBIF_FB_EN, 0);
  70. /* blackout the MC */
  71. blackout = REG_SET_FIELD(blackout,
  72. MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  73. WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout | 1);
  74. }
  75. /* wait for the MC to settle */
  76. udelay(100);
  77. }
  78. static void gmc_v6_0_mc_resume(struct amdgpu_device *adev)
  79. {
  80. u32 tmp;
  81. /* unblackout the MC */
  82. tmp = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  83. tmp = REG_SET_FIELD(tmp, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  84. WREG32(mmMC_SHARED_BLACKOUT_CNTL, tmp);
  85. /* allow CPU access */
  86. tmp = REG_SET_FIELD(0, BIF_FB_EN, FB_READ_EN, 1);
  87. tmp = REG_SET_FIELD(tmp, BIF_FB_EN, FB_WRITE_EN, 1);
  88. WREG32(mmBIF_FB_EN, tmp);
  89. }
  90. static int gmc_v6_0_init_microcode(struct amdgpu_device *adev)
  91. {
  92. const char *chip_name;
  93. char fw_name[30];
  94. int err;
  95. bool is_58_fw = false;
  96. DRM_DEBUG("\n");
  97. switch (adev->asic_type) {
  98. case CHIP_TAHITI:
  99. chip_name = "tahiti";
  100. break;
  101. case CHIP_PITCAIRN:
  102. chip_name = "pitcairn";
  103. break;
  104. case CHIP_VERDE:
  105. chip_name = "verde";
  106. break;
  107. case CHIP_OLAND:
  108. chip_name = "oland";
  109. break;
  110. case CHIP_HAINAN:
  111. chip_name = "hainan";
  112. break;
  113. default: BUG();
  114. }
  115. /* this memory configuration requires special firmware */
  116. if (((RREG32(mmMC_SEQ_MISC0) & 0xff000000) >> 24) == 0x58)
  117. is_58_fw = true;
  118. if (is_58_fw)
  119. snprintf(fw_name, sizeof(fw_name), "radeon/si58_mc.bin");
  120. else
  121. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  122. err = request_firmware(&adev->mc.fw, fw_name, adev->dev);
  123. if (err)
  124. goto out;
  125. err = amdgpu_ucode_validate(adev->mc.fw);
  126. out:
  127. if (err) {
  128. dev_err(adev->dev,
  129. "si_mc: Failed to load firmware \"%s\"\n",
  130. fw_name);
  131. release_firmware(adev->mc.fw);
  132. adev->mc.fw = NULL;
  133. }
  134. return err;
  135. }
  136. static int gmc_v6_0_mc_load_microcode(struct amdgpu_device *adev)
  137. {
  138. const __le32 *new_fw_data = NULL;
  139. u32 running;
  140. const __le32 *new_io_mc_regs = NULL;
  141. int i, regs_size, ucode_size;
  142. const struct mc_firmware_header_v1_0 *hdr;
  143. if (!adev->mc.fw)
  144. return -EINVAL;
  145. hdr = (const struct mc_firmware_header_v1_0 *)adev->mc.fw->data;
  146. amdgpu_ucode_print_mc_hdr(&hdr->header);
  147. adev->mc.fw_version = le32_to_cpu(hdr->header.ucode_version);
  148. regs_size = le32_to_cpu(hdr->io_debug_size_bytes) / (4 * 2);
  149. new_io_mc_regs = (const __le32 *)
  150. (adev->mc.fw->data + le32_to_cpu(hdr->io_debug_array_offset_bytes));
  151. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  152. new_fw_data = (const __le32 *)
  153. (adev->mc.fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  154. running = RREG32(mmMC_SEQ_SUP_CNTL) & MC_SEQ_SUP_CNTL__RUN_MASK;
  155. if (running == 0) {
  156. /* reset the engine and set to writable */
  157. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  158. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000010);
  159. /* load mc io regs */
  160. for (i = 0; i < regs_size; i++) {
  161. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, le32_to_cpup(new_io_mc_regs++));
  162. WREG32(mmMC_SEQ_IO_DEBUG_DATA, le32_to_cpup(new_io_mc_regs++));
  163. }
  164. /* load the MC ucode */
  165. for (i = 0; i < ucode_size; i++) {
  166. WREG32(mmMC_SEQ_SUP_PGM, le32_to_cpup(new_fw_data++));
  167. }
  168. /* put the engine back into the active state */
  169. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  170. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000004);
  171. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000001);
  172. /* wait for training to complete */
  173. for (i = 0; i < adev->usec_timeout; i++) {
  174. if (RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL) & MC_SEQ_TRAIN_WAKEUP_CNTL__TRAIN_DONE_D0_MASK)
  175. break;
  176. udelay(1);
  177. }
  178. for (i = 0; i < adev->usec_timeout; i++) {
  179. if (RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL) & MC_SEQ_TRAIN_WAKEUP_CNTL__TRAIN_DONE_D1_MASK)
  180. break;
  181. udelay(1);
  182. }
  183. }
  184. return 0;
  185. }
  186. static void gmc_v6_0_vram_gtt_location(struct amdgpu_device *adev,
  187. struct amdgpu_mc *mc)
  188. {
  189. u64 base = RREG32(mmMC_VM_FB_LOCATION) & 0xFFFF;
  190. base <<= 24;
  191. if (mc->mc_vram_size > 0xFFC0000000ULL) {
  192. dev_warn(adev->dev, "limiting VRAM\n");
  193. mc->real_vram_size = 0xFFC0000000ULL;
  194. mc->mc_vram_size = 0xFFC0000000ULL;
  195. }
  196. amdgpu_vram_location(adev, &adev->mc, base);
  197. adev->mc.gtt_base_align = 0;
  198. amdgpu_gtt_location(adev, mc);
  199. }
  200. static void gmc_v6_0_mc_program(struct amdgpu_device *adev)
  201. {
  202. int i, j;
  203. /* Initialize HDP */
  204. for (i = 0, j = 0; i < 32; i++, j += 0x6) {
  205. WREG32((0xb05 + j), 0x00000000);
  206. WREG32((0xb06 + j), 0x00000000);
  207. WREG32((0xb07 + j), 0x00000000);
  208. WREG32((0xb08 + j), 0x00000000);
  209. WREG32((0xb09 + j), 0x00000000);
  210. }
  211. WREG32(mmHDP_REG_COHERENCY_FLUSH_CNTL, 0);
  212. if (gmc_v6_0_wait_for_idle((void *)adev)) {
  213. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  214. }
  215. WREG32(mmVGA_HDP_CONTROL, VGA_HDP_CONTROL__VGA_MEMORY_DISABLE_MASK);
  216. /* Update configuration */
  217. WREG32(mmMC_VM_SYSTEM_APERTURE_LOW_ADDR,
  218. adev->mc.vram_start >> 12);
  219. WREG32(mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  220. adev->mc.vram_end >> 12);
  221. WREG32(mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  222. adev->vram_scratch.gpu_addr >> 12);
  223. WREG32(mmMC_VM_AGP_BASE, 0);
  224. WREG32(mmMC_VM_AGP_TOP, 0x0FFFFFFF);
  225. WREG32(mmMC_VM_AGP_BOT, 0x0FFFFFFF);
  226. if (gmc_v6_0_wait_for_idle((void *)adev)) {
  227. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  228. }
  229. }
  230. static int gmc_v6_0_mc_init(struct amdgpu_device *adev)
  231. {
  232. u32 tmp;
  233. int chansize, numchan;
  234. tmp = RREG32(mmMC_ARB_RAMCFG);
  235. if (tmp & (1 << 11)) {
  236. chansize = 16;
  237. } else if (tmp & MC_ARB_RAMCFG__CHANSIZE_MASK) {
  238. chansize = 64;
  239. } else {
  240. chansize = 32;
  241. }
  242. tmp = RREG32(mmMC_SHARED_CHMAP);
  243. switch ((tmp & MC_SHARED_CHMAP__NOOFCHAN_MASK) >> MC_SHARED_CHMAP__NOOFCHAN__SHIFT) {
  244. case 0:
  245. default:
  246. numchan = 1;
  247. break;
  248. case 1:
  249. numchan = 2;
  250. break;
  251. case 2:
  252. numchan = 4;
  253. break;
  254. case 3:
  255. numchan = 8;
  256. break;
  257. case 4:
  258. numchan = 3;
  259. break;
  260. case 5:
  261. numchan = 6;
  262. break;
  263. case 6:
  264. numchan = 10;
  265. break;
  266. case 7:
  267. numchan = 12;
  268. break;
  269. case 8:
  270. numchan = 16;
  271. break;
  272. }
  273. adev->mc.vram_width = numchan * chansize;
  274. /* Could aper size report 0 ? */
  275. adev->mc.aper_base = pci_resource_start(adev->pdev, 0);
  276. adev->mc.aper_size = pci_resource_len(adev->pdev, 0);
  277. /* size in MB on si */
  278. adev->mc.mc_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  279. adev->mc.real_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  280. adev->mc.visible_vram_size = adev->mc.aper_size;
  281. amdgpu_gart_set_defaults(adev);
  282. gmc_v6_0_vram_gtt_location(adev, &adev->mc);
  283. return 0;
  284. }
  285. static void gmc_v6_0_gart_flush_gpu_tlb(struct amdgpu_device *adev,
  286. uint32_t vmid)
  287. {
  288. WREG32(mmHDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  289. WREG32(mmVM_INVALIDATE_REQUEST, 1 << vmid);
  290. }
  291. static int gmc_v6_0_gart_set_pte_pde(struct amdgpu_device *adev,
  292. void *cpu_pt_addr,
  293. uint32_t gpu_page_idx,
  294. uint64_t addr,
  295. uint64_t flags)
  296. {
  297. void __iomem *ptr = (void *)cpu_pt_addr;
  298. uint64_t value;
  299. value = addr & 0xFFFFFFFFFFFFF000ULL;
  300. value |= flags;
  301. writeq(value, ptr + (gpu_page_idx * 8));
  302. return 0;
  303. }
  304. static uint64_t gmc_v6_0_get_vm_pte_flags(struct amdgpu_device *adev,
  305. uint32_t flags)
  306. {
  307. uint64_t pte_flag = 0;
  308. if (flags & AMDGPU_VM_PAGE_READABLE)
  309. pte_flag |= AMDGPU_PTE_READABLE;
  310. if (flags & AMDGPU_VM_PAGE_WRITEABLE)
  311. pte_flag |= AMDGPU_PTE_WRITEABLE;
  312. if (flags & AMDGPU_VM_PAGE_PRT)
  313. pte_flag |= AMDGPU_PTE_PRT;
  314. return pte_flag;
  315. }
  316. static uint64_t gmc_v6_0_get_vm_pde(struct amdgpu_device *adev, uint64_t addr)
  317. {
  318. BUG_ON(addr & 0xFFFFFF0000000FFFULL);
  319. return addr;
  320. }
  321. static void gmc_v6_0_set_fault_enable_default(struct amdgpu_device *adev,
  322. bool value)
  323. {
  324. u32 tmp;
  325. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  326. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  327. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  328. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  329. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  330. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  331. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  332. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  333. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  334. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  335. READ_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  336. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  337. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  338. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  339. }
  340. /**
  341. + * gmc_v8_0_set_prt - set PRT VM fault
  342. + *
  343. + * @adev: amdgpu_device pointer
  344. + * @enable: enable/disable VM fault handling for PRT
  345. +*/
  346. static void gmc_v6_0_set_prt(struct amdgpu_device *adev, bool enable)
  347. {
  348. u32 tmp;
  349. if (enable && !adev->mc.prt_warning) {
  350. dev_warn(adev->dev, "Disabling VM faults because of PRT request!\n");
  351. adev->mc.prt_warning = true;
  352. }
  353. tmp = RREG32(mmVM_PRT_CNTL);
  354. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  355. CB_DISABLE_FAULT_ON_UNMAPPED_ACCESS,
  356. enable);
  357. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  358. TC_DISABLE_FAULT_ON_UNMAPPED_ACCESS,
  359. enable);
  360. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  361. L2_CACHE_STORE_INVALID_ENTRIES,
  362. enable);
  363. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  364. L1_TLB_STORE_INVALID_ENTRIES,
  365. enable);
  366. WREG32(mmVM_PRT_CNTL, tmp);
  367. if (enable) {
  368. uint32_t low = AMDGPU_VA_RESERVED_SIZE >> AMDGPU_GPU_PAGE_SHIFT;
  369. uint32_t high = adev->vm_manager.max_pfn;
  370. WREG32(mmVM_PRT_APERTURE0_LOW_ADDR, low);
  371. WREG32(mmVM_PRT_APERTURE1_LOW_ADDR, low);
  372. WREG32(mmVM_PRT_APERTURE2_LOW_ADDR, low);
  373. WREG32(mmVM_PRT_APERTURE3_LOW_ADDR, low);
  374. WREG32(mmVM_PRT_APERTURE0_HIGH_ADDR, high);
  375. WREG32(mmVM_PRT_APERTURE1_HIGH_ADDR, high);
  376. WREG32(mmVM_PRT_APERTURE2_HIGH_ADDR, high);
  377. WREG32(mmVM_PRT_APERTURE3_HIGH_ADDR, high);
  378. } else {
  379. WREG32(mmVM_PRT_APERTURE0_LOW_ADDR, 0xfffffff);
  380. WREG32(mmVM_PRT_APERTURE1_LOW_ADDR, 0xfffffff);
  381. WREG32(mmVM_PRT_APERTURE2_LOW_ADDR, 0xfffffff);
  382. WREG32(mmVM_PRT_APERTURE3_LOW_ADDR, 0xfffffff);
  383. WREG32(mmVM_PRT_APERTURE0_HIGH_ADDR, 0x0);
  384. WREG32(mmVM_PRT_APERTURE1_HIGH_ADDR, 0x0);
  385. WREG32(mmVM_PRT_APERTURE2_HIGH_ADDR, 0x0);
  386. WREG32(mmVM_PRT_APERTURE3_HIGH_ADDR, 0x0);
  387. }
  388. }
  389. static int gmc_v6_0_gart_enable(struct amdgpu_device *adev)
  390. {
  391. int r, i;
  392. if (adev->gart.robj == NULL) {
  393. dev_err(adev->dev, "No VRAM object for PCIE GART.\n");
  394. return -EINVAL;
  395. }
  396. r = amdgpu_gart_table_vram_pin(adev);
  397. if (r)
  398. return r;
  399. /* Setup TLB control */
  400. WREG32(mmMC_VM_MX_L1_TLB_CNTL,
  401. (0xA << 7) |
  402. MC_VM_MX_L1_TLB_CNTL__ENABLE_L1_TLB_MASK |
  403. MC_VM_MX_L1_TLB_CNTL__ENABLE_L1_FRAGMENT_PROCESSING_MASK |
  404. MC_VM_MX_L1_TLB_CNTL__SYSTEM_ACCESS_MODE_MASK |
  405. MC_VM_MX_L1_TLB_CNTL__ENABLE_ADVANCED_DRIVER_MODEL_MASK |
  406. (0UL << MC_VM_MX_L1_TLB_CNTL__SYSTEM_APERTURE_UNMAPPED_ACCESS__SHIFT));
  407. /* Setup L2 cache */
  408. WREG32(mmVM_L2_CNTL,
  409. VM_L2_CNTL__ENABLE_L2_CACHE_MASK |
  410. VM_L2_CNTL__ENABLE_L2_FRAGMENT_PROCESSING_MASK |
  411. VM_L2_CNTL__ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE_MASK |
  412. VM_L2_CNTL__ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE_MASK |
  413. (7UL << VM_L2_CNTL__EFFECTIVE_L2_QUEUE_SIZE__SHIFT) |
  414. (1UL << VM_L2_CNTL__CONTEXT1_IDENTITY_ACCESS_MODE__SHIFT));
  415. WREG32(mmVM_L2_CNTL2,
  416. VM_L2_CNTL2__INVALIDATE_ALL_L1_TLBS_MASK |
  417. VM_L2_CNTL2__INVALIDATE_L2_CACHE_MASK);
  418. WREG32(mmVM_L2_CNTL3,
  419. VM_L2_CNTL3__L2_CACHE_BIGK_ASSOCIATIVITY_MASK |
  420. (4UL << VM_L2_CNTL3__BANK_SELECT__SHIFT) |
  421. (4UL << VM_L2_CNTL3__L2_CACHE_BIGK_FRAGMENT_SIZE__SHIFT));
  422. /* setup context0 */
  423. WREG32(mmVM_CONTEXT0_PAGE_TABLE_START_ADDR, adev->mc.gtt_start >> 12);
  424. WREG32(mmVM_CONTEXT0_PAGE_TABLE_END_ADDR, adev->mc.gtt_end >> 12);
  425. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR, adev->gart.table_addr >> 12);
  426. WREG32(mmVM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  427. (u32)(adev->dummy_page.addr >> 12));
  428. WREG32(mmVM_CONTEXT0_CNTL2, 0);
  429. WREG32(mmVM_CONTEXT0_CNTL,
  430. VM_CONTEXT0_CNTL__ENABLE_CONTEXT_MASK |
  431. (0UL << VM_CONTEXT0_CNTL__PAGE_TABLE_DEPTH__SHIFT) |
  432. VM_CONTEXT0_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK);
  433. WREG32(0x575, 0);
  434. WREG32(0x576, 0);
  435. WREG32(0x577, 0);
  436. /* empty context1-15 */
  437. /* set vm size, must be a multiple of 4 */
  438. WREG32(mmVM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  439. WREG32(mmVM_CONTEXT1_PAGE_TABLE_END_ADDR, adev->vm_manager.max_pfn - 1);
  440. /* Assign the pt base to something valid for now; the pts used for
  441. * the VMs are determined by the application and setup and assigned
  442. * on the fly in the vm part of radeon_gart.c
  443. */
  444. for (i = 1; i < 16; i++) {
  445. if (i < 8)
  446. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + i,
  447. adev->gart.table_addr >> 12);
  448. else
  449. WREG32(mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + i - 8,
  450. adev->gart.table_addr >> 12);
  451. }
  452. /* enable context1-15 */
  453. WREG32(mmVM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  454. (u32)(adev->dummy_page.addr >> 12));
  455. WREG32(mmVM_CONTEXT1_CNTL2, 4);
  456. WREG32(mmVM_CONTEXT1_CNTL,
  457. VM_CONTEXT1_CNTL__ENABLE_CONTEXT_MASK |
  458. (1UL << VM_CONTEXT1_CNTL__PAGE_TABLE_DEPTH__SHIFT) |
  459. ((adev->vm_manager.block_size - 9)
  460. << VM_CONTEXT1_CNTL__PAGE_TABLE_BLOCK_SIZE__SHIFT));
  461. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_ALWAYS)
  462. gmc_v6_0_set_fault_enable_default(adev, false);
  463. else
  464. gmc_v6_0_set_fault_enable_default(adev, true);
  465. gmc_v6_0_gart_flush_gpu_tlb(adev, 0);
  466. dev_info(adev->dev, "PCIE GART of %uM enabled (table at 0x%016llX).\n",
  467. (unsigned)(adev->mc.gtt_size >> 20),
  468. (unsigned long long)adev->gart.table_addr);
  469. adev->gart.ready = true;
  470. return 0;
  471. }
  472. static int gmc_v6_0_gart_init(struct amdgpu_device *adev)
  473. {
  474. int r;
  475. if (adev->gart.robj) {
  476. dev_warn(adev->dev, "gmc_v6_0 PCIE GART already initialized\n");
  477. return 0;
  478. }
  479. r = amdgpu_gart_init(adev);
  480. if (r)
  481. return r;
  482. adev->gart.table_size = adev->gart.num_gpu_pages * 8;
  483. adev->gart.gart_pte_flags = 0;
  484. return amdgpu_gart_table_vram_alloc(adev);
  485. }
  486. static void gmc_v6_0_gart_disable(struct amdgpu_device *adev)
  487. {
  488. /*unsigned i;
  489. for (i = 1; i < 16; ++i) {
  490. uint32_t reg;
  491. if (i < 8)
  492. reg = VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + i ;
  493. else
  494. reg = VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + (i - 8);
  495. adev->vm_manager.saved_table_addr[i] = RREG32(reg);
  496. }*/
  497. /* Disable all tables */
  498. WREG32(mmVM_CONTEXT0_CNTL, 0);
  499. WREG32(mmVM_CONTEXT1_CNTL, 0);
  500. /* Setup TLB control */
  501. WREG32(mmMC_VM_MX_L1_TLB_CNTL,
  502. MC_VM_MX_L1_TLB_CNTL__SYSTEM_ACCESS_MODE_MASK |
  503. (0UL << MC_VM_MX_L1_TLB_CNTL__SYSTEM_APERTURE_UNMAPPED_ACCESS__SHIFT));
  504. /* Setup L2 cache */
  505. WREG32(mmVM_L2_CNTL,
  506. VM_L2_CNTL__ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE_MASK |
  507. VM_L2_CNTL__ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE_MASK |
  508. (7UL << VM_L2_CNTL__EFFECTIVE_L2_QUEUE_SIZE__SHIFT) |
  509. (1UL << VM_L2_CNTL__CONTEXT1_IDENTITY_ACCESS_MODE__SHIFT));
  510. WREG32(mmVM_L2_CNTL2, 0);
  511. WREG32(mmVM_L2_CNTL3,
  512. VM_L2_CNTL3__L2_CACHE_BIGK_ASSOCIATIVITY_MASK |
  513. (0UL << VM_L2_CNTL3__L2_CACHE_BIGK_FRAGMENT_SIZE__SHIFT));
  514. amdgpu_gart_table_vram_unpin(adev);
  515. }
  516. static void gmc_v6_0_gart_fini(struct amdgpu_device *adev)
  517. {
  518. amdgpu_gart_table_vram_free(adev);
  519. amdgpu_gart_fini(adev);
  520. }
  521. static void gmc_v6_0_vm_decode_fault(struct amdgpu_device *adev,
  522. u32 status, u32 addr, u32 mc_client)
  523. {
  524. u32 mc_id;
  525. u32 vmid = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS, VMID);
  526. u32 protections = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  527. PROTECTIONS);
  528. char block[5] = { mc_client >> 24, (mc_client >> 16) & 0xff,
  529. (mc_client >> 8) & 0xff, mc_client & 0xff, 0 };
  530. mc_id = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  531. MEMORY_CLIENT_ID);
  532. dev_err(adev->dev, "VM fault (0x%02x, vmid %d) at page %u, %s from '%s' (0x%08x) (%d)\n",
  533. protections, vmid, addr,
  534. REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  535. MEMORY_CLIENT_RW) ?
  536. "write" : "read", block, mc_client, mc_id);
  537. }
  538. /*
  539. static const u32 mc_cg_registers[] = {
  540. MC_HUB_MISC_HUB_CG,
  541. MC_HUB_MISC_SIP_CG,
  542. MC_HUB_MISC_VM_CG,
  543. MC_XPB_CLK_GAT,
  544. ATC_MISC_CG,
  545. MC_CITF_MISC_WR_CG,
  546. MC_CITF_MISC_RD_CG,
  547. MC_CITF_MISC_VM_CG,
  548. VM_L2_CG,
  549. };
  550. static const u32 mc_cg_ls_en[] = {
  551. MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK,
  552. MC_HUB_MISC_SIP_CG__MEM_LS_ENABLE_MASK,
  553. MC_HUB_MISC_VM_CG__MEM_LS_ENABLE_MASK,
  554. MC_XPB_CLK_GAT__MEM_LS_ENABLE_MASK,
  555. ATC_MISC_CG__MEM_LS_ENABLE_MASK,
  556. MC_CITF_MISC_WR_CG__MEM_LS_ENABLE_MASK,
  557. MC_CITF_MISC_RD_CG__MEM_LS_ENABLE_MASK,
  558. MC_CITF_MISC_VM_CG__MEM_LS_ENABLE_MASK,
  559. VM_L2_CG__MEM_LS_ENABLE_MASK,
  560. };
  561. static const u32 mc_cg_en[] = {
  562. MC_HUB_MISC_HUB_CG__ENABLE_MASK,
  563. MC_HUB_MISC_SIP_CG__ENABLE_MASK,
  564. MC_HUB_MISC_VM_CG__ENABLE_MASK,
  565. MC_XPB_CLK_GAT__ENABLE_MASK,
  566. ATC_MISC_CG__ENABLE_MASK,
  567. MC_CITF_MISC_WR_CG__ENABLE_MASK,
  568. MC_CITF_MISC_RD_CG__ENABLE_MASK,
  569. MC_CITF_MISC_VM_CG__ENABLE_MASK,
  570. VM_L2_CG__ENABLE_MASK,
  571. };
  572. static void gmc_v6_0_enable_mc_ls(struct amdgpu_device *adev,
  573. bool enable)
  574. {
  575. int i;
  576. u32 orig, data;
  577. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  578. orig = data = RREG32(mc_cg_registers[i]);
  579. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_MC_LS))
  580. data |= mc_cg_ls_en[i];
  581. else
  582. data &= ~mc_cg_ls_en[i];
  583. if (data != orig)
  584. WREG32(mc_cg_registers[i], data);
  585. }
  586. }
  587. static void gmc_v6_0_enable_mc_mgcg(struct amdgpu_device *adev,
  588. bool enable)
  589. {
  590. int i;
  591. u32 orig, data;
  592. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  593. orig = data = RREG32(mc_cg_registers[i]);
  594. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_MC_MGCG))
  595. data |= mc_cg_en[i];
  596. else
  597. data &= ~mc_cg_en[i];
  598. if (data != orig)
  599. WREG32(mc_cg_registers[i], data);
  600. }
  601. }
  602. static void gmc_v6_0_enable_bif_mgls(struct amdgpu_device *adev,
  603. bool enable)
  604. {
  605. u32 orig, data;
  606. orig = data = RREG32_PCIE(ixPCIE_CNTL2);
  607. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_BIF_LS)) {
  608. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_LS_EN, 1);
  609. data = REG_SET_FIELD(data, PCIE_CNTL2, MST_MEM_LS_EN, 1);
  610. data = REG_SET_FIELD(data, PCIE_CNTL2, REPLAY_MEM_LS_EN, 1);
  611. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_AGGRESSIVE_LS_EN, 1);
  612. } else {
  613. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_LS_EN, 0);
  614. data = REG_SET_FIELD(data, PCIE_CNTL2, MST_MEM_LS_EN, 0);
  615. data = REG_SET_FIELD(data, PCIE_CNTL2, REPLAY_MEM_LS_EN, 0);
  616. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_AGGRESSIVE_LS_EN, 0);
  617. }
  618. if (orig != data)
  619. WREG32_PCIE(ixPCIE_CNTL2, data);
  620. }
  621. static void gmc_v6_0_enable_hdp_mgcg(struct amdgpu_device *adev,
  622. bool enable)
  623. {
  624. u32 orig, data;
  625. orig = data = RREG32(mmHDP_HOST_PATH_CNTL);
  626. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_HDP_MGCG))
  627. data = REG_SET_FIELD(data, HDP_HOST_PATH_CNTL, CLOCK_GATING_DIS, 0);
  628. else
  629. data = REG_SET_FIELD(data, HDP_HOST_PATH_CNTL, CLOCK_GATING_DIS, 1);
  630. if (orig != data)
  631. WREG32(mmHDP_HOST_PATH_CNTL, data);
  632. }
  633. static void gmc_v6_0_enable_hdp_ls(struct amdgpu_device *adev,
  634. bool enable)
  635. {
  636. u32 orig, data;
  637. orig = data = RREG32(mmHDP_MEM_POWER_LS);
  638. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_HDP_LS))
  639. data = REG_SET_FIELD(data, HDP_MEM_POWER_LS, LS_ENABLE, 1);
  640. else
  641. data = REG_SET_FIELD(data, HDP_MEM_POWER_LS, LS_ENABLE, 0);
  642. if (orig != data)
  643. WREG32(mmHDP_MEM_POWER_LS, data);
  644. }
  645. */
  646. static int gmc_v6_0_convert_vram_type(int mc_seq_vram_type)
  647. {
  648. switch (mc_seq_vram_type) {
  649. case MC_SEQ_MISC0__MT__GDDR1:
  650. return AMDGPU_VRAM_TYPE_GDDR1;
  651. case MC_SEQ_MISC0__MT__DDR2:
  652. return AMDGPU_VRAM_TYPE_DDR2;
  653. case MC_SEQ_MISC0__MT__GDDR3:
  654. return AMDGPU_VRAM_TYPE_GDDR3;
  655. case MC_SEQ_MISC0__MT__GDDR4:
  656. return AMDGPU_VRAM_TYPE_GDDR4;
  657. case MC_SEQ_MISC0__MT__GDDR5:
  658. return AMDGPU_VRAM_TYPE_GDDR5;
  659. case MC_SEQ_MISC0__MT__DDR3:
  660. return AMDGPU_VRAM_TYPE_DDR3;
  661. default:
  662. return AMDGPU_VRAM_TYPE_UNKNOWN;
  663. }
  664. }
  665. static int gmc_v6_0_early_init(void *handle)
  666. {
  667. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  668. gmc_v6_0_set_gart_funcs(adev);
  669. gmc_v6_0_set_irq_funcs(adev);
  670. return 0;
  671. }
  672. static int gmc_v6_0_late_init(void *handle)
  673. {
  674. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  675. if (amdgpu_vm_fault_stop != AMDGPU_VM_FAULT_STOP_ALWAYS)
  676. return amdgpu_irq_get(adev, &adev->mc.vm_fault, 0);
  677. else
  678. return 0;
  679. }
  680. static int gmc_v6_0_sw_init(void *handle)
  681. {
  682. int r;
  683. int dma_bits;
  684. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  685. if (adev->flags & AMD_IS_APU) {
  686. adev->mc.vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;
  687. } else {
  688. u32 tmp = RREG32(mmMC_SEQ_MISC0);
  689. tmp &= MC_SEQ_MISC0__MT__MASK;
  690. adev->mc.vram_type = gmc_v6_0_convert_vram_type(tmp);
  691. }
  692. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 146, &adev->mc.vm_fault);
  693. if (r)
  694. return r;
  695. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 147, &adev->mc.vm_fault);
  696. if (r)
  697. return r;
  698. amdgpu_vm_adjust_size(adev, 64);
  699. adev->vm_manager.max_pfn = adev->vm_manager.vm_size << 18;
  700. adev->mc.mc_mask = 0xffffffffffULL;
  701. adev->mc.stolen_size = 256 * 1024;
  702. adev->need_dma32 = false;
  703. dma_bits = adev->need_dma32 ? 32 : 40;
  704. r = pci_set_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  705. if (r) {
  706. adev->need_dma32 = true;
  707. dma_bits = 32;
  708. dev_warn(adev->dev, "amdgpu: No suitable DMA available.\n");
  709. }
  710. r = pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  711. if (r) {
  712. pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(32));
  713. dev_warn(adev->dev, "amdgpu: No coherent DMA available.\n");
  714. }
  715. r = gmc_v6_0_init_microcode(adev);
  716. if (r) {
  717. dev_err(adev->dev, "Failed to load mc firmware!\n");
  718. return r;
  719. }
  720. r = gmc_v6_0_mc_init(adev);
  721. if (r)
  722. return r;
  723. r = amdgpu_bo_init(adev);
  724. if (r)
  725. return r;
  726. r = gmc_v6_0_gart_init(adev);
  727. if (r)
  728. return r;
  729. /*
  730. * number of VMs
  731. * VMID 0 is reserved for System
  732. * amdgpu graphics/compute will use VMIDs 1-7
  733. * amdkfd will use VMIDs 8-15
  734. */
  735. adev->vm_manager.id_mgr[0].num_ids = AMDGPU_NUM_OF_VMIDS;
  736. adev->vm_manager.num_level = 1;
  737. amdgpu_vm_manager_init(adev);
  738. /* base offset of vram pages */
  739. if (adev->flags & AMD_IS_APU) {
  740. u64 tmp = RREG32(mmMC_VM_FB_OFFSET);
  741. tmp <<= 22;
  742. adev->vm_manager.vram_base_offset = tmp;
  743. } else {
  744. adev->vm_manager.vram_base_offset = 0;
  745. }
  746. return 0;
  747. }
  748. static int gmc_v6_0_sw_fini(void *handle)
  749. {
  750. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  751. amdgpu_vm_manager_fini(adev);
  752. gmc_v6_0_gart_fini(adev);
  753. amdgpu_gem_force_release(adev);
  754. amdgpu_bo_fini(adev);
  755. return 0;
  756. }
  757. static int gmc_v6_0_hw_init(void *handle)
  758. {
  759. int r;
  760. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  761. gmc_v6_0_mc_program(adev);
  762. if (!(adev->flags & AMD_IS_APU)) {
  763. r = gmc_v6_0_mc_load_microcode(adev);
  764. if (r) {
  765. dev_err(adev->dev, "Failed to load MC firmware!\n");
  766. return r;
  767. }
  768. }
  769. r = gmc_v6_0_gart_enable(adev);
  770. if (r)
  771. return r;
  772. return r;
  773. }
  774. static int gmc_v6_0_hw_fini(void *handle)
  775. {
  776. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  777. amdgpu_irq_put(adev, &adev->mc.vm_fault, 0);
  778. gmc_v6_0_gart_disable(adev);
  779. return 0;
  780. }
  781. static int gmc_v6_0_suspend(void *handle)
  782. {
  783. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  784. gmc_v6_0_hw_fini(adev);
  785. return 0;
  786. }
  787. static int gmc_v6_0_resume(void *handle)
  788. {
  789. int r;
  790. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  791. r = gmc_v6_0_hw_init(adev);
  792. if (r)
  793. return r;
  794. amdgpu_vm_reset_all_ids(adev);
  795. return 0;
  796. }
  797. static bool gmc_v6_0_is_idle(void *handle)
  798. {
  799. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  800. u32 tmp = RREG32(mmSRBM_STATUS);
  801. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  802. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK | SRBM_STATUS__VMC_BUSY_MASK))
  803. return false;
  804. return true;
  805. }
  806. static int gmc_v6_0_wait_for_idle(void *handle)
  807. {
  808. unsigned i;
  809. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  810. for (i = 0; i < adev->usec_timeout; i++) {
  811. if (gmc_v6_0_is_idle(handle))
  812. return 0;
  813. udelay(1);
  814. }
  815. return -ETIMEDOUT;
  816. }
  817. static int gmc_v6_0_soft_reset(void *handle)
  818. {
  819. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  820. u32 srbm_soft_reset = 0;
  821. u32 tmp = RREG32(mmSRBM_STATUS);
  822. if (tmp & SRBM_STATUS__VMC_BUSY_MASK)
  823. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  824. SRBM_SOFT_RESET, SOFT_RESET_VMC, 1);
  825. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  826. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK)) {
  827. if (!(adev->flags & AMD_IS_APU))
  828. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  829. SRBM_SOFT_RESET, SOFT_RESET_MC, 1);
  830. }
  831. if (srbm_soft_reset) {
  832. gmc_v6_0_mc_stop(adev);
  833. if (gmc_v6_0_wait_for_idle(adev)) {
  834. dev_warn(adev->dev, "Wait for GMC idle timed out !\n");
  835. }
  836. tmp = RREG32(mmSRBM_SOFT_RESET);
  837. tmp |= srbm_soft_reset;
  838. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  839. WREG32(mmSRBM_SOFT_RESET, tmp);
  840. tmp = RREG32(mmSRBM_SOFT_RESET);
  841. udelay(50);
  842. tmp &= ~srbm_soft_reset;
  843. WREG32(mmSRBM_SOFT_RESET, tmp);
  844. tmp = RREG32(mmSRBM_SOFT_RESET);
  845. udelay(50);
  846. gmc_v6_0_mc_resume(adev);
  847. udelay(50);
  848. }
  849. return 0;
  850. }
  851. static int gmc_v6_0_vm_fault_interrupt_state(struct amdgpu_device *adev,
  852. struct amdgpu_irq_src *src,
  853. unsigned type,
  854. enum amdgpu_interrupt_state state)
  855. {
  856. u32 tmp;
  857. u32 bits = (VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  858. VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  859. VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  860. VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  861. VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  862. VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK);
  863. switch (state) {
  864. case AMDGPU_IRQ_STATE_DISABLE:
  865. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  866. tmp &= ~bits;
  867. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  868. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  869. tmp &= ~bits;
  870. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  871. break;
  872. case AMDGPU_IRQ_STATE_ENABLE:
  873. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  874. tmp |= bits;
  875. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  876. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  877. tmp |= bits;
  878. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  879. break;
  880. default:
  881. break;
  882. }
  883. return 0;
  884. }
  885. static int gmc_v6_0_process_interrupt(struct amdgpu_device *adev,
  886. struct amdgpu_irq_src *source,
  887. struct amdgpu_iv_entry *entry)
  888. {
  889. u32 addr, status;
  890. addr = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_ADDR);
  891. status = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_STATUS);
  892. WREG32_P(mmVM_CONTEXT1_CNTL2, 1, ~1);
  893. if (!addr && !status)
  894. return 0;
  895. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_FIRST)
  896. gmc_v6_0_set_fault_enable_default(adev, false);
  897. if (printk_ratelimit()) {
  898. dev_err(adev->dev, "GPU fault detected: %d 0x%08x\n",
  899. entry->src_id, entry->src_data[0]);
  900. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  901. addr);
  902. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  903. status);
  904. gmc_v6_0_vm_decode_fault(adev, status, addr, 0);
  905. }
  906. return 0;
  907. }
  908. static int gmc_v6_0_set_clockgating_state(void *handle,
  909. enum amd_clockgating_state state)
  910. {
  911. return 0;
  912. }
  913. static int gmc_v6_0_set_powergating_state(void *handle,
  914. enum amd_powergating_state state)
  915. {
  916. return 0;
  917. }
  918. static const struct amd_ip_funcs gmc_v6_0_ip_funcs = {
  919. .name = "gmc_v6_0",
  920. .early_init = gmc_v6_0_early_init,
  921. .late_init = gmc_v6_0_late_init,
  922. .sw_init = gmc_v6_0_sw_init,
  923. .sw_fini = gmc_v6_0_sw_fini,
  924. .hw_init = gmc_v6_0_hw_init,
  925. .hw_fini = gmc_v6_0_hw_fini,
  926. .suspend = gmc_v6_0_suspend,
  927. .resume = gmc_v6_0_resume,
  928. .is_idle = gmc_v6_0_is_idle,
  929. .wait_for_idle = gmc_v6_0_wait_for_idle,
  930. .soft_reset = gmc_v6_0_soft_reset,
  931. .set_clockgating_state = gmc_v6_0_set_clockgating_state,
  932. .set_powergating_state = gmc_v6_0_set_powergating_state,
  933. };
  934. static const struct amdgpu_gart_funcs gmc_v6_0_gart_funcs = {
  935. .flush_gpu_tlb = gmc_v6_0_gart_flush_gpu_tlb,
  936. .set_pte_pde = gmc_v6_0_gart_set_pte_pde,
  937. .set_prt = gmc_v6_0_set_prt,
  938. .get_vm_pde = gmc_v6_0_get_vm_pde,
  939. .get_vm_pte_flags = gmc_v6_0_get_vm_pte_flags
  940. };
  941. static const struct amdgpu_irq_src_funcs gmc_v6_0_irq_funcs = {
  942. .set = gmc_v6_0_vm_fault_interrupt_state,
  943. .process = gmc_v6_0_process_interrupt,
  944. };
  945. static void gmc_v6_0_set_gart_funcs(struct amdgpu_device *adev)
  946. {
  947. if (adev->gart.gart_funcs == NULL)
  948. adev->gart.gart_funcs = &gmc_v6_0_gart_funcs;
  949. }
  950. static void gmc_v6_0_set_irq_funcs(struct amdgpu_device *adev)
  951. {
  952. adev->mc.vm_fault.num_types = 1;
  953. adev->mc.vm_fault.funcs = &gmc_v6_0_irq_funcs;
  954. }
  955. const struct amdgpu_ip_block_version gmc_v6_0_ip_block =
  956. {
  957. .type = AMD_IP_BLOCK_TYPE_GMC,
  958. .major = 6,
  959. .minor = 0,
  960. .rev = 0,
  961. .funcs = &gmc_v6_0_ip_funcs,
  962. };