setup.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531
  1. /*
  2. * Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com)
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. */
  8. #include <linux/seq_file.h>
  9. #include <linux/fs.h>
  10. #include <linux/delay.h>
  11. #include <linux/root_dev.h>
  12. #include <linux/console.h>
  13. #include <linux/module.h>
  14. #include <linux/cpu.h>
  15. #include <linux/clk-provider.h>
  16. #include <linux/of_fdt.h>
  17. #include <linux/of_platform.h>
  18. #include <linux/cache.h>
  19. #include <asm/sections.h>
  20. #include <asm/arcregs.h>
  21. #include <asm/tlb.h>
  22. #include <asm/setup.h>
  23. #include <asm/page.h>
  24. #include <asm/irq.h>
  25. #include <asm/unwind.h>
  26. #include <asm/clk.h>
  27. #include <asm/mach_desc.h>
  28. #include <asm/smp.h>
  29. #define FIX_PTR(x) __asm__ __volatile__(";" : "+r"(x))
  30. unsigned int intr_to_DE_cnt;
  31. /* Part of U-boot ABI: see head.S */
  32. int __initdata uboot_tag;
  33. char __initdata *uboot_arg;
  34. const struct machine_desc *machine_desc;
  35. struct task_struct *_current_task[NR_CPUS]; /* For stack switching */
  36. struct cpuinfo_arc cpuinfo_arc700[NR_CPUS];
  37. static void read_arc_build_cfg_regs(void)
  38. {
  39. struct bcr_perip uncached_space;
  40. struct bcr_generic bcr;
  41. struct cpuinfo_arc *cpu = &cpuinfo_arc700[smp_processor_id()];
  42. FIX_PTR(cpu);
  43. READ_BCR(AUX_IDENTITY, cpu->core);
  44. READ_BCR(ARC_REG_ISA_CFG_BCR, cpu->isa);
  45. READ_BCR(ARC_REG_TIMERS_BCR, cpu->timers);
  46. cpu->vec_base = read_aux_reg(AUX_INTR_VEC_BASE);
  47. READ_BCR(ARC_REG_D_UNCACH_BCR, uncached_space);
  48. BUG_ON((uncached_space.start << 24) != ARC_UNCACHED_ADDR_SPACE);
  49. READ_BCR(ARC_REG_MUL_BCR, cpu->extn_mpy);
  50. cpu->extn.norm = read_aux_reg(ARC_REG_NORM_BCR) > 1 ? 1 : 0; /* 2,3 */
  51. cpu->extn.barrel = read_aux_reg(ARC_REG_BARREL_BCR) > 1 ? 1 : 0; /* 2,3 */
  52. cpu->extn.swap = read_aux_reg(ARC_REG_SWAP_BCR) ? 1 : 0; /* 1,3 */
  53. cpu->extn.crc = read_aux_reg(ARC_REG_CRC_BCR) ? 1 : 0;
  54. cpu->extn.minmax = read_aux_reg(ARC_REG_MIXMAX_BCR) > 1 ? 1 : 0; /* 2 */
  55. /* Note that we read the CCM BCRs independent of kernel config
  56. * This is to catch the cases where user doesn't know that
  57. * CCMs are present in hardware build
  58. */
  59. {
  60. struct bcr_iccm iccm;
  61. struct bcr_dccm dccm;
  62. struct bcr_dccm_base dccm_base;
  63. unsigned int bcr_32bit_val;
  64. bcr_32bit_val = read_aux_reg(ARC_REG_ICCM_BCR);
  65. if (bcr_32bit_val) {
  66. iccm = *((struct bcr_iccm *)&bcr_32bit_val);
  67. cpu->iccm.base_addr = iccm.base << 16;
  68. cpu->iccm.sz = 0x2000 << (iccm.sz - 1);
  69. }
  70. bcr_32bit_val = read_aux_reg(ARC_REG_DCCM_BCR);
  71. if (bcr_32bit_val) {
  72. dccm = *((struct bcr_dccm *)&bcr_32bit_val);
  73. cpu->dccm.sz = 0x800 << (dccm.sz);
  74. READ_BCR(ARC_REG_DCCMBASE_BCR, dccm_base);
  75. cpu->dccm.base_addr = dccm_base.addr << 8;
  76. }
  77. }
  78. READ_BCR(ARC_REG_XY_MEM_BCR, cpu->extn_xymem);
  79. read_decode_mmu_bcr();
  80. read_decode_cache_bcr();
  81. if (is_isa_arcompact()) {
  82. struct bcr_fp_arcompact sp, dp;
  83. struct bcr_bpu_arcompact bpu;
  84. READ_BCR(ARC_REG_FP_BCR, sp);
  85. READ_BCR(ARC_REG_DPFP_BCR, dp);
  86. cpu->extn.fpu_sp = sp.ver ? 1 : 0;
  87. cpu->extn.fpu_dp = dp.ver ? 1 : 0;
  88. READ_BCR(ARC_REG_BPU_BCR, bpu);
  89. cpu->bpu.ver = bpu.ver;
  90. cpu->bpu.full = bpu.fam ? 1 : 0;
  91. if (bpu.ent) {
  92. cpu->bpu.num_cache = 256 << (bpu.ent - 1);
  93. cpu->bpu.num_pred = 256 << (bpu.ent - 1);
  94. }
  95. } else {
  96. struct bcr_fp_arcv2 spdp;
  97. struct bcr_bpu_arcv2 bpu;
  98. READ_BCR(ARC_REG_FP_V2_BCR, spdp);
  99. cpu->extn.fpu_sp = spdp.sp ? 1 : 0;
  100. cpu->extn.fpu_dp = spdp.dp ? 1 : 0;
  101. READ_BCR(ARC_REG_BPU_BCR, bpu);
  102. cpu->bpu.ver = bpu.ver;
  103. cpu->bpu.full = bpu.ft;
  104. cpu->bpu.num_cache = 256 << bpu.bce;
  105. cpu->bpu.num_pred = 2048 << bpu.pte;
  106. }
  107. READ_BCR(ARC_REG_AP_BCR, bcr);
  108. cpu->extn.ap = bcr.ver ? 1 : 0;
  109. READ_BCR(ARC_REG_SMART_BCR, bcr);
  110. cpu->extn.smart = bcr.ver ? 1 : 0;
  111. READ_BCR(ARC_REG_RTT_BCR, bcr);
  112. cpu->extn.rtt = bcr.ver ? 1 : 0;
  113. cpu->extn.debug = cpu->extn.ap | cpu->extn.smart | cpu->extn.rtt;
  114. }
  115. static const struct cpuinfo_data arc_cpu_tbl[] = {
  116. #ifdef CONFIG_ISA_ARCOMPACT
  117. { {0x20, "ARC 600" }, 0x2F},
  118. { {0x30, "ARC 700" }, 0x33},
  119. { {0x34, "ARC 700 R4.10"}, 0x34},
  120. { {0x35, "ARC 700 R4.11"}, 0x35},
  121. #else
  122. { {0x50, "ARC HS38 R2.0"}, 0x51},
  123. { {0x52, "ARC HS38 R2.1"}, 0x52},
  124. #endif
  125. { {0x00, NULL } }
  126. };
  127. #define IS_AVAIL1(v, s) ((v) ? s : "")
  128. #define IS_USED_RUN(v) ((v) ? "" : "(not used) ")
  129. #define IS_USED_CFG(cfg) IS_USED_RUN(IS_ENABLED(cfg))
  130. #define IS_AVAIL2(v, s, cfg) IS_AVAIL1(v, s), IS_AVAIL1(v, IS_USED_CFG(cfg))
  131. static char *arc_cpu_mumbojumbo(int cpu_id, char *buf, int len)
  132. {
  133. struct cpuinfo_arc *cpu = &cpuinfo_arc700[cpu_id];
  134. struct bcr_identity *core = &cpu->core;
  135. const struct cpuinfo_data *tbl;
  136. char *isa_nm;
  137. int i, be, atomic;
  138. int n = 0;
  139. FIX_PTR(cpu);
  140. if (is_isa_arcompact()) {
  141. isa_nm = "ARCompact";
  142. be = IS_ENABLED(CONFIG_CPU_BIG_ENDIAN);
  143. atomic = cpu->isa.atomic1;
  144. if (!cpu->isa.ver) /* ISA BCR absent, use Kconfig info */
  145. atomic = IS_ENABLED(CONFIG_ARC_HAS_LLSC);
  146. } else {
  147. isa_nm = "ARCv2";
  148. be = cpu->isa.be;
  149. atomic = cpu->isa.atomic;
  150. }
  151. n += scnprintf(buf + n, len - n,
  152. "\nIDENTITY\t: ARCVER [%#02x] ARCNUM [%#02x] CHIPID [%#4x]\n",
  153. core->family, core->cpu_id, core->chip_id);
  154. for (tbl = &arc_cpu_tbl[0]; tbl->info.id != 0; tbl++) {
  155. if ((core->family >= tbl->info.id) &&
  156. (core->family <= tbl->up_range)) {
  157. n += scnprintf(buf + n, len - n,
  158. "processor [%d]\t: %s (%s ISA) %s\n",
  159. cpu_id, tbl->info.str, isa_nm,
  160. IS_AVAIL1(be, "[Big-Endian]"));
  161. break;
  162. }
  163. }
  164. if (tbl->info.id == 0)
  165. n += scnprintf(buf + n, len - n, "UNKNOWN ARC Processor\n");
  166. n += scnprintf(buf + n, len - n, "CPU speed\t: %u.%02u Mhz\n",
  167. (unsigned int)(arc_get_core_freq() / 1000000),
  168. (unsigned int)(arc_get_core_freq() / 10000) % 100);
  169. n += scnprintf(buf + n, len - n, "Timers\t\t: %s%s%s%s\nISA Extn\t: ",
  170. IS_AVAIL1(cpu->timers.t0, "Timer0 "),
  171. IS_AVAIL1(cpu->timers.t1, "Timer1 "),
  172. IS_AVAIL2(cpu->timers.rtc, "64-bit RTC ",
  173. CONFIG_ARC_HAS_RTC));
  174. n += i = scnprintf(buf + n, len - n, "%s%s%s%s%s",
  175. IS_AVAIL2(atomic, "atomic ", CONFIG_ARC_HAS_LLSC),
  176. IS_AVAIL2(cpu->isa.ldd, "ll64 ", CONFIG_ARC_HAS_LL64),
  177. IS_AVAIL1(cpu->isa.unalign, "unalign (not used)"));
  178. if (i)
  179. n += scnprintf(buf + n, len - n, "\n\t\t: ");
  180. if (cpu->extn_mpy.ver) {
  181. if (cpu->extn_mpy.ver <= 0x2) { /* ARCompact */
  182. n += scnprintf(buf + n, len - n, "mpy ");
  183. } else {
  184. int opt = 2; /* stock MPY/MPYH */
  185. if (cpu->extn_mpy.dsp) /* OPT 7-9 */
  186. opt = cpu->extn_mpy.dsp + 6;
  187. n += scnprintf(buf + n, len - n, "mpy[opt %d] ", opt);
  188. }
  189. n += scnprintf(buf + n, len - n, "%s",
  190. IS_USED_CFG(CONFIG_ARC_HAS_HW_MPY));
  191. }
  192. n += scnprintf(buf + n, len - n, "%s%s%s%s%s%s%s%s\n",
  193. IS_AVAIL1(cpu->isa.div_rem, "div_rem "),
  194. IS_AVAIL1(cpu->extn.norm, "norm "),
  195. IS_AVAIL1(cpu->extn.barrel, "barrel-shift "),
  196. IS_AVAIL1(cpu->extn.swap, "swap "),
  197. IS_AVAIL1(cpu->extn.minmax, "minmax "),
  198. IS_AVAIL1(cpu->extn.crc, "crc "),
  199. IS_AVAIL2(1, "swape", CONFIG_ARC_HAS_SWAPE));
  200. if (cpu->bpu.ver)
  201. n += scnprintf(buf + n, len - n,
  202. "BPU\t\t: %s%s match, cache:%d, Predict Table:%d\n",
  203. IS_AVAIL1(cpu->bpu.full, "full"),
  204. IS_AVAIL1(!cpu->bpu.full, "partial"),
  205. cpu->bpu.num_cache, cpu->bpu.num_pred);
  206. return buf;
  207. }
  208. static char *arc_extn_mumbojumbo(int cpu_id, char *buf, int len)
  209. {
  210. int n = 0;
  211. struct cpuinfo_arc *cpu = &cpuinfo_arc700[cpu_id];
  212. FIX_PTR(cpu);
  213. n += scnprintf(buf + n, len - n,
  214. "Vector Table\t: %#x\nUncached Base\t: %#x\n",
  215. cpu->vec_base, ARC_UNCACHED_ADDR_SPACE);
  216. if (cpu->extn.fpu_sp || cpu->extn.fpu_dp)
  217. n += scnprintf(buf + n, len - n, "FPU\t\t: %s%s\n",
  218. IS_AVAIL1(cpu->extn.fpu_sp, "SP "),
  219. IS_AVAIL1(cpu->extn.fpu_dp, "DP "));
  220. if (cpu->extn.debug)
  221. n += scnprintf(buf + n, len - n, "DEBUG\t\t: %s%s%s\n",
  222. IS_AVAIL1(cpu->extn.ap, "ActionPoint "),
  223. IS_AVAIL1(cpu->extn.smart, "smaRT "),
  224. IS_AVAIL1(cpu->extn.rtt, "RTT "));
  225. if (cpu->dccm.sz || cpu->iccm.sz)
  226. n += scnprintf(buf + n, len - n, "Extn [CCM]\t: DCCM @ %x, %d KB / ICCM: @ %x, %d KB\n",
  227. cpu->dccm.base_addr, TO_KB(cpu->dccm.sz),
  228. cpu->iccm.base_addr, TO_KB(cpu->iccm.sz));
  229. n += scnprintf(buf + n, len - n,
  230. "OS ABI [v3]\t: no-legacy-syscalls\n");
  231. return buf;
  232. }
  233. static void arc_chk_core_config(void)
  234. {
  235. struct cpuinfo_arc *cpu = &cpuinfo_arc700[smp_processor_id()];
  236. int fpu_enabled;
  237. if (!cpu->timers.t0)
  238. panic("Timer0 is not present!\n");
  239. if (!cpu->timers.t1)
  240. panic("Timer1 is not present!\n");
  241. if (IS_ENABLED(CONFIG_ARC_HAS_RTC) && !cpu->timers.rtc)
  242. panic("RTC is not present\n");
  243. #ifdef CONFIG_ARC_HAS_DCCM
  244. /*
  245. * DCCM can be arbit placed in hardware.
  246. * Make sure it's placement/sz matches what Linux is built with
  247. */
  248. if ((unsigned int)__arc_dccm_base != cpu->dccm.base_addr)
  249. panic("Linux built with incorrect DCCM Base address\n");
  250. if (CONFIG_ARC_DCCM_SZ != cpu->dccm.sz)
  251. panic("Linux built with incorrect DCCM Size\n");
  252. #endif
  253. #ifdef CONFIG_ARC_HAS_ICCM
  254. if (CONFIG_ARC_ICCM_SZ != cpu->iccm.sz)
  255. panic("Linux built with incorrect ICCM Size\n");
  256. #endif
  257. /*
  258. * FP hardware/software config sanity
  259. * -If hardware contains DPFP, kernel needs to save/restore FPU state
  260. * -If not, it will crash trying to save/restore the non-existant regs
  261. *
  262. * (only DPDP checked since SP has no arch visible regs)
  263. */
  264. fpu_enabled = IS_ENABLED(CONFIG_ARC_FPU_SAVE_RESTORE);
  265. if (cpu->extn.fpu_dp && !fpu_enabled)
  266. pr_warn("CONFIG_ARC_FPU_SAVE_RESTORE needed for working apps\n");
  267. else if (!cpu->extn.fpu_dp && fpu_enabled)
  268. panic("FPU non-existent, disable CONFIG_ARC_FPU_SAVE_RESTORE\n");
  269. }
  270. /*
  271. * Initialize and setup the processor core
  272. * This is called by all the CPUs thus should not do special case stuff
  273. * such as only for boot CPU etc
  274. */
  275. void setup_processor(void)
  276. {
  277. char str[512];
  278. int cpu_id = smp_processor_id();
  279. read_arc_build_cfg_regs();
  280. arc_init_IRQ();
  281. printk(arc_cpu_mumbojumbo(cpu_id, str, sizeof(str)));
  282. arc_mmu_init();
  283. arc_cache_init();
  284. printk(arc_extn_mumbojumbo(cpu_id, str, sizeof(str)));
  285. printk(arc_platform_smp_cpuinfo());
  286. arc_chk_core_config();
  287. }
  288. static inline int is_kernel(unsigned long addr)
  289. {
  290. if (addr >= (unsigned long)_stext && addr <= (unsigned long)_end)
  291. return 1;
  292. return 0;
  293. }
  294. void __init setup_arch(char **cmdline_p)
  295. {
  296. #ifdef CONFIG_ARC_UBOOT_SUPPORT
  297. /* make sure that uboot passed pointer to cmdline/dtb is valid */
  298. if (uboot_tag && is_kernel((unsigned long)uboot_arg))
  299. panic("Invalid uboot arg\n");
  300. /* See if u-boot passed an external Device Tree blob */
  301. machine_desc = setup_machine_fdt(uboot_arg); /* uboot_tag == 2 */
  302. if (!machine_desc)
  303. #endif
  304. {
  305. /* No, so try the embedded one */
  306. machine_desc = setup_machine_fdt(__dtb_start);
  307. if (!machine_desc)
  308. panic("Embedded DT invalid\n");
  309. /*
  310. * If we are here, it is established that @uboot_arg didn't
  311. * point to DT blob. Instead if u-boot says it is cmdline,
  312. * Appent to embedded DT cmdline.
  313. * setup_machine_fdt() would have populated @boot_command_line
  314. */
  315. if (uboot_tag == 1) {
  316. /* Ensure a whitespace between the 2 cmdlines */
  317. strlcat(boot_command_line, " ", COMMAND_LINE_SIZE);
  318. strlcat(boot_command_line, uboot_arg,
  319. COMMAND_LINE_SIZE);
  320. }
  321. }
  322. /* Save unparsed command line copy for /proc/cmdline */
  323. *cmdline_p = boot_command_line;
  324. /* To force early parsing of things like mem=xxx */
  325. parse_early_param();
  326. /* Platform/board specific: e.g. early console registration */
  327. if (machine_desc->init_early)
  328. machine_desc->init_early();
  329. setup_processor();
  330. smp_init_cpus();
  331. setup_arch_memory();
  332. /* copy flat DT out of .init and then unflatten it */
  333. unflatten_and_copy_device_tree();
  334. /* Can be issue if someone passes cmd line arg "ro"
  335. * But that is unlikely so keeping it as it is
  336. */
  337. root_mountflags &= ~MS_RDONLY;
  338. #if defined(CONFIG_VT) && defined(CONFIG_DUMMY_CONSOLE)
  339. conswitchp = &dummy_con;
  340. #endif
  341. arc_unwind_init();
  342. arc_unwind_setup();
  343. }
  344. static int __init customize_machine(void)
  345. {
  346. of_clk_init(NULL);
  347. /*
  348. * Traverses flattened DeviceTree - registering platform devices
  349. * (if any) complete with their resources
  350. */
  351. of_platform_populate(NULL, of_default_bus_match_table, NULL, NULL);
  352. if (machine_desc->init_machine)
  353. machine_desc->init_machine();
  354. return 0;
  355. }
  356. arch_initcall(customize_machine);
  357. static int __init init_late_machine(void)
  358. {
  359. if (machine_desc->init_late)
  360. machine_desc->init_late();
  361. return 0;
  362. }
  363. late_initcall(init_late_machine);
  364. /*
  365. * Get CPU information for use by the procfs.
  366. */
  367. #define cpu_to_ptr(c) ((void *)(0xFFFF0000 | (unsigned int)(c)))
  368. #define ptr_to_cpu(p) (~0xFFFF0000UL & (unsigned int)(p))
  369. static int show_cpuinfo(struct seq_file *m, void *v)
  370. {
  371. char *str;
  372. int cpu_id = ptr_to_cpu(v);
  373. if (!cpu_online(cpu_id)) {
  374. seq_printf(m, "processor [%d]\t: Offline\n", cpu_id);
  375. goto done;
  376. }
  377. str = (char *)__get_free_page(GFP_TEMPORARY);
  378. if (!str)
  379. goto done;
  380. seq_printf(m, arc_cpu_mumbojumbo(cpu_id, str, PAGE_SIZE));
  381. seq_printf(m, "Bogo MIPS\t: %lu.%02lu\n",
  382. loops_per_jiffy / (500000 / HZ),
  383. (loops_per_jiffy / (5000 / HZ)) % 100);
  384. seq_printf(m, arc_mmu_mumbojumbo(cpu_id, str, PAGE_SIZE));
  385. seq_printf(m, arc_cache_mumbojumbo(cpu_id, str, PAGE_SIZE));
  386. seq_printf(m, arc_extn_mumbojumbo(cpu_id, str, PAGE_SIZE));
  387. seq_printf(m, arc_platform_smp_cpuinfo());
  388. free_page((unsigned long)str);
  389. done:
  390. seq_printf(m, "\n");
  391. return 0;
  392. }
  393. static void *c_start(struct seq_file *m, loff_t *pos)
  394. {
  395. /*
  396. * Callback returns cpu-id to iterator for show routine, NULL to stop.
  397. * However since NULL is also a valid cpu-id (0), we use a round-about
  398. * way to pass it w/o having to kmalloc/free a 2 byte string.
  399. * Encode cpu-id as 0xFFcccc, which is decoded by show routine.
  400. */
  401. return *pos < num_possible_cpus() ? cpu_to_ptr(*pos) : NULL;
  402. }
  403. static void *c_next(struct seq_file *m, void *v, loff_t *pos)
  404. {
  405. ++*pos;
  406. return c_start(m, pos);
  407. }
  408. static void c_stop(struct seq_file *m, void *v)
  409. {
  410. }
  411. const struct seq_operations cpuinfo_op = {
  412. .start = c_start,
  413. .next = c_next,
  414. .stop = c_stop,
  415. .show = show_cpuinfo
  416. };
  417. static DEFINE_PER_CPU(struct cpu, cpu_topology);
  418. static int __init topology_init(void)
  419. {
  420. int cpu;
  421. for_each_present_cpu(cpu)
  422. register_cpu(&per_cpu(cpu_topology, cpu), cpu);
  423. return 0;
  424. }
  425. subsys_initcall(topology_init);