mcip.c 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356
  1. /*
  2. * ARC ARConnect (MultiCore IP) support (formerly known as MCIP)
  3. *
  4. * Copyright (C) 2013 Synopsys, Inc. (www.synopsys.com)
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/smp.h>
  11. #include <linux/irq.h>
  12. #include <linux/spinlock.h>
  13. #include <asm/mcip.h>
  14. static char smp_cpuinfo_buf[128];
  15. static int idu_detected;
  16. static DEFINE_RAW_SPINLOCK(mcip_lock);
  17. /*
  18. * Any SMP specific init any CPU does when it comes up.
  19. * Here we setup the CPU to enable Inter-Processor-Interrupts
  20. * Called for each CPU
  21. * -Master : init_IRQ()
  22. * -Other(s) : start_kernel_secondary()
  23. */
  24. void mcip_init_smp(unsigned int cpu)
  25. {
  26. smp_ipi_irq_setup(cpu, IPI_IRQ);
  27. }
  28. static void mcip_ipi_send(int cpu)
  29. {
  30. unsigned long flags;
  31. int ipi_was_pending;
  32. /*
  33. * NOTE: We must spin here if the other cpu hasn't yet
  34. * serviced a previous message. This can burn lots
  35. * of time, but we MUST follows this protocol or
  36. * ipi messages can be lost!!!
  37. * Also, we must release the lock in this loop because
  38. * the other side may get to this same loop and not
  39. * be able to ack -- thus causing deadlock.
  40. */
  41. do {
  42. raw_spin_lock_irqsave(&mcip_lock, flags);
  43. __mcip_cmd(CMD_INTRPT_READ_STATUS, cpu);
  44. ipi_was_pending = read_aux_reg(ARC_REG_MCIP_READBACK);
  45. if (ipi_was_pending == 0)
  46. break; /* break out but keep lock */
  47. raw_spin_unlock_irqrestore(&mcip_lock, flags);
  48. } while (1);
  49. __mcip_cmd(CMD_INTRPT_GENERATE_IRQ, cpu);
  50. raw_spin_unlock_irqrestore(&mcip_lock, flags);
  51. #ifdef CONFIG_ARC_IPI_DBG
  52. if (ipi_was_pending)
  53. pr_info("IPI ACK delayed from cpu %d\n", cpu);
  54. #endif
  55. }
  56. static void mcip_ipi_clear(int irq)
  57. {
  58. unsigned int cpu, c;
  59. unsigned long flags;
  60. unsigned int __maybe_unused copy;
  61. raw_spin_lock_irqsave(&mcip_lock, flags);
  62. /* Who sent the IPI */
  63. __mcip_cmd(CMD_INTRPT_CHECK_SOURCE, 0);
  64. copy = cpu = read_aux_reg(ARC_REG_MCIP_READBACK); /* 1,2,4,8... */
  65. /*
  66. * In rare case, multiple concurrent IPIs sent to same target can
  67. * possibly be coalesced by MCIP into 1 asserted IRQ, so @cpus can be
  68. * "vectored" (multiple bits sets) as opposed to typical single bit
  69. */
  70. do {
  71. c = __ffs(cpu); /* 0,1,2,3 */
  72. __mcip_cmd(CMD_INTRPT_GENERATE_ACK, c);
  73. cpu &= ~(1U << c);
  74. } while (cpu);
  75. raw_spin_unlock_irqrestore(&mcip_lock, flags);
  76. #ifdef CONFIG_ARC_IPI_DBG
  77. if (c != __ffs(copy))
  78. pr_info("IPIs from %x coalesced to %x\n",
  79. copy, raw_smp_processor_id());
  80. #endif
  81. }
  82. volatile int wake_flag;
  83. static void mcip_wakeup_cpu(int cpu, unsigned long pc)
  84. {
  85. BUG_ON(cpu == 0);
  86. wake_flag = cpu;
  87. }
  88. void arc_platform_smp_wait_to_boot(int cpu)
  89. {
  90. while (wake_flag != cpu)
  91. ;
  92. wake_flag = 0;
  93. __asm__ __volatile__("j @first_lines_of_secondary \n");
  94. }
  95. struct plat_smp_ops plat_smp_ops = {
  96. .info = smp_cpuinfo_buf,
  97. .cpu_kick = mcip_wakeup_cpu,
  98. .ipi_send = mcip_ipi_send,
  99. .ipi_clear = mcip_ipi_clear,
  100. };
  101. void mcip_init_early_smp(void)
  102. {
  103. #define IS_AVAIL1(var, str) ((var) ? str : "")
  104. struct mcip_bcr {
  105. #ifdef CONFIG_CPU_BIG_ENDIAN
  106. unsigned int pad3:8,
  107. idu:1, llm:1, num_cores:6,
  108. iocoh:1, grtc:1, dbg:1, pad2:1,
  109. msg:1, sem:1, ipi:1, pad:1,
  110. ver:8;
  111. #else
  112. unsigned int ver:8,
  113. pad:1, ipi:1, sem:1, msg:1,
  114. pad2:1, dbg:1, grtc:1, iocoh:1,
  115. num_cores:6, llm:1, idu:1,
  116. pad3:8;
  117. #endif
  118. } mp;
  119. READ_BCR(ARC_REG_MCIP_BCR, mp);
  120. sprintf(smp_cpuinfo_buf,
  121. "Extn [SMP]\t: ARConnect (v%d): %d cores with %s%s%s%s\n",
  122. mp.ver, mp.num_cores,
  123. IS_AVAIL1(mp.ipi, "IPI "),
  124. IS_AVAIL1(mp.idu, "IDU "),
  125. IS_AVAIL1(mp.dbg, "DEBUG "),
  126. IS_AVAIL1(mp.grtc, "GRTC"));
  127. idu_detected = mp.idu;
  128. if (mp.dbg) {
  129. __mcip_cmd_data(CMD_DEBUG_SET_SELECT, 0, 0xf);
  130. __mcip_cmd_data(CMD_DEBUG_SET_MASK, 0xf, 0xf);
  131. }
  132. if (IS_ENABLED(CONFIG_ARC_HAS_GRTC) && !mp.grtc)
  133. panic("kernel trying to use non-existent GRTC\n");
  134. }
  135. /***************************************************************************
  136. * ARCv2 Interrupt Distribution Unit (IDU)
  137. *
  138. * Connects external "COMMON" IRQs to core intc, providing:
  139. * -dynamic routing (IRQ affinity)
  140. * -load balancing (Round Robin interrupt distribution)
  141. * -1:N distribution
  142. *
  143. * It physically resides in the MCIP hw block
  144. */
  145. #include <linux/irqchip.h>
  146. #include <linux/of.h>
  147. #include <linux/of_irq.h>
  148. /*
  149. * Set the DEST for @cmn_irq to @cpu_mask (1 bit per core)
  150. */
  151. static void idu_set_dest(unsigned int cmn_irq, unsigned int cpu_mask)
  152. {
  153. __mcip_cmd_data(CMD_IDU_SET_DEST, cmn_irq, cpu_mask);
  154. }
  155. static void idu_set_mode(unsigned int cmn_irq, unsigned int lvl,
  156. unsigned int distr)
  157. {
  158. union {
  159. unsigned int word;
  160. struct {
  161. unsigned int distr:2, pad:2, lvl:1, pad2:27;
  162. };
  163. } data;
  164. data.distr = distr;
  165. data.lvl = lvl;
  166. __mcip_cmd_data(CMD_IDU_SET_MODE, cmn_irq, data.word);
  167. }
  168. static void idu_irq_mask(struct irq_data *data)
  169. {
  170. unsigned long flags;
  171. raw_spin_lock_irqsave(&mcip_lock, flags);
  172. __mcip_cmd_data(CMD_IDU_SET_MASK, data->hwirq, 1);
  173. raw_spin_unlock_irqrestore(&mcip_lock, flags);
  174. }
  175. static void idu_irq_unmask(struct irq_data *data)
  176. {
  177. unsigned long flags;
  178. raw_spin_lock_irqsave(&mcip_lock, flags);
  179. __mcip_cmd_data(CMD_IDU_SET_MASK, data->hwirq, 0);
  180. raw_spin_unlock_irqrestore(&mcip_lock, flags);
  181. }
  182. #ifdef CONFIG_SMP
  183. static int
  184. idu_irq_set_affinity(struct irq_data *data, const struct cpumask *cpumask,
  185. bool force)
  186. {
  187. unsigned long flags;
  188. cpumask_t online;
  189. /* errout if no online cpu per @cpumask */
  190. if (!cpumask_and(&online, cpumask, cpu_online_mask))
  191. return -EINVAL;
  192. raw_spin_lock_irqsave(&mcip_lock, flags);
  193. idu_set_dest(data->hwirq, cpumask_bits(&online)[0]);
  194. idu_set_mode(data->hwirq, IDU_M_TRIG_LEVEL, IDU_M_DISTRI_RR);
  195. raw_spin_unlock_irqrestore(&mcip_lock, flags);
  196. return IRQ_SET_MASK_OK;
  197. }
  198. #endif
  199. static struct irq_chip idu_irq_chip = {
  200. .name = "MCIP IDU Intc",
  201. .irq_mask = idu_irq_mask,
  202. .irq_unmask = idu_irq_unmask,
  203. #ifdef CONFIG_SMP
  204. .irq_set_affinity = idu_irq_set_affinity,
  205. #endif
  206. };
  207. static int idu_first_irq;
  208. static void idu_cascade_isr(unsigned int core_irq, struct irq_desc *desc)
  209. {
  210. struct irq_domain *domain = irq_desc_get_handler_data(desc);
  211. unsigned int idu_irq;
  212. idu_irq = core_irq - idu_first_irq;
  213. generic_handle_irq(irq_find_mapping(domain, idu_irq));
  214. }
  215. static int idu_irq_map(struct irq_domain *d, unsigned int virq, irq_hw_number_t hwirq)
  216. {
  217. irq_set_chip_and_handler(virq, &idu_irq_chip, handle_level_irq);
  218. irq_set_status_flags(virq, IRQ_MOVE_PCNTXT);
  219. return 0;
  220. }
  221. static int idu_irq_xlate(struct irq_domain *d, struct device_node *n,
  222. const u32 *intspec, unsigned int intsize,
  223. irq_hw_number_t *out_hwirq, unsigned int *out_type)
  224. {
  225. irq_hw_number_t hwirq = *out_hwirq = intspec[0];
  226. int distri = intspec[1];
  227. unsigned long flags;
  228. *out_type = IRQ_TYPE_NONE;
  229. /* XXX: validate distribution scheme again online cpu mask */
  230. if (distri == 0) {
  231. /* 0 - Round Robin to all cpus, otherwise 1 bit per core */
  232. raw_spin_lock_irqsave(&mcip_lock, flags);
  233. idu_set_dest(hwirq, BIT(num_online_cpus()) - 1);
  234. idu_set_mode(hwirq, IDU_M_TRIG_LEVEL, IDU_M_DISTRI_RR);
  235. raw_spin_unlock_irqrestore(&mcip_lock, flags);
  236. } else {
  237. /*
  238. * DEST based distribution for Level Triggered intr can only
  239. * have 1 CPU, so generalize it to always contain 1 cpu
  240. */
  241. int cpu = ffs(distri);
  242. if (cpu != fls(distri))
  243. pr_warn("IDU irq %lx distri mode set to cpu %x\n",
  244. hwirq, cpu);
  245. raw_spin_lock_irqsave(&mcip_lock, flags);
  246. idu_set_dest(hwirq, cpu);
  247. idu_set_mode(hwirq, IDU_M_TRIG_LEVEL, IDU_M_DISTRI_DEST);
  248. raw_spin_unlock_irqrestore(&mcip_lock, flags);
  249. }
  250. return 0;
  251. }
  252. static const struct irq_domain_ops idu_irq_ops = {
  253. .xlate = idu_irq_xlate,
  254. .map = idu_irq_map,
  255. };
  256. /*
  257. * [16, 23]: Statically assigned always private-per-core (Timers, WDT, IPI)
  258. * [24, 23+C]: If C > 0 then "C" common IRQs
  259. * [24+C, N]: Not statically assigned, private-per-core
  260. */
  261. static int __init
  262. idu_of_init(struct device_node *intc, struct device_node *parent)
  263. {
  264. struct irq_domain *domain;
  265. /* Read IDU BCR to confirm nr_irqs */
  266. int nr_irqs = of_irq_count(intc);
  267. int i, irq;
  268. if (!idu_detected)
  269. panic("IDU not detected, but DeviceTree using it");
  270. pr_info("MCIP: IDU referenced from Devicetree %d irqs\n", nr_irqs);
  271. domain = irq_domain_add_linear(intc, nr_irqs, &idu_irq_ops, NULL);
  272. /* Parent interrupts (core-intc) are already mapped */
  273. for (i = 0; i < nr_irqs; i++) {
  274. /*
  275. * Return parent uplink IRQs (towards core intc) 24,25,.....
  276. * this step has been done before already
  277. * however we need it to get the parent virq and set IDU handler
  278. * as first level isr
  279. */
  280. irq = irq_of_parse_and_map(intc, i);
  281. if (!i)
  282. idu_first_irq = irq;
  283. irq_set_chained_handler_and_data(irq, idu_cascade_isr, domain);
  284. }
  285. __mcip_cmd(CMD_IDU_ENABLE, 0);
  286. return 0;
  287. }
  288. IRQCHIP_DECLARE(arcv2_idu_intc, "snps,archs-idu-intc", idu_of_init);