gmc_v7_0.c 36 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <drm/drmP.h>
  25. #include "amdgpu.h"
  26. #include "cikd.h"
  27. #include "cik.h"
  28. #include "gmc_v7_0.h"
  29. #include "amdgpu_ucode.h"
  30. #include "bif/bif_4_1_d.h"
  31. #include "bif/bif_4_1_sh_mask.h"
  32. #include "gmc/gmc_7_1_d.h"
  33. #include "gmc/gmc_7_1_sh_mask.h"
  34. #include "oss/oss_2_0_d.h"
  35. #include "oss/oss_2_0_sh_mask.h"
  36. #include "amdgpu_atombios.h"
  37. static void gmc_v7_0_set_gart_funcs(struct amdgpu_device *adev);
  38. static void gmc_v7_0_set_irq_funcs(struct amdgpu_device *adev);
  39. static int gmc_v7_0_wait_for_idle(void *handle);
  40. MODULE_FIRMWARE("radeon/bonaire_mc.bin");
  41. MODULE_FIRMWARE("radeon/hawaii_mc.bin");
  42. MODULE_FIRMWARE("amdgpu/topaz_mc.bin");
  43. static const u32 golden_settings_iceland_a11[] =
  44. {
  45. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  46. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  47. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  48. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff
  49. };
  50. static const u32 iceland_mgcg_cgcg_init[] =
  51. {
  52. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  53. };
  54. static void gmc_v7_0_init_golden_registers(struct amdgpu_device *adev)
  55. {
  56. switch (adev->asic_type) {
  57. case CHIP_TOPAZ:
  58. amdgpu_program_register_sequence(adev,
  59. iceland_mgcg_cgcg_init,
  60. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  61. amdgpu_program_register_sequence(adev,
  62. golden_settings_iceland_a11,
  63. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  64. break;
  65. default:
  66. break;
  67. }
  68. }
  69. static void gmc_v7_0_mc_stop(struct amdgpu_device *adev)
  70. {
  71. u32 blackout;
  72. gmc_v7_0_wait_for_idle((void *)adev);
  73. blackout = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  74. if (REG_GET_FIELD(blackout, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE) != 1) {
  75. /* Block CPU access */
  76. WREG32(mmBIF_FB_EN, 0);
  77. /* blackout the MC */
  78. blackout = REG_SET_FIELD(blackout,
  79. MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  80. WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout | 1);
  81. }
  82. /* wait for the MC to settle */
  83. udelay(100);
  84. }
  85. static void gmc_v7_0_mc_resume(struct amdgpu_device *adev)
  86. {
  87. u32 tmp;
  88. /* unblackout the MC */
  89. tmp = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  90. tmp = REG_SET_FIELD(tmp, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  91. WREG32(mmMC_SHARED_BLACKOUT_CNTL, tmp);
  92. /* allow CPU access */
  93. tmp = REG_SET_FIELD(0, BIF_FB_EN, FB_READ_EN, 1);
  94. tmp = REG_SET_FIELD(tmp, BIF_FB_EN, FB_WRITE_EN, 1);
  95. WREG32(mmBIF_FB_EN, tmp);
  96. }
  97. /**
  98. * gmc_v7_0_init_microcode - load ucode images from disk
  99. *
  100. * @adev: amdgpu_device pointer
  101. *
  102. * Use the firmware interface to load the ucode images into
  103. * the driver (not loaded into hw).
  104. * Returns 0 on success, error on failure.
  105. */
  106. static int gmc_v7_0_init_microcode(struct amdgpu_device *adev)
  107. {
  108. const char *chip_name;
  109. char fw_name[30];
  110. int err;
  111. DRM_DEBUG("\n");
  112. switch (adev->asic_type) {
  113. case CHIP_BONAIRE:
  114. chip_name = "bonaire";
  115. break;
  116. case CHIP_HAWAII:
  117. chip_name = "hawaii";
  118. break;
  119. case CHIP_TOPAZ:
  120. chip_name = "topaz";
  121. break;
  122. case CHIP_KAVERI:
  123. case CHIP_KABINI:
  124. case CHIP_MULLINS:
  125. return 0;
  126. default: BUG();
  127. }
  128. if (adev->asic_type == CHIP_TOPAZ)
  129. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mc.bin", chip_name);
  130. else
  131. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  132. err = request_firmware(&adev->mc.fw, fw_name, adev->dev);
  133. if (err)
  134. goto out;
  135. err = amdgpu_ucode_validate(adev->mc.fw);
  136. out:
  137. if (err) {
  138. pr_err("cik_mc: Failed to load firmware \"%s\"\n", fw_name);
  139. release_firmware(adev->mc.fw);
  140. adev->mc.fw = NULL;
  141. }
  142. return err;
  143. }
  144. /**
  145. * gmc_v7_0_mc_load_microcode - load MC ucode into the hw
  146. *
  147. * @adev: amdgpu_device pointer
  148. *
  149. * Load the GDDR MC ucode into the hw (CIK).
  150. * Returns 0 on success, error on failure.
  151. */
  152. static int gmc_v7_0_mc_load_microcode(struct amdgpu_device *adev)
  153. {
  154. const struct mc_firmware_header_v1_0 *hdr;
  155. const __le32 *fw_data = NULL;
  156. const __le32 *io_mc_regs = NULL;
  157. u32 running;
  158. int i, ucode_size, regs_size;
  159. if (!adev->mc.fw)
  160. return -EINVAL;
  161. hdr = (const struct mc_firmware_header_v1_0 *)adev->mc.fw->data;
  162. amdgpu_ucode_print_mc_hdr(&hdr->header);
  163. adev->mc.fw_version = le32_to_cpu(hdr->header.ucode_version);
  164. regs_size = le32_to_cpu(hdr->io_debug_size_bytes) / (4 * 2);
  165. io_mc_regs = (const __le32 *)
  166. (adev->mc.fw->data + le32_to_cpu(hdr->io_debug_array_offset_bytes));
  167. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  168. fw_data = (const __le32 *)
  169. (adev->mc.fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  170. running = REG_GET_FIELD(RREG32(mmMC_SEQ_SUP_CNTL), MC_SEQ_SUP_CNTL, RUN);
  171. if (running == 0) {
  172. /* reset the engine and set to writable */
  173. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  174. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000010);
  175. /* load mc io regs */
  176. for (i = 0; i < regs_size; i++) {
  177. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, le32_to_cpup(io_mc_regs++));
  178. WREG32(mmMC_SEQ_IO_DEBUG_DATA, le32_to_cpup(io_mc_regs++));
  179. }
  180. /* load the MC ucode */
  181. for (i = 0; i < ucode_size; i++)
  182. WREG32(mmMC_SEQ_SUP_PGM, le32_to_cpup(fw_data++));
  183. /* put the engine back into the active state */
  184. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  185. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000004);
  186. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000001);
  187. /* wait for training to complete */
  188. for (i = 0; i < adev->usec_timeout; i++) {
  189. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  190. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D0))
  191. break;
  192. udelay(1);
  193. }
  194. for (i = 0; i < adev->usec_timeout; i++) {
  195. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  196. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D1))
  197. break;
  198. udelay(1);
  199. }
  200. }
  201. return 0;
  202. }
  203. static void gmc_v7_0_vram_gtt_location(struct amdgpu_device *adev,
  204. struct amdgpu_mc *mc)
  205. {
  206. u64 base = RREG32(mmMC_VM_FB_LOCATION) & 0xFFFF;
  207. base <<= 24;
  208. if (mc->mc_vram_size > 0xFFC0000000ULL) {
  209. /* leave room for at least 1024M GTT */
  210. dev_warn(adev->dev, "limiting VRAM\n");
  211. mc->real_vram_size = 0xFFC0000000ULL;
  212. mc->mc_vram_size = 0xFFC0000000ULL;
  213. }
  214. amdgpu_vram_location(adev, &adev->mc, base);
  215. amdgpu_gart_location(adev, mc);
  216. }
  217. /**
  218. * gmc_v7_0_mc_program - program the GPU memory controller
  219. *
  220. * @adev: amdgpu_device pointer
  221. *
  222. * Set the location of vram, gart, and AGP in the GPU's
  223. * physical address space (CIK).
  224. */
  225. static void gmc_v7_0_mc_program(struct amdgpu_device *adev)
  226. {
  227. u32 tmp;
  228. int i, j;
  229. /* Initialize HDP */
  230. for (i = 0, j = 0; i < 32; i++, j += 0x6) {
  231. WREG32((0xb05 + j), 0x00000000);
  232. WREG32((0xb06 + j), 0x00000000);
  233. WREG32((0xb07 + j), 0x00000000);
  234. WREG32((0xb08 + j), 0x00000000);
  235. WREG32((0xb09 + j), 0x00000000);
  236. }
  237. WREG32(mmHDP_REG_COHERENCY_FLUSH_CNTL, 0);
  238. if (gmc_v7_0_wait_for_idle((void *)adev)) {
  239. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  240. }
  241. /* Update configuration */
  242. WREG32(mmMC_VM_SYSTEM_APERTURE_LOW_ADDR,
  243. adev->mc.vram_start >> 12);
  244. WREG32(mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  245. adev->mc.vram_end >> 12);
  246. WREG32(mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  247. adev->vram_scratch.gpu_addr >> 12);
  248. WREG32(mmMC_VM_AGP_BASE, 0);
  249. WREG32(mmMC_VM_AGP_TOP, 0x0FFFFFFF);
  250. WREG32(mmMC_VM_AGP_BOT, 0x0FFFFFFF);
  251. if (gmc_v7_0_wait_for_idle((void *)adev)) {
  252. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  253. }
  254. WREG32(mmBIF_FB_EN, BIF_FB_EN__FB_READ_EN_MASK | BIF_FB_EN__FB_WRITE_EN_MASK);
  255. tmp = RREG32(mmHDP_MISC_CNTL);
  256. tmp = REG_SET_FIELD(tmp, HDP_MISC_CNTL, FLUSH_INVALIDATE_CACHE, 0);
  257. WREG32(mmHDP_MISC_CNTL, tmp);
  258. tmp = RREG32(mmHDP_HOST_PATH_CNTL);
  259. WREG32(mmHDP_HOST_PATH_CNTL, tmp);
  260. }
  261. /**
  262. * gmc_v7_0_mc_init - initialize the memory controller driver params
  263. *
  264. * @adev: amdgpu_device pointer
  265. *
  266. * Look up the amount of vram, vram width, and decide how to place
  267. * vram and gart within the GPU's physical address space (CIK).
  268. * Returns 0 for success.
  269. */
  270. static int gmc_v7_0_mc_init(struct amdgpu_device *adev)
  271. {
  272. adev->mc.vram_width = amdgpu_atombios_get_vram_width(adev);
  273. if (!adev->mc.vram_width) {
  274. u32 tmp;
  275. int chansize, numchan;
  276. /* Get VRAM informations */
  277. tmp = RREG32(mmMC_ARB_RAMCFG);
  278. if (REG_GET_FIELD(tmp, MC_ARB_RAMCFG, CHANSIZE)) {
  279. chansize = 64;
  280. } else {
  281. chansize = 32;
  282. }
  283. tmp = RREG32(mmMC_SHARED_CHMAP);
  284. switch (REG_GET_FIELD(tmp, MC_SHARED_CHMAP, NOOFCHAN)) {
  285. case 0:
  286. default:
  287. numchan = 1;
  288. break;
  289. case 1:
  290. numchan = 2;
  291. break;
  292. case 2:
  293. numchan = 4;
  294. break;
  295. case 3:
  296. numchan = 8;
  297. break;
  298. case 4:
  299. numchan = 3;
  300. break;
  301. case 5:
  302. numchan = 6;
  303. break;
  304. case 6:
  305. numchan = 10;
  306. break;
  307. case 7:
  308. numchan = 12;
  309. break;
  310. case 8:
  311. numchan = 16;
  312. break;
  313. }
  314. adev->mc.vram_width = numchan * chansize;
  315. }
  316. /* Could aper size report 0 ? */
  317. adev->mc.aper_base = pci_resource_start(adev->pdev, 0);
  318. adev->mc.aper_size = pci_resource_len(adev->pdev, 0);
  319. /* size in MB on si */
  320. adev->mc.mc_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  321. adev->mc.real_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  322. #ifdef CONFIG_X86_64
  323. if (adev->flags & AMD_IS_APU) {
  324. adev->mc.aper_base = ((u64)RREG32(mmMC_VM_FB_OFFSET)) << 22;
  325. adev->mc.aper_size = adev->mc.real_vram_size;
  326. }
  327. #endif
  328. /* In case the PCI BAR is larger than the actual amount of vram */
  329. adev->mc.visible_vram_size = adev->mc.aper_size;
  330. if (adev->mc.visible_vram_size > adev->mc.real_vram_size)
  331. adev->mc.visible_vram_size = adev->mc.real_vram_size;
  332. amdgpu_gart_set_defaults(adev);
  333. gmc_v7_0_vram_gtt_location(adev, &adev->mc);
  334. return 0;
  335. }
  336. /*
  337. * GART
  338. * VMID 0 is the physical GPU addresses as used by the kernel.
  339. * VMIDs 1-15 are used for userspace clients and are handled
  340. * by the amdgpu vm/hsa code.
  341. */
  342. /**
  343. * gmc_v7_0_gart_flush_gpu_tlb - gart tlb flush callback
  344. *
  345. * @adev: amdgpu_device pointer
  346. * @vmid: vm instance to flush
  347. *
  348. * Flush the TLB for the requested page table (CIK).
  349. */
  350. static void gmc_v7_0_gart_flush_gpu_tlb(struct amdgpu_device *adev,
  351. uint32_t vmid)
  352. {
  353. /* flush hdp cache */
  354. WREG32(mmHDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  355. /* bits 0-15 are the VM contexts0-15 */
  356. WREG32(mmVM_INVALIDATE_REQUEST, 1 << vmid);
  357. }
  358. /**
  359. * gmc_v7_0_gart_set_pte_pde - update the page tables using MMIO
  360. *
  361. * @adev: amdgpu_device pointer
  362. * @cpu_pt_addr: cpu address of the page table
  363. * @gpu_page_idx: entry in the page table to update
  364. * @addr: dst addr to write into pte/pde
  365. * @flags: access flags
  366. *
  367. * Update the page tables using the CPU.
  368. */
  369. static int gmc_v7_0_gart_set_pte_pde(struct amdgpu_device *adev,
  370. void *cpu_pt_addr,
  371. uint32_t gpu_page_idx,
  372. uint64_t addr,
  373. uint64_t flags)
  374. {
  375. void __iomem *ptr = (void *)cpu_pt_addr;
  376. uint64_t value;
  377. value = addr & 0xFFFFFFFFFFFFF000ULL;
  378. value |= flags;
  379. writeq(value, ptr + (gpu_page_idx * 8));
  380. return 0;
  381. }
  382. static uint64_t gmc_v7_0_get_vm_pte_flags(struct amdgpu_device *adev,
  383. uint32_t flags)
  384. {
  385. uint64_t pte_flag = 0;
  386. if (flags & AMDGPU_VM_PAGE_READABLE)
  387. pte_flag |= AMDGPU_PTE_READABLE;
  388. if (flags & AMDGPU_VM_PAGE_WRITEABLE)
  389. pte_flag |= AMDGPU_PTE_WRITEABLE;
  390. if (flags & AMDGPU_VM_PAGE_PRT)
  391. pte_flag |= AMDGPU_PTE_PRT;
  392. return pte_flag;
  393. }
  394. static uint64_t gmc_v7_0_get_vm_pde(struct amdgpu_device *adev, uint64_t addr)
  395. {
  396. BUG_ON(addr & 0xFFFFFF0000000FFFULL);
  397. return addr;
  398. }
  399. /**
  400. * gmc_v8_0_set_fault_enable_default - update VM fault handling
  401. *
  402. * @adev: amdgpu_device pointer
  403. * @value: true redirects VM faults to the default page
  404. */
  405. static void gmc_v7_0_set_fault_enable_default(struct amdgpu_device *adev,
  406. bool value)
  407. {
  408. u32 tmp;
  409. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  410. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  411. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  412. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  413. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  414. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  415. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  416. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  417. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  418. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  419. READ_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  420. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  421. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  422. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  423. }
  424. /**
  425. * gmc_v7_0_set_prt - set PRT VM fault
  426. *
  427. * @adev: amdgpu_device pointer
  428. * @enable: enable/disable VM fault handling for PRT
  429. */
  430. static void gmc_v7_0_set_prt(struct amdgpu_device *adev, bool enable)
  431. {
  432. uint32_t tmp;
  433. if (enable && !adev->mc.prt_warning) {
  434. dev_warn(adev->dev, "Disabling VM faults because of PRT request!\n");
  435. adev->mc.prt_warning = true;
  436. }
  437. tmp = RREG32(mmVM_PRT_CNTL);
  438. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  439. CB_DISABLE_READ_FAULT_ON_UNMAPPED_ACCESS, enable);
  440. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  441. CB_DISABLE_WRITE_FAULT_ON_UNMAPPED_ACCESS, enable);
  442. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  443. TC_DISABLE_READ_FAULT_ON_UNMAPPED_ACCESS, enable);
  444. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  445. TC_DISABLE_WRITE_FAULT_ON_UNMAPPED_ACCESS, enable);
  446. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  447. L2_CACHE_STORE_INVALID_ENTRIES, enable);
  448. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  449. L1_TLB_STORE_INVALID_ENTRIES, enable);
  450. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  451. MASK_PDE0_FAULT, enable);
  452. WREG32(mmVM_PRT_CNTL, tmp);
  453. if (enable) {
  454. uint32_t low = AMDGPU_VA_RESERVED_SIZE >> AMDGPU_GPU_PAGE_SHIFT;
  455. uint32_t high = adev->vm_manager.max_pfn;
  456. WREG32(mmVM_PRT_APERTURE0_LOW_ADDR, low);
  457. WREG32(mmVM_PRT_APERTURE1_LOW_ADDR, low);
  458. WREG32(mmVM_PRT_APERTURE2_LOW_ADDR, low);
  459. WREG32(mmVM_PRT_APERTURE3_LOW_ADDR, low);
  460. WREG32(mmVM_PRT_APERTURE0_HIGH_ADDR, high);
  461. WREG32(mmVM_PRT_APERTURE1_HIGH_ADDR, high);
  462. WREG32(mmVM_PRT_APERTURE2_HIGH_ADDR, high);
  463. WREG32(mmVM_PRT_APERTURE3_HIGH_ADDR, high);
  464. } else {
  465. WREG32(mmVM_PRT_APERTURE0_LOW_ADDR, 0xfffffff);
  466. WREG32(mmVM_PRT_APERTURE1_LOW_ADDR, 0xfffffff);
  467. WREG32(mmVM_PRT_APERTURE2_LOW_ADDR, 0xfffffff);
  468. WREG32(mmVM_PRT_APERTURE3_LOW_ADDR, 0xfffffff);
  469. WREG32(mmVM_PRT_APERTURE0_HIGH_ADDR, 0x0);
  470. WREG32(mmVM_PRT_APERTURE1_HIGH_ADDR, 0x0);
  471. WREG32(mmVM_PRT_APERTURE2_HIGH_ADDR, 0x0);
  472. WREG32(mmVM_PRT_APERTURE3_HIGH_ADDR, 0x0);
  473. }
  474. }
  475. /**
  476. * gmc_v7_0_gart_enable - gart enable
  477. *
  478. * @adev: amdgpu_device pointer
  479. *
  480. * This sets up the TLBs, programs the page tables for VMID0,
  481. * sets up the hw for VMIDs 1-15 which are allocated on
  482. * demand, and sets up the global locations for the LDS, GDS,
  483. * and GPUVM for FSA64 clients (CIK).
  484. * Returns 0 for success, errors for failure.
  485. */
  486. static int gmc_v7_0_gart_enable(struct amdgpu_device *adev)
  487. {
  488. int r, i;
  489. u32 tmp;
  490. if (adev->gart.robj == NULL) {
  491. dev_err(adev->dev, "No VRAM object for PCIE GART.\n");
  492. return -EINVAL;
  493. }
  494. r = amdgpu_gart_table_vram_pin(adev);
  495. if (r)
  496. return r;
  497. /* Setup TLB control */
  498. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  499. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 1);
  500. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 1);
  501. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE, 3);
  502. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 1);
  503. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_APERTURE_UNMAPPED_ACCESS, 0);
  504. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  505. /* Setup L2 cache */
  506. tmp = RREG32(mmVM_L2_CNTL);
  507. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 1);
  508. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING, 1);
  509. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE, 1);
  510. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE, 1);
  511. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, EFFECTIVE_L2_QUEUE_SIZE, 7);
  512. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1);
  513. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_DEFAULT_PAGE_OUT_TO_SYSTEM_MEMORY, 1);
  514. WREG32(mmVM_L2_CNTL, tmp);
  515. tmp = REG_SET_FIELD(0, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1);
  516. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1);
  517. WREG32(mmVM_L2_CNTL2, tmp);
  518. tmp = RREG32(mmVM_L2_CNTL3);
  519. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY, 1);
  520. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, BANK_SELECT, 4);
  521. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_FRAGMENT_SIZE, 4);
  522. WREG32(mmVM_L2_CNTL3, tmp);
  523. /* setup context0 */
  524. WREG32(mmVM_CONTEXT0_PAGE_TABLE_START_ADDR, adev->mc.gart_start >> 12);
  525. WREG32(mmVM_CONTEXT0_PAGE_TABLE_END_ADDR, adev->mc.gart_end >> 12);
  526. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR, adev->gart.table_addr >> 12);
  527. WREG32(mmVM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  528. (u32)(adev->dummy_page.addr >> 12));
  529. WREG32(mmVM_CONTEXT0_CNTL2, 0);
  530. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  531. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, ENABLE_CONTEXT, 1);
  532. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, PAGE_TABLE_DEPTH, 0);
  533. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  534. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  535. WREG32(0x575, 0);
  536. WREG32(0x576, 0);
  537. WREG32(0x577, 0);
  538. /* empty context1-15 */
  539. /* FIXME start with 4G, once using 2 level pt switch to full
  540. * vm size space
  541. */
  542. /* set vm size, must be a multiple of 4 */
  543. WREG32(mmVM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  544. WREG32(mmVM_CONTEXT1_PAGE_TABLE_END_ADDR, adev->vm_manager.max_pfn - 1);
  545. for (i = 1; i < 16; i++) {
  546. if (i < 8)
  547. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + i,
  548. adev->gart.table_addr >> 12);
  549. else
  550. WREG32(mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + i - 8,
  551. adev->gart.table_addr >> 12);
  552. }
  553. /* enable context1-15 */
  554. WREG32(mmVM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  555. (u32)(adev->dummy_page.addr >> 12));
  556. WREG32(mmVM_CONTEXT1_CNTL2, 4);
  557. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  558. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, ENABLE_CONTEXT, 1);
  559. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_DEPTH, 1);
  560. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_BLOCK_SIZE,
  561. adev->vm_manager.block_size - 9);
  562. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  563. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_ALWAYS)
  564. gmc_v7_0_set_fault_enable_default(adev, false);
  565. else
  566. gmc_v7_0_set_fault_enable_default(adev, true);
  567. if (adev->asic_type == CHIP_KAVERI) {
  568. tmp = RREG32(mmCHUB_CONTROL);
  569. tmp &= ~BYPASS_VM;
  570. WREG32(mmCHUB_CONTROL, tmp);
  571. }
  572. gmc_v7_0_gart_flush_gpu_tlb(adev, 0);
  573. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  574. (unsigned)(adev->mc.gart_size >> 20),
  575. (unsigned long long)adev->gart.table_addr);
  576. adev->gart.ready = true;
  577. return 0;
  578. }
  579. static int gmc_v7_0_gart_init(struct amdgpu_device *adev)
  580. {
  581. int r;
  582. if (adev->gart.robj) {
  583. WARN(1, "R600 PCIE GART already initialized\n");
  584. return 0;
  585. }
  586. /* Initialize common gart structure */
  587. r = amdgpu_gart_init(adev);
  588. if (r)
  589. return r;
  590. adev->gart.table_size = adev->gart.num_gpu_pages * 8;
  591. adev->gart.gart_pte_flags = 0;
  592. return amdgpu_gart_table_vram_alloc(adev);
  593. }
  594. /**
  595. * gmc_v7_0_gart_disable - gart disable
  596. *
  597. * @adev: amdgpu_device pointer
  598. *
  599. * This disables all VM page table (CIK).
  600. */
  601. static void gmc_v7_0_gart_disable(struct amdgpu_device *adev)
  602. {
  603. u32 tmp;
  604. /* Disable all tables */
  605. WREG32(mmVM_CONTEXT0_CNTL, 0);
  606. WREG32(mmVM_CONTEXT1_CNTL, 0);
  607. /* Setup TLB control */
  608. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  609. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 0);
  610. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 0);
  611. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 0);
  612. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  613. /* Setup L2 cache */
  614. tmp = RREG32(mmVM_L2_CNTL);
  615. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 0);
  616. WREG32(mmVM_L2_CNTL, tmp);
  617. WREG32(mmVM_L2_CNTL2, 0);
  618. amdgpu_gart_table_vram_unpin(adev);
  619. }
  620. /**
  621. * gmc_v7_0_gart_fini - vm fini callback
  622. *
  623. * @adev: amdgpu_device pointer
  624. *
  625. * Tears down the driver GART/VM setup (CIK).
  626. */
  627. static void gmc_v7_0_gart_fini(struct amdgpu_device *adev)
  628. {
  629. amdgpu_gart_table_vram_free(adev);
  630. amdgpu_gart_fini(adev);
  631. }
  632. /**
  633. * gmc_v7_0_vm_decode_fault - print human readable fault info
  634. *
  635. * @adev: amdgpu_device pointer
  636. * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
  637. * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
  638. *
  639. * Print human readable fault information (CIK).
  640. */
  641. static void gmc_v7_0_vm_decode_fault(struct amdgpu_device *adev,
  642. u32 status, u32 addr, u32 mc_client)
  643. {
  644. u32 mc_id;
  645. u32 vmid = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS, VMID);
  646. u32 protections = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  647. PROTECTIONS);
  648. char block[5] = { mc_client >> 24, (mc_client >> 16) & 0xff,
  649. (mc_client >> 8) & 0xff, mc_client & 0xff, 0 };
  650. mc_id = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  651. MEMORY_CLIENT_ID);
  652. dev_err(adev->dev, "VM fault (0x%02x, vmid %d) at page %u, %s from '%s' (0x%08x) (%d)\n",
  653. protections, vmid, addr,
  654. REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  655. MEMORY_CLIENT_RW) ?
  656. "write" : "read", block, mc_client, mc_id);
  657. }
  658. static const u32 mc_cg_registers[] = {
  659. mmMC_HUB_MISC_HUB_CG,
  660. mmMC_HUB_MISC_SIP_CG,
  661. mmMC_HUB_MISC_VM_CG,
  662. mmMC_XPB_CLK_GAT,
  663. mmATC_MISC_CG,
  664. mmMC_CITF_MISC_WR_CG,
  665. mmMC_CITF_MISC_RD_CG,
  666. mmMC_CITF_MISC_VM_CG,
  667. mmVM_L2_CG,
  668. };
  669. static const u32 mc_cg_ls_en[] = {
  670. MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK,
  671. MC_HUB_MISC_SIP_CG__MEM_LS_ENABLE_MASK,
  672. MC_HUB_MISC_VM_CG__MEM_LS_ENABLE_MASK,
  673. MC_XPB_CLK_GAT__MEM_LS_ENABLE_MASK,
  674. ATC_MISC_CG__MEM_LS_ENABLE_MASK,
  675. MC_CITF_MISC_WR_CG__MEM_LS_ENABLE_MASK,
  676. MC_CITF_MISC_RD_CG__MEM_LS_ENABLE_MASK,
  677. MC_CITF_MISC_VM_CG__MEM_LS_ENABLE_MASK,
  678. VM_L2_CG__MEM_LS_ENABLE_MASK,
  679. };
  680. static const u32 mc_cg_en[] = {
  681. MC_HUB_MISC_HUB_CG__ENABLE_MASK,
  682. MC_HUB_MISC_SIP_CG__ENABLE_MASK,
  683. MC_HUB_MISC_VM_CG__ENABLE_MASK,
  684. MC_XPB_CLK_GAT__ENABLE_MASK,
  685. ATC_MISC_CG__ENABLE_MASK,
  686. MC_CITF_MISC_WR_CG__ENABLE_MASK,
  687. MC_CITF_MISC_RD_CG__ENABLE_MASK,
  688. MC_CITF_MISC_VM_CG__ENABLE_MASK,
  689. VM_L2_CG__ENABLE_MASK,
  690. };
  691. static void gmc_v7_0_enable_mc_ls(struct amdgpu_device *adev,
  692. bool enable)
  693. {
  694. int i;
  695. u32 orig, data;
  696. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  697. orig = data = RREG32(mc_cg_registers[i]);
  698. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_LS))
  699. data |= mc_cg_ls_en[i];
  700. else
  701. data &= ~mc_cg_ls_en[i];
  702. if (data != orig)
  703. WREG32(mc_cg_registers[i], data);
  704. }
  705. }
  706. static void gmc_v7_0_enable_mc_mgcg(struct amdgpu_device *adev,
  707. bool enable)
  708. {
  709. int i;
  710. u32 orig, data;
  711. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  712. orig = data = RREG32(mc_cg_registers[i]);
  713. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG))
  714. data |= mc_cg_en[i];
  715. else
  716. data &= ~mc_cg_en[i];
  717. if (data != orig)
  718. WREG32(mc_cg_registers[i], data);
  719. }
  720. }
  721. static void gmc_v7_0_enable_bif_mgls(struct amdgpu_device *adev,
  722. bool enable)
  723. {
  724. u32 orig, data;
  725. orig = data = RREG32_PCIE(ixPCIE_CNTL2);
  726. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_LS)) {
  727. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_LS_EN, 1);
  728. data = REG_SET_FIELD(data, PCIE_CNTL2, MST_MEM_LS_EN, 1);
  729. data = REG_SET_FIELD(data, PCIE_CNTL2, REPLAY_MEM_LS_EN, 1);
  730. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_AGGRESSIVE_LS_EN, 1);
  731. } else {
  732. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_LS_EN, 0);
  733. data = REG_SET_FIELD(data, PCIE_CNTL2, MST_MEM_LS_EN, 0);
  734. data = REG_SET_FIELD(data, PCIE_CNTL2, REPLAY_MEM_LS_EN, 0);
  735. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_AGGRESSIVE_LS_EN, 0);
  736. }
  737. if (orig != data)
  738. WREG32_PCIE(ixPCIE_CNTL2, data);
  739. }
  740. static void gmc_v7_0_enable_hdp_mgcg(struct amdgpu_device *adev,
  741. bool enable)
  742. {
  743. u32 orig, data;
  744. orig = data = RREG32(mmHDP_HOST_PATH_CNTL);
  745. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_MGCG))
  746. data = REG_SET_FIELD(data, HDP_HOST_PATH_CNTL, CLOCK_GATING_DIS, 0);
  747. else
  748. data = REG_SET_FIELD(data, HDP_HOST_PATH_CNTL, CLOCK_GATING_DIS, 1);
  749. if (orig != data)
  750. WREG32(mmHDP_HOST_PATH_CNTL, data);
  751. }
  752. static void gmc_v7_0_enable_hdp_ls(struct amdgpu_device *adev,
  753. bool enable)
  754. {
  755. u32 orig, data;
  756. orig = data = RREG32(mmHDP_MEM_POWER_LS);
  757. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
  758. data = REG_SET_FIELD(data, HDP_MEM_POWER_LS, LS_ENABLE, 1);
  759. else
  760. data = REG_SET_FIELD(data, HDP_MEM_POWER_LS, LS_ENABLE, 0);
  761. if (orig != data)
  762. WREG32(mmHDP_MEM_POWER_LS, data);
  763. }
  764. static int gmc_v7_0_convert_vram_type(int mc_seq_vram_type)
  765. {
  766. switch (mc_seq_vram_type) {
  767. case MC_SEQ_MISC0__MT__GDDR1:
  768. return AMDGPU_VRAM_TYPE_GDDR1;
  769. case MC_SEQ_MISC0__MT__DDR2:
  770. return AMDGPU_VRAM_TYPE_DDR2;
  771. case MC_SEQ_MISC0__MT__GDDR3:
  772. return AMDGPU_VRAM_TYPE_GDDR3;
  773. case MC_SEQ_MISC0__MT__GDDR4:
  774. return AMDGPU_VRAM_TYPE_GDDR4;
  775. case MC_SEQ_MISC0__MT__GDDR5:
  776. return AMDGPU_VRAM_TYPE_GDDR5;
  777. case MC_SEQ_MISC0__MT__HBM:
  778. return AMDGPU_VRAM_TYPE_HBM;
  779. case MC_SEQ_MISC0__MT__DDR3:
  780. return AMDGPU_VRAM_TYPE_DDR3;
  781. default:
  782. return AMDGPU_VRAM_TYPE_UNKNOWN;
  783. }
  784. }
  785. static int gmc_v7_0_early_init(void *handle)
  786. {
  787. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  788. gmc_v7_0_set_gart_funcs(adev);
  789. gmc_v7_0_set_irq_funcs(adev);
  790. adev->mc.shared_aperture_start = 0x2000000000000000ULL;
  791. adev->mc.shared_aperture_end =
  792. adev->mc.shared_aperture_start + (4ULL << 30) - 1;
  793. adev->mc.private_aperture_start =
  794. adev->mc.shared_aperture_end + 1;
  795. adev->mc.private_aperture_end =
  796. adev->mc.private_aperture_start + (4ULL << 30) - 1;
  797. return 0;
  798. }
  799. static int gmc_v7_0_late_init(void *handle)
  800. {
  801. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  802. if (amdgpu_vm_fault_stop != AMDGPU_VM_FAULT_STOP_ALWAYS)
  803. return amdgpu_irq_get(adev, &adev->mc.vm_fault, 0);
  804. else
  805. return 0;
  806. }
  807. static int gmc_v7_0_sw_init(void *handle)
  808. {
  809. int r;
  810. int dma_bits;
  811. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  812. if (adev->flags & AMD_IS_APU) {
  813. adev->mc.vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;
  814. } else {
  815. u32 tmp = RREG32(mmMC_SEQ_MISC0);
  816. tmp &= MC_SEQ_MISC0__MT__MASK;
  817. adev->mc.vram_type = gmc_v7_0_convert_vram_type(tmp);
  818. }
  819. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 146, &adev->mc.vm_fault);
  820. if (r)
  821. return r;
  822. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 147, &adev->mc.vm_fault);
  823. if (r)
  824. return r;
  825. /* Adjust VM size here.
  826. * Currently set to 4GB ((1 << 20) 4k pages).
  827. * Max GPUVM size for cayman and SI is 40 bits.
  828. */
  829. amdgpu_vm_adjust_size(adev, 64);
  830. adev->vm_manager.max_pfn = adev->vm_manager.vm_size << 18;
  831. /* Set the internal MC address mask
  832. * This is the max address of the GPU's
  833. * internal address space.
  834. */
  835. adev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
  836. adev->mc.stolen_size = 256 * 1024;
  837. /* set DMA mask + need_dma32 flags.
  838. * PCIE - can handle 40-bits.
  839. * IGP - can handle 40-bits
  840. * PCI - dma32 for legacy pci gart, 40 bits on newer asics
  841. */
  842. adev->need_dma32 = false;
  843. dma_bits = adev->need_dma32 ? 32 : 40;
  844. r = pci_set_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  845. if (r) {
  846. adev->need_dma32 = true;
  847. dma_bits = 32;
  848. pr_warn("amdgpu: No suitable DMA available\n");
  849. }
  850. r = pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  851. if (r) {
  852. pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(32));
  853. pr_warn("amdgpu: No coherent DMA available\n");
  854. }
  855. r = gmc_v7_0_init_microcode(adev);
  856. if (r) {
  857. DRM_ERROR("Failed to load mc firmware!\n");
  858. return r;
  859. }
  860. r = gmc_v7_0_mc_init(adev);
  861. if (r)
  862. return r;
  863. /* Memory manager */
  864. r = amdgpu_bo_init(adev);
  865. if (r)
  866. return r;
  867. r = gmc_v7_0_gart_init(adev);
  868. if (r)
  869. return r;
  870. /*
  871. * number of VMs
  872. * VMID 0 is reserved for System
  873. * amdgpu graphics/compute will use VMIDs 1-7
  874. * amdkfd will use VMIDs 8-15
  875. */
  876. adev->vm_manager.id_mgr[0].num_ids = AMDGPU_NUM_OF_VMIDS;
  877. adev->vm_manager.num_level = 1;
  878. amdgpu_vm_manager_init(adev);
  879. /* base offset of vram pages */
  880. if (adev->flags & AMD_IS_APU) {
  881. u64 tmp = RREG32(mmMC_VM_FB_OFFSET);
  882. tmp <<= 22;
  883. adev->vm_manager.vram_base_offset = tmp;
  884. } else {
  885. adev->vm_manager.vram_base_offset = 0;
  886. }
  887. return 0;
  888. }
  889. static int gmc_v7_0_sw_fini(void *handle)
  890. {
  891. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  892. amdgpu_vm_manager_fini(adev);
  893. gmc_v7_0_gart_fini(adev);
  894. amdgpu_gem_force_release(adev);
  895. amdgpu_bo_fini(adev);
  896. return 0;
  897. }
  898. static int gmc_v7_0_hw_init(void *handle)
  899. {
  900. int r;
  901. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  902. gmc_v7_0_init_golden_registers(adev);
  903. gmc_v7_0_mc_program(adev);
  904. if (!(adev->flags & AMD_IS_APU)) {
  905. r = gmc_v7_0_mc_load_microcode(adev);
  906. if (r) {
  907. DRM_ERROR("Failed to load MC firmware!\n");
  908. return r;
  909. }
  910. }
  911. r = gmc_v7_0_gart_enable(adev);
  912. if (r)
  913. return r;
  914. return r;
  915. }
  916. static int gmc_v7_0_hw_fini(void *handle)
  917. {
  918. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  919. amdgpu_irq_put(adev, &adev->mc.vm_fault, 0);
  920. gmc_v7_0_gart_disable(adev);
  921. return 0;
  922. }
  923. static int gmc_v7_0_suspend(void *handle)
  924. {
  925. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  926. gmc_v7_0_hw_fini(adev);
  927. return 0;
  928. }
  929. static int gmc_v7_0_resume(void *handle)
  930. {
  931. int r;
  932. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  933. r = gmc_v7_0_hw_init(adev);
  934. if (r)
  935. return r;
  936. amdgpu_vm_reset_all_ids(adev);
  937. return 0;
  938. }
  939. static bool gmc_v7_0_is_idle(void *handle)
  940. {
  941. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  942. u32 tmp = RREG32(mmSRBM_STATUS);
  943. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  944. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK | SRBM_STATUS__VMC_BUSY_MASK))
  945. return false;
  946. return true;
  947. }
  948. static int gmc_v7_0_wait_for_idle(void *handle)
  949. {
  950. unsigned i;
  951. u32 tmp;
  952. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  953. for (i = 0; i < adev->usec_timeout; i++) {
  954. /* read MC_STATUS */
  955. tmp = RREG32(mmSRBM_STATUS) & (SRBM_STATUS__MCB_BUSY_MASK |
  956. SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  957. SRBM_STATUS__MCC_BUSY_MASK |
  958. SRBM_STATUS__MCD_BUSY_MASK |
  959. SRBM_STATUS__VMC_BUSY_MASK);
  960. if (!tmp)
  961. return 0;
  962. udelay(1);
  963. }
  964. return -ETIMEDOUT;
  965. }
  966. static int gmc_v7_0_soft_reset(void *handle)
  967. {
  968. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  969. u32 srbm_soft_reset = 0;
  970. u32 tmp = RREG32(mmSRBM_STATUS);
  971. if (tmp & SRBM_STATUS__VMC_BUSY_MASK)
  972. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  973. SRBM_SOFT_RESET, SOFT_RESET_VMC, 1);
  974. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  975. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK)) {
  976. if (!(adev->flags & AMD_IS_APU))
  977. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  978. SRBM_SOFT_RESET, SOFT_RESET_MC, 1);
  979. }
  980. if (srbm_soft_reset) {
  981. gmc_v7_0_mc_stop(adev);
  982. if (gmc_v7_0_wait_for_idle((void *)adev)) {
  983. dev_warn(adev->dev, "Wait for GMC idle timed out !\n");
  984. }
  985. tmp = RREG32(mmSRBM_SOFT_RESET);
  986. tmp |= srbm_soft_reset;
  987. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  988. WREG32(mmSRBM_SOFT_RESET, tmp);
  989. tmp = RREG32(mmSRBM_SOFT_RESET);
  990. udelay(50);
  991. tmp &= ~srbm_soft_reset;
  992. WREG32(mmSRBM_SOFT_RESET, tmp);
  993. tmp = RREG32(mmSRBM_SOFT_RESET);
  994. /* Wait a little for things to settle down */
  995. udelay(50);
  996. gmc_v7_0_mc_resume(adev);
  997. udelay(50);
  998. }
  999. return 0;
  1000. }
  1001. static int gmc_v7_0_vm_fault_interrupt_state(struct amdgpu_device *adev,
  1002. struct amdgpu_irq_src *src,
  1003. unsigned type,
  1004. enum amdgpu_interrupt_state state)
  1005. {
  1006. u32 tmp;
  1007. u32 bits = (VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1008. VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1009. VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1010. VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1011. VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1012. VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK);
  1013. switch (state) {
  1014. case AMDGPU_IRQ_STATE_DISABLE:
  1015. /* system context */
  1016. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1017. tmp &= ~bits;
  1018. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1019. /* VMs */
  1020. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1021. tmp &= ~bits;
  1022. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1023. break;
  1024. case AMDGPU_IRQ_STATE_ENABLE:
  1025. /* system context */
  1026. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1027. tmp |= bits;
  1028. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1029. /* VMs */
  1030. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1031. tmp |= bits;
  1032. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1033. break;
  1034. default:
  1035. break;
  1036. }
  1037. return 0;
  1038. }
  1039. static int gmc_v7_0_process_interrupt(struct amdgpu_device *adev,
  1040. struct amdgpu_irq_src *source,
  1041. struct amdgpu_iv_entry *entry)
  1042. {
  1043. u32 addr, status, mc_client;
  1044. addr = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_ADDR);
  1045. status = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_STATUS);
  1046. mc_client = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_MCCLIENT);
  1047. /* reset addr and status */
  1048. WREG32_P(mmVM_CONTEXT1_CNTL2, 1, ~1);
  1049. if (!addr && !status)
  1050. return 0;
  1051. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_FIRST)
  1052. gmc_v7_0_set_fault_enable_default(adev, false);
  1053. if (printk_ratelimit()) {
  1054. dev_err(adev->dev, "GPU fault detected: %d 0x%08x\n",
  1055. entry->src_id, entry->src_data[0]);
  1056. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  1057. addr);
  1058. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  1059. status);
  1060. gmc_v7_0_vm_decode_fault(adev, status, addr, mc_client);
  1061. }
  1062. return 0;
  1063. }
  1064. static int gmc_v7_0_set_clockgating_state(void *handle,
  1065. enum amd_clockgating_state state)
  1066. {
  1067. bool gate = false;
  1068. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1069. if (state == AMD_CG_STATE_GATE)
  1070. gate = true;
  1071. if (!(adev->flags & AMD_IS_APU)) {
  1072. gmc_v7_0_enable_mc_mgcg(adev, gate);
  1073. gmc_v7_0_enable_mc_ls(adev, gate);
  1074. }
  1075. gmc_v7_0_enable_bif_mgls(adev, gate);
  1076. gmc_v7_0_enable_hdp_mgcg(adev, gate);
  1077. gmc_v7_0_enable_hdp_ls(adev, gate);
  1078. return 0;
  1079. }
  1080. static int gmc_v7_0_set_powergating_state(void *handle,
  1081. enum amd_powergating_state state)
  1082. {
  1083. return 0;
  1084. }
  1085. static const struct amd_ip_funcs gmc_v7_0_ip_funcs = {
  1086. .name = "gmc_v7_0",
  1087. .early_init = gmc_v7_0_early_init,
  1088. .late_init = gmc_v7_0_late_init,
  1089. .sw_init = gmc_v7_0_sw_init,
  1090. .sw_fini = gmc_v7_0_sw_fini,
  1091. .hw_init = gmc_v7_0_hw_init,
  1092. .hw_fini = gmc_v7_0_hw_fini,
  1093. .suspend = gmc_v7_0_suspend,
  1094. .resume = gmc_v7_0_resume,
  1095. .is_idle = gmc_v7_0_is_idle,
  1096. .wait_for_idle = gmc_v7_0_wait_for_idle,
  1097. .soft_reset = gmc_v7_0_soft_reset,
  1098. .set_clockgating_state = gmc_v7_0_set_clockgating_state,
  1099. .set_powergating_state = gmc_v7_0_set_powergating_state,
  1100. };
  1101. static const struct amdgpu_gart_funcs gmc_v7_0_gart_funcs = {
  1102. .flush_gpu_tlb = gmc_v7_0_gart_flush_gpu_tlb,
  1103. .set_pte_pde = gmc_v7_0_gart_set_pte_pde,
  1104. .set_prt = gmc_v7_0_set_prt,
  1105. .get_vm_pte_flags = gmc_v7_0_get_vm_pte_flags,
  1106. .get_vm_pde = gmc_v7_0_get_vm_pde
  1107. };
  1108. static const struct amdgpu_irq_src_funcs gmc_v7_0_irq_funcs = {
  1109. .set = gmc_v7_0_vm_fault_interrupt_state,
  1110. .process = gmc_v7_0_process_interrupt,
  1111. };
  1112. static void gmc_v7_0_set_gart_funcs(struct amdgpu_device *adev)
  1113. {
  1114. if (adev->gart.gart_funcs == NULL)
  1115. adev->gart.gart_funcs = &gmc_v7_0_gart_funcs;
  1116. }
  1117. static void gmc_v7_0_set_irq_funcs(struct amdgpu_device *adev)
  1118. {
  1119. adev->mc.vm_fault.num_types = 1;
  1120. adev->mc.vm_fault.funcs = &gmc_v7_0_irq_funcs;
  1121. }
  1122. const struct amdgpu_ip_block_version gmc_v7_0_ip_block =
  1123. {
  1124. .type = AMD_IP_BLOCK_TYPE_GMC,
  1125. .major = 7,
  1126. .minor = 0,
  1127. .rev = 0,
  1128. .funcs = &gmc_v7_0_ip_funcs,
  1129. };
  1130. const struct amdgpu_ip_block_version gmc_v7_4_ip_block =
  1131. {
  1132. .type = AMD_IP_BLOCK_TYPE_GMC,
  1133. .major = 7,
  1134. .minor = 4,
  1135. .rev = 0,
  1136. .funcs = &gmc_v7_0_ip_funcs,
  1137. };