amdgpu_device.c 97 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/kthread.h>
  29. #include <linux/console.h>
  30. #include <linux/slab.h>
  31. #include <linux/debugfs.h>
  32. #include <drm/drmP.h>
  33. #include <drm/drm_crtc_helper.h>
  34. #include <drm/amdgpu_drm.h>
  35. #include <linux/vgaarb.h>
  36. #include <linux/vga_switcheroo.h>
  37. #include <linux/efi.h>
  38. #include "amdgpu.h"
  39. #include "amdgpu_trace.h"
  40. #include "amdgpu_i2c.h"
  41. #include "atom.h"
  42. #include "amdgpu_atombios.h"
  43. #include "amdgpu_atomfirmware.h"
  44. #include "amd_pcie.h"
  45. #ifdef CONFIG_DRM_AMDGPU_SI
  46. #include "si.h"
  47. #endif
  48. #ifdef CONFIG_DRM_AMDGPU_CIK
  49. #include "cik.h"
  50. #endif
  51. #include "vi.h"
  52. #include "soc15.h"
  53. #include "bif/bif_4_1_d.h"
  54. #include <linux/pci.h>
  55. #include <linux/firmware.h>
  56. #include "amdgpu_vf_error.h"
  57. #include "amdgpu_amdkfd.h"
  58. MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
  59. MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
  60. #define AMDGPU_RESUME_MS 2000
  61. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev);
  62. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev);
  63. static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev);
  64. static const char *amdgpu_asic_name[] = {
  65. "TAHITI",
  66. "PITCAIRN",
  67. "VERDE",
  68. "OLAND",
  69. "HAINAN",
  70. "BONAIRE",
  71. "KAVERI",
  72. "KABINI",
  73. "HAWAII",
  74. "MULLINS",
  75. "TOPAZ",
  76. "TONGA",
  77. "FIJI",
  78. "CARRIZO",
  79. "STONEY",
  80. "POLARIS10",
  81. "POLARIS11",
  82. "POLARIS12",
  83. "VEGA10",
  84. "RAVEN",
  85. "LAST",
  86. };
  87. bool amdgpu_device_is_px(struct drm_device *dev)
  88. {
  89. struct amdgpu_device *adev = dev->dev_private;
  90. if (adev->flags & AMD_IS_PX)
  91. return true;
  92. return false;
  93. }
  94. /*
  95. * MMIO register access helper functions.
  96. */
  97. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  98. uint32_t acc_flags)
  99. {
  100. uint32_t ret;
  101. if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
  102. BUG_ON(in_interrupt());
  103. return amdgpu_virt_kiq_rreg(adev, reg);
  104. }
  105. if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
  106. ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
  107. else {
  108. unsigned long flags;
  109. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  110. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  111. ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  112. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  113. }
  114. trace_amdgpu_mm_rreg(adev->pdev->device, reg, ret);
  115. return ret;
  116. }
  117. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  118. uint32_t acc_flags)
  119. {
  120. trace_amdgpu_mm_wreg(adev->pdev->device, reg, v);
  121. if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
  122. adev->last_mm_index = v;
  123. }
  124. if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
  125. BUG_ON(in_interrupt());
  126. return amdgpu_virt_kiq_wreg(adev, reg, v);
  127. }
  128. if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
  129. writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
  130. else {
  131. unsigned long flags;
  132. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  133. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  134. writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  135. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  136. }
  137. if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
  138. udelay(500);
  139. }
  140. }
  141. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
  142. {
  143. if ((reg * 4) < adev->rio_mem_size)
  144. return ioread32(adev->rio_mem + (reg * 4));
  145. else {
  146. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  147. return ioread32(adev->rio_mem + (mmMM_DATA * 4));
  148. }
  149. }
  150. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  151. {
  152. if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
  153. adev->last_mm_index = v;
  154. }
  155. if ((reg * 4) < adev->rio_mem_size)
  156. iowrite32(v, adev->rio_mem + (reg * 4));
  157. else {
  158. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  159. iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
  160. }
  161. if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
  162. udelay(500);
  163. }
  164. }
  165. /**
  166. * amdgpu_mm_rdoorbell - read a doorbell dword
  167. *
  168. * @adev: amdgpu_device pointer
  169. * @index: doorbell index
  170. *
  171. * Returns the value in the doorbell aperture at the
  172. * requested doorbell index (CIK).
  173. */
  174. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
  175. {
  176. if (index < adev->doorbell.num_doorbells) {
  177. return readl(adev->doorbell.ptr + index);
  178. } else {
  179. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  180. return 0;
  181. }
  182. }
  183. /**
  184. * amdgpu_mm_wdoorbell - write a doorbell dword
  185. *
  186. * @adev: amdgpu_device pointer
  187. * @index: doorbell index
  188. * @v: value to write
  189. *
  190. * Writes @v to the doorbell aperture at the
  191. * requested doorbell index (CIK).
  192. */
  193. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
  194. {
  195. if (index < adev->doorbell.num_doorbells) {
  196. writel(v, adev->doorbell.ptr + index);
  197. } else {
  198. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  199. }
  200. }
  201. /**
  202. * amdgpu_mm_rdoorbell64 - read a doorbell Qword
  203. *
  204. * @adev: amdgpu_device pointer
  205. * @index: doorbell index
  206. *
  207. * Returns the value in the doorbell aperture at the
  208. * requested doorbell index (VEGA10+).
  209. */
  210. u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
  211. {
  212. if (index < adev->doorbell.num_doorbells) {
  213. return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
  214. } else {
  215. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  216. return 0;
  217. }
  218. }
  219. /**
  220. * amdgpu_mm_wdoorbell64 - write a doorbell Qword
  221. *
  222. * @adev: amdgpu_device pointer
  223. * @index: doorbell index
  224. * @v: value to write
  225. *
  226. * Writes @v to the doorbell aperture at the
  227. * requested doorbell index (VEGA10+).
  228. */
  229. void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
  230. {
  231. if (index < adev->doorbell.num_doorbells) {
  232. atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
  233. } else {
  234. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  235. }
  236. }
  237. /**
  238. * amdgpu_invalid_rreg - dummy reg read function
  239. *
  240. * @adev: amdgpu device pointer
  241. * @reg: offset of register
  242. *
  243. * Dummy register read function. Used for register blocks
  244. * that certain asics don't have (all asics).
  245. * Returns the value in the register.
  246. */
  247. static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
  248. {
  249. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  250. BUG();
  251. return 0;
  252. }
  253. /**
  254. * amdgpu_invalid_wreg - dummy reg write function
  255. *
  256. * @adev: amdgpu device pointer
  257. * @reg: offset of register
  258. * @v: value to write to the register
  259. *
  260. * Dummy register read function. Used for register blocks
  261. * that certain asics don't have (all asics).
  262. */
  263. static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
  264. {
  265. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  266. reg, v);
  267. BUG();
  268. }
  269. /**
  270. * amdgpu_block_invalid_rreg - dummy reg read function
  271. *
  272. * @adev: amdgpu device pointer
  273. * @block: offset of instance
  274. * @reg: offset of register
  275. *
  276. * Dummy register read function. Used for register blocks
  277. * that certain asics don't have (all asics).
  278. * Returns the value in the register.
  279. */
  280. static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
  281. uint32_t block, uint32_t reg)
  282. {
  283. DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
  284. reg, block);
  285. BUG();
  286. return 0;
  287. }
  288. /**
  289. * amdgpu_block_invalid_wreg - dummy reg write function
  290. *
  291. * @adev: amdgpu device pointer
  292. * @block: offset of instance
  293. * @reg: offset of register
  294. * @v: value to write to the register
  295. *
  296. * Dummy register read function. Used for register blocks
  297. * that certain asics don't have (all asics).
  298. */
  299. static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
  300. uint32_t block,
  301. uint32_t reg, uint32_t v)
  302. {
  303. DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
  304. reg, block, v);
  305. BUG();
  306. }
  307. static int amdgpu_vram_scratch_init(struct amdgpu_device *adev)
  308. {
  309. int r;
  310. if (adev->vram_scratch.robj == NULL) {
  311. r = amdgpu_bo_create(adev, AMDGPU_GPU_PAGE_SIZE,
  312. PAGE_SIZE, true, AMDGPU_GEM_DOMAIN_VRAM,
  313. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  314. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  315. NULL, NULL, &adev->vram_scratch.robj);
  316. if (r) {
  317. return r;
  318. }
  319. }
  320. r = amdgpu_bo_reserve(adev->vram_scratch.robj, false);
  321. if (unlikely(r != 0))
  322. return r;
  323. r = amdgpu_bo_pin(adev->vram_scratch.robj,
  324. AMDGPU_GEM_DOMAIN_VRAM, &adev->vram_scratch.gpu_addr);
  325. if (r) {
  326. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  327. return r;
  328. }
  329. r = amdgpu_bo_kmap(adev->vram_scratch.robj,
  330. (void **)&adev->vram_scratch.ptr);
  331. if (r)
  332. amdgpu_bo_unpin(adev->vram_scratch.robj);
  333. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  334. return r;
  335. }
  336. static void amdgpu_vram_scratch_fini(struct amdgpu_device *adev)
  337. {
  338. int r;
  339. if (adev->vram_scratch.robj == NULL) {
  340. return;
  341. }
  342. r = amdgpu_bo_reserve(adev->vram_scratch.robj, true);
  343. if (likely(r == 0)) {
  344. amdgpu_bo_kunmap(adev->vram_scratch.robj);
  345. amdgpu_bo_unpin(adev->vram_scratch.robj);
  346. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  347. }
  348. amdgpu_bo_unref(&adev->vram_scratch.robj);
  349. }
  350. /**
  351. * amdgpu_program_register_sequence - program an array of registers.
  352. *
  353. * @adev: amdgpu_device pointer
  354. * @registers: pointer to the register array
  355. * @array_size: size of the register array
  356. *
  357. * Programs an array or registers with and and or masks.
  358. * This is a helper for setting golden registers.
  359. */
  360. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  361. const u32 *registers,
  362. const u32 array_size)
  363. {
  364. u32 tmp, reg, and_mask, or_mask;
  365. int i;
  366. if (array_size % 3)
  367. return;
  368. for (i = 0; i < array_size; i +=3) {
  369. reg = registers[i + 0];
  370. and_mask = registers[i + 1];
  371. or_mask = registers[i + 2];
  372. if (and_mask == 0xffffffff) {
  373. tmp = or_mask;
  374. } else {
  375. tmp = RREG32(reg);
  376. tmp &= ~and_mask;
  377. tmp |= or_mask;
  378. }
  379. WREG32(reg, tmp);
  380. }
  381. }
  382. void amdgpu_pci_config_reset(struct amdgpu_device *adev)
  383. {
  384. pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
  385. }
  386. /*
  387. * GPU doorbell aperture helpers function.
  388. */
  389. /**
  390. * amdgpu_doorbell_init - Init doorbell driver information.
  391. *
  392. * @adev: amdgpu_device pointer
  393. *
  394. * Init doorbell driver information (CIK)
  395. * Returns 0 on success, error on failure.
  396. */
  397. static int amdgpu_doorbell_init(struct amdgpu_device *adev)
  398. {
  399. /* doorbell bar mapping */
  400. adev->doorbell.base = pci_resource_start(adev->pdev, 2);
  401. adev->doorbell.size = pci_resource_len(adev->pdev, 2);
  402. adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
  403. AMDGPU_DOORBELL_MAX_ASSIGNMENT+1);
  404. if (adev->doorbell.num_doorbells == 0)
  405. return -EINVAL;
  406. adev->doorbell.ptr = ioremap(adev->doorbell.base,
  407. adev->doorbell.num_doorbells *
  408. sizeof(u32));
  409. if (adev->doorbell.ptr == NULL)
  410. return -ENOMEM;
  411. return 0;
  412. }
  413. /**
  414. * amdgpu_doorbell_fini - Tear down doorbell driver information.
  415. *
  416. * @adev: amdgpu_device pointer
  417. *
  418. * Tear down doorbell driver information (CIK)
  419. */
  420. static void amdgpu_doorbell_fini(struct amdgpu_device *adev)
  421. {
  422. iounmap(adev->doorbell.ptr);
  423. adev->doorbell.ptr = NULL;
  424. }
  425. /**
  426. * amdgpu_doorbell_get_kfd_info - Report doorbell configuration required to
  427. * setup amdkfd
  428. *
  429. * @adev: amdgpu_device pointer
  430. * @aperture_base: output returning doorbell aperture base physical address
  431. * @aperture_size: output returning doorbell aperture size in bytes
  432. * @start_offset: output returning # of doorbell bytes reserved for amdgpu.
  433. *
  434. * amdgpu and amdkfd share the doorbell aperture. amdgpu sets it up,
  435. * takes doorbells required for its own rings and reports the setup to amdkfd.
  436. * amdgpu reserved doorbells are at the start of the doorbell aperture.
  437. */
  438. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  439. phys_addr_t *aperture_base,
  440. size_t *aperture_size,
  441. size_t *start_offset)
  442. {
  443. /*
  444. * The first num_doorbells are used by amdgpu.
  445. * amdkfd takes whatever's left in the aperture.
  446. */
  447. if (adev->doorbell.size > adev->doorbell.num_doorbells * sizeof(u32)) {
  448. *aperture_base = adev->doorbell.base;
  449. *aperture_size = adev->doorbell.size;
  450. *start_offset = adev->doorbell.num_doorbells * sizeof(u32);
  451. } else {
  452. *aperture_base = 0;
  453. *aperture_size = 0;
  454. *start_offset = 0;
  455. }
  456. }
  457. /*
  458. * amdgpu_wb_*()
  459. * Writeback is the method by which the GPU updates special pages in memory
  460. * with the status of certain GPU events (fences, ring pointers,etc.).
  461. */
  462. /**
  463. * amdgpu_wb_fini - Disable Writeback and free memory
  464. *
  465. * @adev: amdgpu_device pointer
  466. *
  467. * Disables Writeback and frees the Writeback memory (all asics).
  468. * Used at driver shutdown.
  469. */
  470. static void amdgpu_wb_fini(struct amdgpu_device *adev)
  471. {
  472. if (adev->wb.wb_obj) {
  473. amdgpu_bo_free_kernel(&adev->wb.wb_obj,
  474. &adev->wb.gpu_addr,
  475. (void **)&adev->wb.wb);
  476. adev->wb.wb_obj = NULL;
  477. }
  478. }
  479. /**
  480. * amdgpu_wb_init- Init Writeback driver info and allocate memory
  481. *
  482. * @adev: amdgpu_device pointer
  483. *
  484. * Initializes writeback and allocates writeback memory (all asics).
  485. * Used at driver startup.
  486. * Returns 0 on success or an -error on failure.
  487. */
  488. static int amdgpu_wb_init(struct amdgpu_device *adev)
  489. {
  490. int r;
  491. if (adev->wb.wb_obj == NULL) {
  492. r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t),
  493. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
  494. &adev->wb.wb_obj, &adev->wb.gpu_addr,
  495. (void **)&adev->wb.wb);
  496. if (r) {
  497. dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
  498. return r;
  499. }
  500. adev->wb.num_wb = AMDGPU_MAX_WB;
  501. memset(&adev->wb.used, 0, sizeof(adev->wb.used));
  502. /* clear wb memory */
  503. memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t));
  504. }
  505. return 0;
  506. }
  507. /**
  508. * amdgpu_wb_get - Allocate a wb entry
  509. *
  510. * @adev: amdgpu_device pointer
  511. * @wb: wb index
  512. *
  513. * Allocate a wb slot for use by the driver (all asics).
  514. * Returns 0 on success or -EINVAL on failure.
  515. */
  516. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb)
  517. {
  518. unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
  519. if (offset < adev->wb.num_wb) {
  520. __set_bit(offset, adev->wb.used);
  521. *wb = offset;
  522. return 0;
  523. } else {
  524. return -EINVAL;
  525. }
  526. }
  527. /**
  528. * amdgpu_wb_get_64bit - Allocate a wb entry
  529. *
  530. * @adev: amdgpu_device pointer
  531. * @wb: wb index
  532. *
  533. * Allocate a wb slot for use by the driver (all asics).
  534. * Returns 0 on success or -EINVAL on failure.
  535. */
  536. int amdgpu_wb_get_64bit(struct amdgpu_device *adev, u32 *wb)
  537. {
  538. unsigned long offset = bitmap_find_next_zero_area_off(adev->wb.used,
  539. adev->wb.num_wb, 0, 2, 7, 0);
  540. if ((offset + 1) < adev->wb.num_wb) {
  541. __set_bit(offset, adev->wb.used);
  542. __set_bit(offset + 1, adev->wb.used);
  543. *wb = offset;
  544. return 0;
  545. } else {
  546. return -EINVAL;
  547. }
  548. }
  549. int amdgpu_wb_get_256Bit(struct amdgpu_device *adev, u32 *wb)
  550. {
  551. int i = 0;
  552. unsigned long offset = bitmap_find_next_zero_area_off(adev->wb.used,
  553. adev->wb.num_wb, 0, 8, 63, 0);
  554. if ((offset + 7) < adev->wb.num_wb) {
  555. for (i = 0; i < 8; i++)
  556. __set_bit(offset + i, adev->wb.used);
  557. *wb = offset;
  558. return 0;
  559. } else {
  560. return -EINVAL;
  561. }
  562. }
  563. /**
  564. * amdgpu_wb_free - Free a wb entry
  565. *
  566. * @adev: amdgpu_device pointer
  567. * @wb: wb index
  568. *
  569. * Free a wb slot allocated for use by the driver (all asics)
  570. */
  571. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb)
  572. {
  573. if (wb < adev->wb.num_wb)
  574. __clear_bit(wb, adev->wb.used);
  575. }
  576. /**
  577. * amdgpu_wb_free_64bit - Free a wb entry
  578. *
  579. * @adev: amdgpu_device pointer
  580. * @wb: wb index
  581. *
  582. * Free a wb slot allocated for use by the driver (all asics)
  583. */
  584. void amdgpu_wb_free_64bit(struct amdgpu_device *adev, u32 wb)
  585. {
  586. if ((wb + 1) < adev->wb.num_wb) {
  587. __clear_bit(wb, adev->wb.used);
  588. __clear_bit(wb + 1, adev->wb.used);
  589. }
  590. }
  591. /**
  592. * amdgpu_wb_free_256bit - Free a wb entry
  593. *
  594. * @adev: amdgpu_device pointer
  595. * @wb: wb index
  596. *
  597. * Free a wb slot allocated for use by the driver (all asics)
  598. */
  599. void amdgpu_wb_free_256bit(struct amdgpu_device *adev, u32 wb)
  600. {
  601. int i = 0;
  602. if ((wb + 7) < adev->wb.num_wb)
  603. for (i = 0; i < 8; i++)
  604. __clear_bit(wb + i, adev->wb.used);
  605. }
  606. /**
  607. * amdgpu_vram_location - try to find VRAM location
  608. * @adev: amdgpu device structure holding all necessary informations
  609. * @mc: memory controller structure holding memory informations
  610. * @base: base address at which to put VRAM
  611. *
  612. * Function will try to place VRAM at base address provided
  613. * as parameter (which is so far either PCI aperture address or
  614. * for IGP TOM base address).
  615. *
  616. * If there is not enough space to fit the unvisible VRAM in the 32bits
  617. * address space then we limit the VRAM size to the aperture.
  618. *
  619. * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
  620. * this shouldn't be a problem as we are using the PCI aperture as a reference.
  621. * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
  622. * not IGP.
  623. *
  624. * Note: we use mc_vram_size as on some board we need to program the mc to
  625. * cover the whole aperture even if VRAM size is inferior to aperture size
  626. * Novell bug 204882 + along with lots of ubuntu ones
  627. *
  628. * Note: when limiting vram it's safe to overwritte real_vram_size because
  629. * we are not in case where real_vram_size is inferior to mc_vram_size (ie
  630. * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
  631. * ones)
  632. *
  633. * Note: IGP TOM addr should be the same as the aperture addr, we don't
  634. * explicitly check for that though.
  635. *
  636. * FIXME: when reducing VRAM size align new size on power of 2.
  637. */
  638. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base)
  639. {
  640. uint64_t limit = (uint64_t)amdgpu_vram_limit << 20;
  641. mc->vram_start = base;
  642. if (mc->mc_vram_size > (adev->mc.mc_mask - base + 1)) {
  643. dev_warn(adev->dev, "limiting VRAM to PCI aperture size\n");
  644. mc->real_vram_size = mc->aper_size;
  645. mc->mc_vram_size = mc->aper_size;
  646. }
  647. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  648. if (limit && limit < mc->real_vram_size)
  649. mc->real_vram_size = limit;
  650. dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
  651. mc->mc_vram_size >> 20, mc->vram_start,
  652. mc->vram_end, mc->real_vram_size >> 20);
  653. }
  654. /**
  655. * amdgpu_gart_location - try to find GTT location
  656. * @adev: amdgpu device structure holding all necessary informations
  657. * @mc: memory controller structure holding memory informations
  658. *
  659. * Function will place try to place GTT before or after VRAM.
  660. *
  661. * If GTT size is bigger than space left then we ajust GTT size.
  662. * Thus function will never fails.
  663. *
  664. * FIXME: when reducing GTT size align new size on power of 2.
  665. */
  666. void amdgpu_gart_location(struct amdgpu_device *adev, struct amdgpu_mc *mc)
  667. {
  668. u64 size_af, size_bf;
  669. size_af = adev->mc.mc_mask - mc->vram_end;
  670. size_bf = mc->vram_start;
  671. if (size_bf > size_af) {
  672. if (mc->gart_size > size_bf) {
  673. dev_warn(adev->dev, "limiting GTT\n");
  674. mc->gart_size = size_bf;
  675. }
  676. mc->gart_start = 0;
  677. } else {
  678. if (mc->gart_size > size_af) {
  679. dev_warn(adev->dev, "limiting GTT\n");
  680. mc->gart_size = size_af;
  681. }
  682. mc->gart_start = mc->vram_end + 1;
  683. }
  684. mc->gart_end = mc->gart_start + mc->gart_size - 1;
  685. dev_info(adev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
  686. mc->gart_size >> 20, mc->gart_start, mc->gart_end);
  687. }
  688. /*
  689. * GPU helpers function.
  690. */
  691. /**
  692. * amdgpu_need_post - check if the hw need post or not
  693. *
  694. * @adev: amdgpu_device pointer
  695. *
  696. * Check if the asic has been initialized (all asics) at driver startup
  697. * or post is needed if hw reset is performed.
  698. * Returns true if need or false if not.
  699. */
  700. bool amdgpu_need_post(struct amdgpu_device *adev)
  701. {
  702. uint32_t reg;
  703. if (adev->has_hw_reset) {
  704. adev->has_hw_reset = false;
  705. return true;
  706. }
  707. /* bios scratch used on CIK+ */
  708. if (adev->asic_type >= CHIP_BONAIRE)
  709. return amdgpu_atombios_scratch_need_asic_init(adev);
  710. /* check MEM_SIZE for older asics */
  711. reg = amdgpu_asic_get_config_memsize(adev);
  712. if ((reg != 0) && (reg != 0xffffffff))
  713. return false;
  714. return true;
  715. }
  716. static bool amdgpu_vpost_needed(struct amdgpu_device *adev)
  717. {
  718. if (amdgpu_sriov_vf(adev))
  719. return false;
  720. if (amdgpu_passthrough(adev)) {
  721. /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
  722. * some old smc fw still need driver do vPost otherwise gpu hang, while
  723. * those smc fw version above 22.15 doesn't have this flaw, so we force
  724. * vpost executed for smc version below 22.15
  725. */
  726. if (adev->asic_type == CHIP_FIJI) {
  727. int err;
  728. uint32_t fw_ver;
  729. err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
  730. /* force vPost if error occured */
  731. if (err)
  732. return true;
  733. fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
  734. if (fw_ver < 0x00160e00)
  735. return true;
  736. }
  737. }
  738. return amdgpu_need_post(adev);
  739. }
  740. /**
  741. * amdgpu_dummy_page_init - init dummy page used by the driver
  742. *
  743. * @adev: amdgpu_device pointer
  744. *
  745. * Allocate the dummy page used by the driver (all asics).
  746. * This dummy page is used by the driver as a filler for gart entries
  747. * when pages are taken out of the GART
  748. * Returns 0 on sucess, -ENOMEM on failure.
  749. */
  750. int amdgpu_dummy_page_init(struct amdgpu_device *adev)
  751. {
  752. if (adev->dummy_page.page)
  753. return 0;
  754. adev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
  755. if (adev->dummy_page.page == NULL)
  756. return -ENOMEM;
  757. adev->dummy_page.addr = pci_map_page(adev->pdev, adev->dummy_page.page,
  758. 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  759. if (pci_dma_mapping_error(adev->pdev, adev->dummy_page.addr)) {
  760. dev_err(&adev->pdev->dev, "Failed to DMA MAP the dummy page\n");
  761. __free_page(adev->dummy_page.page);
  762. adev->dummy_page.page = NULL;
  763. return -ENOMEM;
  764. }
  765. return 0;
  766. }
  767. /**
  768. * amdgpu_dummy_page_fini - free dummy page used by the driver
  769. *
  770. * @adev: amdgpu_device pointer
  771. *
  772. * Frees the dummy page used by the driver (all asics).
  773. */
  774. void amdgpu_dummy_page_fini(struct amdgpu_device *adev)
  775. {
  776. if (adev->dummy_page.page == NULL)
  777. return;
  778. pci_unmap_page(adev->pdev, adev->dummy_page.addr,
  779. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  780. __free_page(adev->dummy_page.page);
  781. adev->dummy_page.page = NULL;
  782. }
  783. /* ATOM accessor methods */
  784. /*
  785. * ATOM is an interpreted byte code stored in tables in the vbios. The
  786. * driver registers callbacks to access registers and the interpreter
  787. * in the driver parses the tables and executes then to program specific
  788. * actions (set display modes, asic init, etc.). See amdgpu_atombios.c,
  789. * atombios.h, and atom.c
  790. */
  791. /**
  792. * cail_pll_read - read PLL register
  793. *
  794. * @info: atom card_info pointer
  795. * @reg: PLL register offset
  796. *
  797. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  798. * Returns the value of the PLL register.
  799. */
  800. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  801. {
  802. return 0;
  803. }
  804. /**
  805. * cail_pll_write - write PLL register
  806. *
  807. * @info: atom card_info pointer
  808. * @reg: PLL register offset
  809. * @val: value to write to the pll register
  810. *
  811. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  812. */
  813. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  814. {
  815. }
  816. /**
  817. * cail_mc_read - read MC (Memory Controller) register
  818. *
  819. * @info: atom card_info pointer
  820. * @reg: MC register offset
  821. *
  822. * Provides an MC register accessor for the atom interpreter (r4xx+).
  823. * Returns the value of the MC register.
  824. */
  825. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  826. {
  827. return 0;
  828. }
  829. /**
  830. * cail_mc_write - write MC (Memory Controller) register
  831. *
  832. * @info: atom card_info pointer
  833. * @reg: MC register offset
  834. * @val: value to write to the pll register
  835. *
  836. * Provides a MC register accessor for the atom interpreter (r4xx+).
  837. */
  838. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  839. {
  840. }
  841. /**
  842. * cail_reg_write - write MMIO register
  843. *
  844. * @info: atom card_info pointer
  845. * @reg: MMIO register offset
  846. * @val: value to write to the pll register
  847. *
  848. * Provides a MMIO register accessor for the atom interpreter (r4xx+).
  849. */
  850. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  851. {
  852. struct amdgpu_device *adev = info->dev->dev_private;
  853. WREG32(reg, val);
  854. }
  855. /**
  856. * cail_reg_read - read MMIO register
  857. *
  858. * @info: atom card_info pointer
  859. * @reg: MMIO register offset
  860. *
  861. * Provides an MMIO register accessor for the atom interpreter (r4xx+).
  862. * Returns the value of the MMIO register.
  863. */
  864. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  865. {
  866. struct amdgpu_device *adev = info->dev->dev_private;
  867. uint32_t r;
  868. r = RREG32(reg);
  869. return r;
  870. }
  871. /**
  872. * cail_ioreg_write - write IO register
  873. *
  874. * @info: atom card_info pointer
  875. * @reg: IO register offset
  876. * @val: value to write to the pll register
  877. *
  878. * Provides a IO register accessor for the atom interpreter (r4xx+).
  879. */
  880. static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
  881. {
  882. struct amdgpu_device *adev = info->dev->dev_private;
  883. WREG32_IO(reg, val);
  884. }
  885. /**
  886. * cail_ioreg_read - read IO register
  887. *
  888. * @info: atom card_info pointer
  889. * @reg: IO register offset
  890. *
  891. * Provides an IO register accessor for the atom interpreter (r4xx+).
  892. * Returns the value of the IO register.
  893. */
  894. static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
  895. {
  896. struct amdgpu_device *adev = info->dev->dev_private;
  897. uint32_t r;
  898. r = RREG32_IO(reg);
  899. return r;
  900. }
  901. /**
  902. * amdgpu_atombios_fini - free the driver info and callbacks for atombios
  903. *
  904. * @adev: amdgpu_device pointer
  905. *
  906. * Frees the driver info and register access callbacks for the ATOM
  907. * interpreter (r4xx+).
  908. * Called at driver shutdown.
  909. */
  910. static void amdgpu_atombios_fini(struct amdgpu_device *adev)
  911. {
  912. if (adev->mode_info.atom_context) {
  913. kfree(adev->mode_info.atom_context->scratch);
  914. kfree(adev->mode_info.atom_context->iio);
  915. }
  916. kfree(adev->mode_info.atom_context);
  917. adev->mode_info.atom_context = NULL;
  918. kfree(adev->mode_info.atom_card_info);
  919. adev->mode_info.atom_card_info = NULL;
  920. }
  921. /**
  922. * amdgpu_atombios_init - init the driver info and callbacks for atombios
  923. *
  924. * @adev: amdgpu_device pointer
  925. *
  926. * Initializes the driver info and register access callbacks for the
  927. * ATOM interpreter (r4xx+).
  928. * Returns 0 on sucess, -ENOMEM on failure.
  929. * Called at driver startup.
  930. */
  931. static int amdgpu_atombios_init(struct amdgpu_device *adev)
  932. {
  933. struct card_info *atom_card_info =
  934. kzalloc(sizeof(struct card_info), GFP_KERNEL);
  935. if (!atom_card_info)
  936. return -ENOMEM;
  937. adev->mode_info.atom_card_info = atom_card_info;
  938. atom_card_info->dev = adev->ddev;
  939. atom_card_info->reg_read = cail_reg_read;
  940. atom_card_info->reg_write = cail_reg_write;
  941. /* needed for iio ops */
  942. if (adev->rio_mem) {
  943. atom_card_info->ioreg_read = cail_ioreg_read;
  944. atom_card_info->ioreg_write = cail_ioreg_write;
  945. } else {
  946. DRM_INFO("PCI I/O BAR is not found. Using MMIO to access ATOM BIOS\n");
  947. atom_card_info->ioreg_read = cail_reg_read;
  948. atom_card_info->ioreg_write = cail_reg_write;
  949. }
  950. atom_card_info->mc_read = cail_mc_read;
  951. atom_card_info->mc_write = cail_mc_write;
  952. atom_card_info->pll_read = cail_pll_read;
  953. atom_card_info->pll_write = cail_pll_write;
  954. adev->mode_info.atom_context = amdgpu_atom_parse(atom_card_info, adev->bios);
  955. if (!adev->mode_info.atom_context) {
  956. amdgpu_atombios_fini(adev);
  957. return -ENOMEM;
  958. }
  959. mutex_init(&adev->mode_info.atom_context->mutex);
  960. if (adev->is_atom_fw) {
  961. amdgpu_atomfirmware_scratch_regs_init(adev);
  962. amdgpu_atomfirmware_allocate_fb_scratch(adev);
  963. } else {
  964. amdgpu_atombios_scratch_regs_init(adev);
  965. amdgpu_atombios_allocate_fb_scratch(adev);
  966. }
  967. return 0;
  968. }
  969. /* if we get transitioned to only one device, take VGA back */
  970. /**
  971. * amdgpu_vga_set_decode - enable/disable vga decode
  972. *
  973. * @cookie: amdgpu_device pointer
  974. * @state: enable/disable vga decode
  975. *
  976. * Enable/disable vga decode (all asics).
  977. * Returns VGA resource flags.
  978. */
  979. static unsigned int amdgpu_vga_set_decode(void *cookie, bool state)
  980. {
  981. struct amdgpu_device *adev = cookie;
  982. amdgpu_asic_set_vga_state(adev, state);
  983. if (state)
  984. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  985. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  986. else
  987. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  988. }
  989. static void amdgpu_check_block_size(struct amdgpu_device *adev)
  990. {
  991. /* defines number of bits in page table versus page directory,
  992. * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
  993. * page table and the remaining bits are in the page directory */
  994. if (amdgpu_vm_block_size == -1)
  995. return;
  996. if (amdgpu_vm_block_size < 9) {
  997. dev_warn(adev->dev, "VM page table size (%d) too small\n",
  998. amdgpu_vm_block_size);
  999. goto def_value;
  1000. }
  1001. if (amdgpu_vm_block_size > 24 ||
  1002. (amdgpu_vm_size * 1024) < (1ull << amdgpu_vm_block_size)) {
  1003. dev_warn(adev->dev, "VM page table size (%d) too large\n",
  1004. amdgpu_vm_block_size);
  1005. goto def_value;
  1006. }
  1007. return;
  1008. def_value:
  1009. amdgpu_vm_block_size = -1;
  1010. }
  1011. static void amdgpu_check_vm_size(struct amdgpu_device *adev)
  1012. {
  1013. /* no need to check the default value */
  1014. if (amdgpu_vm_size == -1)
  1015. return;
  1016. if (!is_power_of_2(amdgpu_vm_size)) {
  1017. dev_warn(adev->dev, "VM size (%d) must be a power of 2\n",
  1018. amdgpu_vm_size);
  1019. goto def_value;
  1020. }
  1021. if (amdgpu_vm_size < 1) {
  1022. dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
  1023. amdgpu_vm_size);
  1024. goto def_value;
  1025. }
  1026. /*
  1027. * Max GPUVM size for Cayman, SI, CI VI are 40 bits.
  1028. */
  1029. if (amdgpu_vm_size > 1024) {
  1030. dev_warn(adev->dev, "VM size (%d) too large, max is 1TB\n",
  1031. amdgpu_vm_size);
  1032. goto def_value;
  1033. }
  1034. return;
  1035. def_value:
  1036. amdgpu_vm_size = -1;
  1037. }
  1038. /**
  1039. * amdgpu_check_arguments - validate module params
  1040. *
  1041. * @adev: amdgpu_device pointer
  1042. *
  1043. * Validates certain module parameters and updates
  1044. * the associated values used by the driver (all asics).
  1045. */
  1046. static void amdgpu_check_arguments(struct amdgpu_device *adev)
  1047. {
  1048. if (amdgpu_sched_jobs < 4) {
  1049. dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
  1050. amdgpu_sched_jobs);
  1051. amdgpu_sched_jobs = 4;
  1052. } else if (!is_power_of_2(amdgpu_sched_jobs)){
  1053. dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
  1054. amdgpu_sched_jobs);
  1055. amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
  1056. }
  1057. if (amdgpu_gart_size < 32) {
  1058. /* gart size must be greater or equal to 32M */
  1059. dev_warn(adev->dev, "gart size (%d) too small\n",
  1060. amdgpu_gart_size);
  1061. amdgpu_gart_size = 32;
  1062. }
  1063. if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) {
  1064. /* gtt size must be greater or equal to 32M */
  1065. dev_warn(adev->dev, "gtt size (%d) too small\n",
  1066. amdgpu_gtt_size);
  1067. amdgpu_gtt_size = -1;
  1068. }
  1069. amdgpu_check_vm_size(adev);
  1070. amdgpu_check_block_size(adev);
  1071. if (amdgpu_vram_page_split != -1 && (amdgpu_vram_page_split < 16 ||
  1072. !is_power_of_2(amdgpu_vram_page_split))) {
  1073. dev_warn(adev->dev, "invalid VRAM page split (%d)\n",
  1074. amdgpu_vram_page_split);
  1075. amdgpu_vram_page_split = 1024;
  1076. }
  1077. }
  1078. /**
  1079. * amdgpu_switcheroo_set_state - set switcheroo state
  1080. *
  1081. * @pdev: pci dev pointer
  1082. * @state: vga_switcheroo state
  1083. *
  1084. * Callback for the switcheroo driver. Suspends or resumes the
  1085. * the asics before or after it is powered up using ACPI methods.
  1086. */
  1087. static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  1088. {
  1089. struct drm_device *dev = pci_get_drvdata(pdev);
  1090. if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF)
  1091. return;
  1092. if (state == VGA_SWITCHEROO_ON) {
  1093. unsigned d3_delay = dev->pdev->d3_delay;
  1094. pr_info("amdgpu: switched on\n");
  1095. /* don't suspend or resume card normally */
  1096. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1097. amdgpu_device_resume(dev, true, true);
  1098. dev->pdev->d3_delay = d3_delay;
  1099. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  1100. drm_kms_helper_poll_enable(dev);
  1101. } else {
  1102. pr_info("amdgpu: switched off\n");
  1103. drm_kms_helper_poll_disable(dev);
  1104. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1105. amdgpu_device_suspend(dev, true, true);
  1106. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  1107. }
  1108. }
  1109. /**
  1110. * amdgpu_switcheroo_can_switch - see if switcheroo state can change
  1111. *
  1112. * @pdev: pci dev pointer
  1113. *
  1114. * Callback for the switcheroo driver. Check of the switcheroo
  1115. * state can be changed.
  1116. * Returns true if the state can be changed, false if not.
  1117. */
  1118. static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
  1119. {
  1120. struct drm_device *dev = pci_get_drvdata(pdev);
  1121. /*
  1122. * FIXME: open_count is protected by drm_global_mutex but that would lead to
  1123. * locking inversion with the driver load path. And the access here is
  1124. * completely racy anyway. So don't bother with locking for now.
  1125. */
  1126. return dev->open_count == 0;
  1127. }
  1128. static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
  1129. .set_gpu_state = amdgpu_switcheroo_set_state,
  1130. .reprobe = NULL,
  1131. .can_switch = amdgpu_switcheroo_can_switch,
  1132. };
  1133. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  1134. enum amd_ip_block_type block_type,
  1135. enum amd_clockgating_state state)
  1136. {
  1137. int i, r = 0;
  1138. for (i = 0; i < adev->num_ip_blocks; i++) {
  1139. if (!adev->ip_blocks[i].status.valid)
  1140. continue;
  1141. if (adev->ip_blocks[i].version->type != block_type)
  1142. continue;
  1143. if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
  1144. continue;
  1145. r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
  1146. (void *)adev, state);
  1147. if (r)
  1148. DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
  1149. adev->ip_blocks[i].version->funcs->name, r);
  1150. }
  1151. return r;
  1152. }
  1153. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  1154. enum amd_ip_block_type block_type,
  1155. enum amd_powergating_state state)
  1156. {
  1157. int i, r = 0;
  1158. for (i = 0; i < adev->num_ip_blocks; i++) {
  1159. if (!adev->ip_blocks[i].status.valid)
  1160. continue;
  1161. if (adev->ip_blocks[i].version->type != block_type)
  1162. continue;
  1163. if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
  1164. continue;
  1165. r = adev->ip_blocks[i].version->funcs->set_powergating_state(
  1166. (void *)adev, state);
  1167. if (r)
  1168. DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
  1169. adev->ip_blocks[i].version->funcs->name, r);
  1170. }
  1171. return r;
  1172. }
  1173. void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags)
  1174. {
  1175. int i;
  1176. for (i = 0; i < adev->num_ip_blocks; i++) {
  1177. if (!adev->ip_blocks[i].status.valid)
  1178. continue;
  1179. if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
  1180. adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
  1181. }
  1182. }
  1183. int amdgpu_wait_for_idle(struct amdgpu_device *adev,
  1184. enum amd_ip_block_type block_type)
  1185. {
  1186. int i, r;
  1187. for (i = 0; i < adev->num_ip_blocks; i++) {
  1188. if (!adev->ip_blocks[i].status.valid)
  1189. continue;
  1190. if (adev->ip_blocks[i].version->type == block_type) {
  1191. r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
  1192. if (r)
  1193. return r;
  1194. break;
  1195. }
  1196. }
  1197. return 0;
  1198. }
  1199. bool amdgpu_is_idle(struct amdgpu_device *adev,
  1200. enum amd_ip_block_type block_type)
  1201. {
  1202. int i;
  1203. for (i = 0; i < adev->num_ip_blocks; i++) {
  1204. if (!adev->ip_blocks[i].status.valid)
  1205. continue;
  1206. if (adev->ip_blocks[i].version->type == block_type)
  1207. return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
  1208. }
  1209. return true;
  1210. }
  1211. struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
  1212. enum amd_ip_block_type type)
  1213. {
  1214. int i;
  1215. for (i = 0; i < adev->num_ip_blocks; i++)
  1216. if (adev->ip_blocks[i].version->type == type)
  1217. return &adev->ip_blocks[i];
  1218. return NULL;
  1219. }
  1220. /**
  1221. * amdgpu_ip_block_version_cmp
  1222. *
  1223. * @adev: amdgpu_device pointer
  1224. * @type: enum amd_ip_block_type
  1225. * @major: major version
  1226. * @minor: minor version
  1227. *
  1228. * return 0 if equal or greater
  1229. * return 1 if smaller or the ip_block doesn't exist
  1230. */
  1231. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  1232. enum amd_ip_block_type type,
  1233. u32 major, u32 minor)
  1234. {
  1235. struct amdgpu_ip_block *ip_block = amdgpu_get_ip_block(adev, type);
  1236. if (ip_block && ((ip_block->version->major > major) ||
  1237. ((ip_block->version->major == major) &&
  1238. (ip_block->version->minor >= minor))))
  1239. return 0;
  1240. return 1;
  1241. }
  1242. /**
  1243. * amdgpu_ip_block_add
  1244. *
  1245. * @adev: amdgpu_device pointer
  1246. * @ip_block_version: pointer to the IP to add
  1247. *
  1248. * Adds the IP block driver information to the collection of IPs
  1249. * on the asic.
  1250. */
  1251. int amdgpu_ip_block_add(struct amdgpu_device *adev,
  1252. const struct amdgpu_ip_block_version *ip_block_version)
  1253. {
  1254. if (!ip_block_version)
  1255. return -EINVAL;
  1256. DRM_DEBUG("add ip block number %d <%s>\n", adev->num_ip_blocks,
  1257. ip_block_version->funcs->name);
  1258. adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;
  1259. return 0;
  1260. }
  1261. static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
  1262. {
  1263. adev->enable_virtual_display = false;
  1264. if (amdgpu_virtual_display) {
  1265. struct drm_device *ddev = adev->ddev;
  1266. const char *pci_address_name = pci_name(ddev->pdev);
  1267. char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
  1268. pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
  1269. pciaddstr_tmp = pciaddstr;
  1270. while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
  1271. pciaddname = strsep(&pciaddname_tmp, ",");
  1272. if (!strcmp("all", pciaddname)
  1273. || !strcmp(pci_address_name, pciaddname)) {
  1274. long num_crtc;
  1275. int res = -1;
  1276. adev->enable_virtual_display = true;
  1277. if (pciaddname_tmp)
  1278. res = kstrtol(pciaddname_tmp, 10,
  1279. &num_crtc);
  1280. if (!res) {
  1281. if (num_crtc < 1)
  1282. num_crtc = 1;
  1283. if (num_crtc > 6)
  1284. num_crtc = 6;
  1285. adev->mode_info.num_crtc = num_crtc;
  1286. } else {
  1287. adev->mode_info.num_crtc = 1;
  1288. }
  1289. break;
  1290. }
  1291. }
  1292. DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
  1293. amdgpu_virtual_display, pci_address_name,
  1294. adev->enable_virtual_display, adev->mode_info.num_crtc);
  1295. kfree(pciaddstr);
  1296. }
  1297. }
  1298. static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
  1299. {
  1300. const char *chip_name;
  1301. char fw_name[30];
  1302. int err;
  1303. const struct gpu_info_firmware_header_v1_0 *hdr;
  1304. adev->firmware.gpu_info_fw = NULL;
  1305. switch (adev->asic_type) {
  1306. case CHIP_TOPAZ:
  1307. case CHIP_TONGA:
  1308. case CHIP_FIJI:
  1309. case CHIP_POLARIS11:
  1310. case CHIP_POLARIS10:
  1311. case CHIP_POLARIS12:
  1312. case CHIP_CARRIZO:
  1313. case CHIP_STONEY:
  1314. #ifdef CONFIG_DRM_AMDGPU_SI
  1315. case CHIP_VERDE:
  1316. case CHIP_TAHITI:
  1317. case CHIP_PITCAIRN:
  1318. case CHIP_OLAND:
  1319. case CHIP_HAINAN:
  1320. #endif
  1321. #ifdef CONFIG_DRM_AMDGPU_CIK
  1322. case CHIP_BONAIRE:
  1323. case CHIP_HAWAII:
  1324. case CHIP_KAVERI:
  1325. case CHIP_KABINI:
  1326. case CHIP_MULLINS:
  1327. #endif
  1328. default:
  1329. return 0;
  1330. case CHIP_VEGA10:
  1331. chip_name = "vega10";
  1332. break;
  1333. case CHIP_RAVEN:
  1334. chip_name = "raven";
  1335. break;
  1336. }
  1337. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
  1338. err = request_firmware(&adev->firmware.gpu_info_fw, fw_name, adev->dev);
  1339. if (err) {
  1340. dev_err(adev->dev,
  1341. "Failed to load gpu_info firmware \"%s\"\n",
  1342. fw_name);
  1343. goto out;
  1344. }
  1345. err = amdgpu_ucode_validate(adev->firmware.gpu_info_fw);
  1346. if (err) {
  1347. dev_err(adev->dev,
  1348. "Failed to validate gpu_info firmware \"%s\"\n",
  1349. fw_name);
  1350. goto out;
  1351. }
  1352. hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data;
  1353. amdgpu_ucode_print_gpu_info_hdr(&hdr->header);
  1354. switch (hdr->version_major) {
  1355. case 1:
  1356. {
  1357. const struct gpu_info_firmware_v1_0 *gpu_info_fw =
  1358. (const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data +
  1359. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1360. adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
  1361. adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
  1362. adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
  1363. adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
  1364. adev->gfx.config.max_texture_channel_caches =
  1365. le32_to_cpu(gpu_info_fw->gc_num_tccs);
  1366. adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
  1367. adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
  1368. adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
  1369. adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
  1370. adev->gfx.config.double_offchip_lds_buf =
  1371. le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
  1372. adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
  1373. adev->gfx.cu_info.max_waves_per_simd =
  1374. le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd);
  1375. adev->gfx.cu_info.max_scratch_slots_per_cu =
  1376. le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu);
  1377. adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size);
  1378. break;
  1379. }
  1380. default:
  1381. dev_err(adev->dev,
  1382. "Unsupported gpu_info table %d\n", hdr->header.ucode_version);
  1383. err = -EINVAL;
  1384. goto out;
  1385. }
  1386. out:
  1387. return err;
  1388. }
  1389. static int amdgpu_early_init(struct amdgpu_device *adev)
  1390. {
  1391. int i, r;
  1392. amdgpu_device_enable_virtual_display(adev);
  1393. switch (adev->asic_type) {
  1394. case CHIP_TOPAZ:
  1395. case CHIP_TONGA:
  1396. case CHIP_FIJI:
  1397. case CHIP_POLARIS11:
  1398. case CHIP_POLARIS10:
  1399. case CHIP_POLARIS12:
  1400. case CHIP_CARRIZO:
  1401. case CHIP_STONEY:
  1402. if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY)
  1403. adev->family = AMDGPU_FAMILY_CZ;
  1404. else
  1405. adev->family = AMDGPU_FAMILY_VI;
  1406. r = vi_set_ip_blocks(adev);
  1407. if (r)
  1408. return r;
  1409. break;
  1410. #ifdef CONFIG_DRM_AMDGPU_SI
  1411. case CHIP_VERDE:
  1412. case CHIP_TAHITI:
  1413. case CHIP_PITCAIRN:
  1414. case CHIP_OLAND:
  1415. case CHIP_HAINAN:
  1416. adev->family = AMDGPU_FAMILY_SI;
  1417. r = si_set_ip_blocks(adev);
  1418. if (r)
  1419. return r;
  1420. break;
  1421. #endif
  1422. #ifdef CONFIG_DRM_AMDGPU_CIK
  1423. case CHIP_BONAIRE:
  1424. case CHIP_HAWAII:
  1425. case CHIP_KAVERI:
  1426. case CHIP_KABINI:
  1427. case CHIP_MULLINS:
  1428. if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
  1429. adev->family = AMDGPU_FAMILY_CI;
  1430. else
  1431. adev->family = AMDGPU_FAMILY_KV;
  1432. r = cik_set_ip_blocks(adev);
  1433. if (r)
  1434. return r;
  1435. break;
  1436. #endif
  1437. case CHIP_VEGA10:
  1438. case CHIP_RAVEN:
  1439. if (adev->asic_type == CHIP_RAVEN)
  1440. adev->family = AMDGPU_FAMILY_RV;
  1441. else
  1442. adev->family = AMDGPU_FAMILY_AI;
  1443. r = soc15_set_ip_blocks(adev);
  1444. if (r)
  1445. return r;
  1446. break;
  1447. default:
  1448. /* FIXME: not supported yet */
  1449. return -EINVAL;
  1450. }
  1451. r = amdgpu_device_parse_gpu_info_fw(adev);
  1452. if (r)
  1453. return r;
  1454. if (amdgpu_sriov_vf(adev)) {
  1455. r = amdgpu_virt_request_full_gpu(adev, true);
  1456. if (r)
  1457. return r;
  1458. }
  1459. for (i = 0; i < adev->num_ip_blocks; i++) {
  1460. if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
  1461. DRM_ERROR("disabled ip block: %d <%s>\n",
  1462. i, adev->ip_blocks[i].version->funcs->name);
  1463. adev->ip_blocks[i].status.valid = false;
  1464. } else {
  1465. if (adev->ip_blocks[i].version->funcs->early_init) {
  1466. r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
  1467. if (r == -ENOENT) {
  1468. adev->ip_blocks[i].status.valid = false;
  1469. } else if (r) {
  1470. DRM_ERROR("early_init of IP block <%s> failed %d\n",
  1471. adev->ip_blocks[i].version->funcs->name, r);
  1472. return r;
  1473. } else {
  1474. adev->ip_blocks[i].status.valid = true;
  1475. }
  1476. } else {
  1477. adev->ip_blocks[i].status.valid = true;
  1478. }
  1479. }
  1480. }
  1481. adev->cg_flags &= amdgpu_cg_mask;
  1482. adev->pg_flags &= amdgpu_pg_mask;
  1483. return 0;
  1484. }
  1485. static int amdgpu_init(struct amdgpu_device *adev)
  1486. {
  1487. int i, r;
  1488. for (i = 0; i < adev->num_ip_blocks; i++) {
  1489. if (!adev->ip_blocks[i].status.valid)
  1490. continue;
  1491. r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
  1492. if (r) {
  1493. DRM_ERROR("sw_init of IP block <%s> failed %d\n",
  1494. adev->ip_blocks[i].version->funcs->name, r);
  1495. return r;
  1496. }
  1497. adev->ip_blocks[i].status.sw = true;
  1498. /* need to do gmc hw init early so we can allocate gpu mem */
  1499. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
  1500. r = amdgpu_vram_scratch_init(adev);
  1501. if (r) {
  1502. DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
  1503. return r;
  1504. }
  1505. r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
  1506. if (r) {
  1507. DRM_ERROR("hw_init %d failed %d\n", i, r);
  1508. return r;
  1509. }
  1510. r = amdgpu_wb_init(adev);
  1511. if (r) {
  1512. DRM_ERROR("amdgpu_wb_init failed %d\n", r);
  1513. return r;
  1514. }
  1515. adev->ip_blocks[i].status.hw = true;
  1516. /* right after GMC hw init, we create CSA */
  1517. if (amdgpu_sriov_vf(adev)) {
  1518. r = amdgpu_allocate_static_csa(adev);
  1519. if (r) {
  1520. DRM_ERROR("allocate CSA failed %d\n", r);
  1521. return r;
  1522. }
  1523. }
  1524. }
  1525. }
  1526. for (i = 0; i < adev->num_ip_blocks; i++) {
  1527. if (!adev->ip_blocks[i].status.sw)
  1528. continue;
  1529. /* gmc hw init is done early */
  1530. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC)
  1531. continue;
  1532. r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
  1533. if (r) {
  1534. DRM_ERROR("hw_init of IP block <%s> failed %d\n",
  1535. adev->ip_blocks[i].version->funcs->name, r);
  1536. return r;
  1537. }
  1538. adev->ip_blocks[i].status.hw = true;
  1539. }
  1540. return 0;
  1541. }
  1542. static void amdgpu_fill_reset_magic(struct amdgpu_device *adev)
  1543. {
  1544. memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
  1545. }
  1546. static bool amdgpu_check_vram_lost(struct amdgpu_device *adev)
  1547. {
  1548. return !!memcmp(adev->gart.ptr, adev->reset_magic,
  1549. AMDGPU_RESET_MAGIC_NUM);
  1550. }
  1551. static int amdgpu_late_set_cg_state(struct amdgpu_device *adev)
  1552. {
  1553. int i = 0, r;
  1554. for (i = 0; i < adev->num_ip_blocks; i++) {
  1555. if (!adev->ip_blocks[i].status.valid)
  1556. continue;
  1557. /* skip CG for VCE/UVD, it's handled specially */
  1558. if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
  1559. adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
  1560. /* enable clockgating to save power */
  1561. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1562. AMD_CG_STATE_GATE);
  1563. if (r) {
  1564. DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
  1565. adev->ip_blocks[i].version->funcs->name, r);
  1566. return r;
  1567. }
  1568. }
  1569. }
  1570. return 0;
  1571. }
  1572. static int amdgpu_late_init(struct amdgpu_device *adev)
  1573. {
  1574. int i = 0, r;
  1575. for (i = 0; i < adev->num_ip_blocks; i++) {
  1576. if (!adev->ip_blocks[i].status.valid)
  1577. continue;
  1578. if (adev->ip_blocks[i].version->funcs->late_init) {
  1579. r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
  1580. if (r) {
  1581. DRM_ERROR("late_init of IP block <%s> failed %d\n",
  1582. adev->ip_blocks[i].version->funcs->name, r);
  1583. return r;
  1584. }
  1585. adev->ip_blocks[i].status.late_initialized = true;
  1586. }
  1587. }
  1588. mod_delayed_work(system_wq, &adev->late_init_work,
  1589. msecs_to_jiffies(AMDGPU_RESUME_MS));
  1590. amdgpu_fill_reset_magic(adev);
  1591. return 0;
  1592. }
  1593. static int amdgpu_fini(struct amdgpu_device *adev)
  1594. {
  1595. int i, r;
  1596. /* need to disable SMC first */
  1597. for (i = 0; i < adev->num_ip_blocks; i++) {
  1598. if (!adev->ip_blocks[i].status.hw)
  1599. continue;
  1600. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
  1601. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1602. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1603. AMD_CG_STATE_UNGATE);
  1604. if (r) {
  1605. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1606. adev->ip_blocks[i].version->funcs->name, r);
  1607. return r;
  1608. }
  1609. r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
  1610. /* XXX handle errors */
  1611. if (r) {
  1612. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
  1613. adev->ip_blocks[i].version->funcs->name, r);
  1614. }
  1615. adev->ip_blocks[i].status.hw = false;
  1616. break;
  1617. }
  1618. }
  1619. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1620. if (!adev->ip_blocks[i].status.hw)
  1621. continue;
  1622. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
  1623. amdgpu_wb_fini(adev);
  1624. amdgpu_vram_scratch_fini(adev);
  1625. }
  1626. if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
  1627. adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
  1628. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1629. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1630. AMD_CG_STATE_UNGATE);
  1631. if (r) {
  1632. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1633. adev->ip_blocks[i].version->funcs->name, r);
  1634. return r;
  1635. }
  1636. }
  1637. r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
  1638. /* XXX handle errors */
  1639. if (r) {
  1640. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
  1641. adev->ip_blocks[i].version->funcs->name, r);
  1642. }
  1643. adev->ip_blocks[i].status.hw = false;
  1644. }
  1645. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1646. if (!adev->ip_blocks[i].status.sw)
  1647. continue;
  1648. r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
  1649. /* XXX handle errors */
  1650. if (r) {
  1651. DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
  1652. adev->ip_blocks[i].version->funcs->name, r);
  1653. }
  1654. adev->ip_blocks[i].status.sw = false;
  1655. adev->ip_blocks[i].status.valid = false;
  1656. }
  1657. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1658. if (!adev->ip_blocks[i].status.late_initialized)
  1659. continue;
  1660. if (adev->ip_blocks[i].version->funcs->late_fini)
  1661. adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
  1662. adev->ip_blocks[i].status.late_initialized = false;
  1663. }
  1664. if (amdgpu_sriov_vf(adev)) {
  1665. amdgpu_bo_free_kernel(&adev->virt.csa_obj, &adev->virt.csa_vmid0_addr, NULL);
  1666. amdgpu_virt_release_full_gpu(adev, false);
  1667. }
  1668. return 0;
  1669. }
  1670. static void amdgpu_late_init_func_handler(struct work_struct *work)
  1671. {
  1672. struct amdgpu_device *adev =
  1673. container_of(work, struct amdgpu_device, late_init_work.work);
  1674. amdgpu_late_set_cg_state(adev);
  1675. }
  1676. int amdgpu_suspend(struct amdgpu_device *adev)
  1677. {
  1678. int i, r;
  1679. if (amdgpu_sriov_vf(adev))
  1680. amdgpu_virt_request_full_gpu(adev, false);
  1681. /* ungate SMC block first */
  1682. r = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_SMC,
  1683. AMD_CG_STATE_UNGATE);
  1684. if (r) {
  1685. DRM_ERROR("set_clockgating_state(ungate) SMC failed %d\n",r);
  1686. }
  1687. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1688. if (!adev->ip_blocks[i].status.valid)
  1689. continue;
  1690. /* ungate blocks so that suspend can properly shut them down */
  1691. if (i != AMD_IP_BLOCK_TYPE_SMC) {
  1692. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1693. AMD_CG_STATE_UNGATE);
  1694. if (r) {
  1695. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1696. adev->ip_blocks[i].version->funcs->name, r);
  1697. }
  1698. }
  1699. /* XXX handle errors */
  1700. r = adev->ip_blocks[i].version->funcs->suspend(adev);
  1701. /* XXX handle errors */
  1702. if (r) {
  1703. DRM_ERROR("suspend of IP block <%s> failed %d\n",
  1704. adev->ip_blocks[i].version->funcs->name, r);
  1705. }
  1706. }
  1707. if (amdgpu_sriov_vf(adev))
  1708. amdgpu_virt_release_full_gpu(adev, false);
  1709. return 0;
  1710. }
  1711. static int amdgpu_sriov_reinit_early(struct amdgpu_device *adev)
  1712. {
  1713. int i, r;
  1714. static enum amd_ip_block_type ip_order[] = {
  1715. AMD_IP_BLOCK_TYPE_GMC,
  1716. AMD_IP_BLOCK_TYPE_COMMON,
  1717. AMD_IP_BLOCK_TYPE_IH,
  1718. };
  1719. for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
  1720. int j;
  1721. struct amdgpu_ip_block *block;
  1722. for (j = 0; j < adev->num_ip_blocks; j++) {
  1723. block = &adev->ip_blocks[j];
  1724. if (block->version->type != ip_order[i] ||
  1725. !block->status.valid)
  1726. continue;
  1727. r = block->version->funcs->hw_init(adev);
  1728. DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
  1729. }
  1730. }
  1731. return 0;
  1732. }
  1733. static int amdgpu_sriov_reinit_late(struct amdgpu_device *adev)
  1734. {
  1735. int i, r;
  1736. static enum amd_ip_block_type ip_order[] = {
  1737. AMD_IP_BLOCK_TYPE_SMC,
  1738. AMD_IP_BLOCK_TYPE_DCE,
  1739. AMD_IP_BLOCK_TYPE_GFX,
  1740. AMD_IP_BLOCK_TYPE_SDMA,
  1741. AMD_IP_BLOCK_TYPE_VCE,
  1742. };
  1743. for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
  1744. int j;
  1745. struct amdgpu_ip_block *block;
  1746. for (j = 0; j < adev->num_ip_blocks; j++) {
  1747. block = &adev->ip_blocks[j];
  1748. if (block->version->type != ip_order[i] ||
  1749. !block->status.valid)
  1750. continue;
  1751. r = block->version->funcs->hw_init(adev);
  1752. DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
  1753. }
  1754. }
  1755. return 0;
  1756. }
  1757. static int amdgpu_resume_phase1(struct amdgpu_device *adev)
  1758. {
  1759. int i, r;
  1760. for (i = 0; i < adev->num_ip_blocks; i++) {
  1761. if (!adev->ip_blocks[i].status.valid)
  1762. continue;
  1763. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
  1764. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
  1765. adev->ip_blocks[i].version->type ==
  1766. AMD_IP_BLOCK_TYPE_IH) {
  1767. r = adev->ip_blocks[i].version->funcs->resume(adev);
  1768. if (r) {
  1769. DRM_ERROR("resume of IP block <%s> failed %d\n",
  1770. adev->ip_blocks[i].version->funcs->name, r);
  1771. return r;
  1772. }
  1773. }
  1774. }
  1775. return 0;
  1776. }
  1777. static int amdgpu_resume_phase2(struct amdgpu_device *adev)
  1778. {
  1779. int i, r;
  1780. for (i = 0; i < adev->num_ip_blocks; i++) {
  1781. if (!adev->ip_blocks[i].status.valid)
  1782. continue;
  1783. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
  1784. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
  1785. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH )
  1786. continue;
  1787. r = adev->ip_blocks[i].version->funcs->resume(adev);
  1788. if (r) {
  1789. DRM_ERROR("resume of IP block <%s> failed %d\n",
  1790. adev->ip_blocks[i].version->funcs->name, r);
  1791. return r;
  1792. }
  1793. }
  1794. return 0;
  1795. }
  1796. static int amdgpu_resume(struct amdgpu_device *adev)
  1797. {
  1798. int r;
  1799. r = amdgpu_resume_phase1(adev);
  1800. if (r)
  1801. return r;
  1802. r = amdgpu_resume_phase2(adev);
  1803. return r;
  1804. }
  1805. static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
  1806. {
  1807. if (adev->is_atom_fw) {
  1808. if (amdgpu_atomfirmware_gpu_supports_virtualization(adev))
  1809. adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
  1810. } else {
  1811. if (amdgpu_atombios_has_gpu_virtualization_table(adev))
  1812. adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
  1813. }
  1814. }
  1815. /**
  1816. * amdgpu_device_init - initialize the driver
  1817. *
  1818. * @adev: amdgpu_device pointer
  1819. * @pdev: drm dev pointer
  1820. * @pdev: pci dev pointer
  1821. * @flags: driver flags
  1822. *
  1823. * Initializes the driver info and hw (all asics).
  1824. * Returns 0 for success or an error on failure.
  1825. * Called at driver startup.
  1826. */
  1827. int amdgpu_device_init(struct amdgpu_device *adev,
  1828. struct drm_device *ddev,
  1829. struct pci_dev *pdev,
  1830. uint32_t flags)
  1831. {
  1832. int r, i;
  1833. bool runtime = false;
  1834. u32 max_MBps;
  1835. adev->shutdown = false;
  1836. adev->dev = &pdev->dev;
  1837. adev->ddev = ddev;
  1838. adev->pdev = pdev;
  1839. adev->flags = flags;
  1840. adev->asic_type = flags & AMD_ASIC_MASK;
  1841. adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
  1842. adev->mc.gart_size = 512 * 1024 * 1024;
  1843. adev->accel_working = false;
  1844. adev->num_rings = 0;
  1845. adev->mman.buffer_funcs = NULL;
  1846. adev->mman.buffer_funcs_ring = NULL;
  1847. adev->vm_manager.vm_pte_funcs = NULL;
  1848. adev->vm_manager.vm_pte_num_rings = 0;
  1849. adev->gart.gart_funcs = NULL;
  1850. adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
  1851. adev->smc_rreg = &amdgpu_invalid_rreg;
  1852. adev->smc_wreg = &amdgpu_invalid_wreg;
  1853. adev->pcie_rreg = &amdgpu_invalid_rreg;
  1854. adev->pcie_wreg = &amdgpu_invalid_wreg;
  1855. adev->pciep_rreg = &amdgpu_invalid_rreg;
  1856. adev->pciep_wreg = &amdgpu_invalid_wreg;
  1857. adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
  1858. adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
  1859. adev->didt_rreg = &amdgpu_invalid_rreg;
  1860. adev->didt_wreg = &amdgpu_invalid_wreg;
  1861. adev->gc_cac_rreg = &amdgpu_invalid_rreg;
  1862. adev->gc_cac_wreg = &amdgpu_invalid_wreg;
  1863. adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
  1864. adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
  1865. DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
  1866. amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
  1867. pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
  1868. /* mutex initialization are all done here so we
  1869. * can recall function without having locking issues */
  1870. atomic_set(&adev->irq.ih.lock, 0);
  1871. mutex_init(&adev->firmware.mutex);
  1872. mutex_init(&adev->pm.mutex);
  1873. mutex_init(&adev->gfx.gpu_clock_mutex);
  1874. mutex_init(&adev->srbm_mutex);
  1875. mutex_init(&adev->grbm_idx_mutex);
  1876. mutex_init(&adev->mn_lock);
  1877. hash_init(adev->mn_hash);
  1878. amdgpu_check_arguments(adev);
  1879. spin_lock_init(&adev->mmio_idx_lock);
  1880. spin_lock_init(&adev->smc_idx_lock);
  1881. spin_lock_init(&adev->pcie_idx_lock);
  1882. spin_lock_init(&adev->uvd_ctx_idx_lock);
  1883. spin_lock_init(&adev->didt_idx_lock);
  1884. spin_lock_init(&adev->gc_cac_idx_lock);
  1885. spin_lock_init(&adev->se_cac_idx_lock);
  1886. spin_lock_init(&adev->audio_endpt_idx_lock);
  1887. spin_lock_init(&adev->mm_stats.lock);
  1888. INIT_LIST_HEAD(&adev->shadow_list);
  1889. mutex_init(&adev->shadow_list_lock);
  1890. INIT_LIST_HEAD(&adev->gtt_list);
  1891. spin_lock_init(&adev->gtt_list_lock);
  1892. INIT_LIST_HEAD(&adev->ring_lru_list);
  1893. spin_lock_init(&adev->ring_lru_list_lock);
  1894. INIT_DELAYED_WORK(&adev->late_init_work, amdgpu_late_init_func_handler);
  1895. /* Registers mapping */
  1896. /* TODO: block userspace mapping of io register */
  1897. if (adev->asic_type >= CHIP_BONAIRE) {
  1898. adev->rmmio_base = pci_resource_start(adev->pdev, 5);
  1899. adev->rmmio_size = pci_resource_len(adev->pdev, 5);
  1900. } else {
  1901. adev->rmmio_base = pci_resource_start(adev->pdev, 2);
  1902. adev->rmmio_size = pci_resource_len(adev->pdev, 2);
  1903. }
  1904. adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
  1905. if (adev->rmmio == NULL) {
  1906. return -ENOMEM;
  1907. }
  1908. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
  1909. DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
  1910. if (adev->asic_type >= CHIP_BONAIRE)
  1911. /* doorbell bar mapping */
  1912. amdgpu_doorbell_init(adev);
  1913. /* io port mapping */
  1914. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1915. if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
  1916. adev->rio_mem_size = pci_resource_len(adev->pdev, i);
  1917. adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
  1918. break;
  1919. }
  1920. }
  1921. if (adev->rio_mem == NULL)
  1922. DRM_INFO("PCI I/O BAR is not found.\n");
  1923. /* early init functions */
  1924. r = amdgpu_early_init(adev);
  1925. if (r)
  1926. return r;
  1927. /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
  1928. /* this will fail for cards that aren't VGA class devices, just
  1929. * ignore it */
  1930. vga_client_register(adev->pdev, adev, NULL, amdgpu_vga_set_decode);
  1931. if (amdgpu_runtime_pm == 1)
  1932. runtime = true;
  1933. if (amdgpu_device_is_px(ddev))
  1934. runtime = true;
  1935. if (!pci_is_thunderbolt_attached(adev->pdev))
  1936. vga_switcheroo_register_client(adev->pdev,
  1937. &amdgpu_switcheroo_ops, runtime);
  1938. if (runtime)
  1939. vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
  1940. /* Read BIOS */
  1941. if (!amdgpu_get_bios(adev)) {
  1942. r = -EINVAL;
  1943. goto failed;
  1944. }
  1945. r = amdgpu_atombios_init(adev);
  1946. if (r) {
  1947. dev_err(adev->dev, "amdgpu_atombios_init failed\n");
  1948. amdgpu_vf_error_put(AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0);
  1949. goto failed;
  1950. }
  1951. /* detect if we are with an SRIOV vbios */
  1952. amdgpu_device_detect_sriov_bios(adev);
  1953. /* Post card if necessary */
  1954. if (amdgpu_vpost_needed(adev)) {
  1955. if (!adev->bios) {
  1956. dev_err(adev->dev, "no vBIOS found\n");
  1957. amdgpu_vf_error_put(AMDGIM_ERROR_VF_NO_VBIOS, 0, 0);
  1958. r = -EINVAL;
  1959. goto failed;
  1960. }
  1961. DRM_INFO("GPU posting now...\n");
  1962. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  1963. if (r) {
  1964. dev_err(adev->dev, "gpu post error!\n");
  1965. amdgpu_vf_error_put(AMDGIM_ERROR_VF_GPU_POST_ERROR, 0, 0);
  1966. goto failed;
  1967. }
  1968. } else {
  1969. DRM_INFO("GPU post is not needed\n");
  1970. }
  1971. if (adev->is_atom_fw) {
  1972. /* Initialize clocks */
  1973. r = amdgpu_atomfirmware_get_clock_info(adev);
  1974. if (r) {
  1975. dev_err(adev->dev, "amdgpu_atomfirmware_get_clock_info failed\n");
  1976. amdgpu_vf_error_put(AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
  1977. goto failed;
  1978. }
  1979. } else {
  1980. /* Initialize clocks */
  1981. r = amdgpu_atombios_get_clock_info(adev);
  1982. if (r) {
  1983. dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
  1984. amdgpu_vf_error_put(AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
  1985. goto failed;
  1986. }
  1987. /* init i2c buses */
  1988. amdgpu_atombios_i2c_init(adev);
  1989. }
  1990. /* Fence driver */
  1991. r = amdgpu_fence_driver_init(adev);
  1992. if (r) {
  1993. dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
  1994. amdgpu_vf_error_put(AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0);
  1995. goto failed;
  1996. }
  1997. /* init the mode config */
  1998. drm_mode_config_init(adev->ddev);
  1999. r = amdgpu_init(adev);
  2000. if (r) {
  2001. dev_err(adev->dev, "amdgpu_init failed\n");
  2002. amdgpu_vf_error_put(AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0);
  2003. amdgpu_fini(adev);
  2004. goto failed;
  2005. }
  2006. adev->accel_working = true;
  2007. amdgpu_vm_check_compute_bug(adev);
  2008. /* Initialize the buffer migration limit. */
  2009. if (amdgpu_moverate >= 0)
  2010. max_MBps = amdgpu_moverate;
  2011. else
  2012. max_MBps = 8; /* Allow 8 MB/s. */
  2013. /* Get a log2 for easy divisions. */
  2014. adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
  2015. r = amdgpu_ib_pool_init(adev);
  2016. if (r) {
  2017. dev_err(adev->dev, "IB initialization failed (%d).\n", r);
  2018. amdgpu_vf_error_put(AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r);
  2019. goto failed;
  2020. }
  2021. r = amdgpu_ib_ring_tests(adev);
  2022. if (r)
  2023. DRM_ERROR("ib ring test failed (%d).\n", r);
  2024. amdgpu_fbdev_init(adev);
  2025. r = amdgpu_gem_debugfs_init(adev);
  2026. if (r)
  2027. DRM_ERROR("registering gem debugfs failed (%d).\n", r);
  2028. r = amdgpu_debugfs_regs_init(adev);
  2029. if (r)
  2030. DRM_ERROR("registering register debugfs failed (%d).\n", r);
  2031. r = amdgpu_debugfs_test_ib_ring_init(adev);
  2032. if (r)
  2033. DRM_ERROR("registering register test ib ring debugfs failed (%d).\n", r);
  2034. r = amdgpu_debugfs_firmware_init(adev);
  2035. if (r)
  2036. DRM_ERROR("registering firmware debugfs failed (%d).\n", r);
  2037. if ((amdgpu_testing & 1)) {
  2038. if (adev->accel_working)
  2039. amdgpu_test_moves(adev);
  2040. else
  2041. DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
  2042. }
  2043. if (amdgpu_benchmarking) {
  2044. if (adev->accel_working)
  2045. amdgpu_benchmark(adev, amdgpu_benchmarking);
  2046. else
  2047. DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
  2048. }
  2049. /* enable clockgating, etc. after ib tests, etc. since some blocks require
  2050. * explicit gating rather than handling it automatically.
  2051. */
  2052. r = amdgpu_late_init(adev);
  2053. if (r) {
  2054. dev_err(adev->dev, "amdgpu_late_init failed\n");
  2055. amdgpu_vf_error_put(AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r);
  2056. goto failed;
  2057. }
  2058. return 0;
  2059. failed:
  2060. amdgpu_vf_error_trans_all(adev);
  2061. if (runtime)
  2062. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  2063. return r;
  2064. }
  2065. /**
  2066. * amdgpu_device_fini - tear down the driver
  2067. *
  2068. * @adev: amdgpu_device pointer
  2069. *
  2070. * Tear down the driver info (all asics).
  2071. * Called at driver shutdown.
  2072. */
  2073. void amdgpu_device_fini(struct amdgpu_device *adev)
  2074. {
  2075. int r;
  2076. DRM_INFO("amdgpu: finishing device.\n");
  2077. adev->shutdown = true;
  2078. if (adev->mode_info.mode_config_initialized)
  2079. drm_crtc_force_disable_all(adev->ddev);
  2080. /* evict vram memory */
  2081. amdgpu_bo_evict_vram(adev);
  2082. amdgpu_ib_pool_fini(adev);
  2083. amdgpu_fence_driver_fini(adev);
  2084. amdgpu_fbdev_fini(adev);
  2085. r = amdgpu_fini(adev);
  2086. if (adev->firmware.gpu_info_fw) {
  2087. release_firmware(adev->firmware.gpu_info_fw);
  2088. adev->firmware.gpu_info_fw = NULL;
  2089. }
  2090. adev->accel_working = false;
  2091. cancel_delayed_work_sync(&adev->late_init_work);
  2092. /* free i2c buses */
  2093. amdgpu_i2c_fini(adev);
  2094. amdgpu_atombios_fini(adev);
  2095. kfree(adev->bios);
  2096. adev->bios = NULL;
  2097. if (!pci_is_thunderbolt_attached(adev->pdev))
  2098. vga_switcheroo_unregister_client(adev->pdev);
  2099. if (adev->flags & AMD_IS_PX)
  2100. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  2101. vga_client_register(adev->pdev, NULL, NULL, NULL);
  2102. if (adev->rio_mem)
  2103. pci_iounmap(adev->pdev, adev->rio_mem);
  2104. adev->rio_mem = NULL;
  2105. iounmap(adev->rmmio);
  2106. adev->rmmio = NULL;
  2107. if (adev->asic_type >= CHIP_BONAIRE)
  2108. amdgpu_doorbell_fini(adev);
  2109. amdgpu_debugfs_regs_cleanup(adev);
  2110. }
  2111. /*
  2112. * Suspend & resume.
  2113. */
  2114. /**
  2115. * amdgpu_device_suspend - initiate device suspend
  2116. *
  2117. * @pdev: drm dev pointer
  2118. * @state: suspend state
  2119. *
  2120. * Puts the hw in the suspend state (all asics).
  2121. * Returns 0 for success or an error on failure.
  2122. * Called at driver suspend.
  2123. */
  2124. int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon)
  2125. {
  2126. struct amdgpu_device *adev;
  2127. struct drm_crtc *crtc;
  2128. struct drm_connector *connector;
  2129. int r;
  2130. if (dev == NULL || dev->dev_private == NULL) {
  2131. return -ENODEV;
  2132. }
  2133. adev = dev->dev_private;
  2134. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  2135. return 0;
  2136. drm_kms_helper_poll_disable(dev);
  2137. /* turn off display hw */
  2138. drm_modeset_lock_all(dev);
  2139. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  2140. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
  2141. }
  2142. drm_modeset_unlock_all(dev);
  2143. amdgpu_amdkfd_suspend(adev);
  2144. /* unpin the front buffers and cursors */
  2145. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2146. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2147. struct amdgpu_framebuffer *rfb = to_amdgpu_framebuffer(crtc->primary->fb);
  2148. struct amdgpu_bo *robj;
  2149. if (amdgpu_crtc->cursor_bo) {
  2150. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2151. r = amdgpu_bo_reserve(aobj, true);
  2152. if (r == 0) {
  2153. amdgpu_bo_unpin(aobj);
  2154. amdgpu_bo_unreserve(aobj);
  2155. }
  2156. }
  2157. if (rfb == NULL || rfb->obj == NULL) {
  2158. continue;
  2159. }
  2160. robj = gem_to_amdgpu_bo(rfb->obj);
  2161. /* don't unpin kernel fb objects */
  2162. if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
  2163. r = amdgpu_bo_reserve(robj, true);
  2164. if (r == 0) {
  2165. amdgpu_bo_unpin(robj);
  2166. amdgpu_bo_unreserve(robj);
  2167. }
  2168. }
  2169. }
  2170. /* evict vram memory */
  2171. amdgpu_bo_evict_vram(adev);
  2172. amdgpu_fence_driver_suspend(adev);
  2173. r = amdgpu_suspend(adev);
  2174. /* evict remaining vram memory
  2175. * This second call to evict vram is to evict the gart page table
  2176. * using the CPU.
  2177. */
  2178. amdgpu_bo_evict_vram(adev);
  2179. amdgpu_atombios_scratch_regs_save(adev);
  2180. pci_save_state(dev->pdev);
  2181. if (suspend) {
  2182. /* Shut down the device */
  2183. pci_disable_device(dev->pdev);
  2184. pci_set_power_state(dev->pdev, PCI_D3hot);
  2185. } else {
  2186. r = amdgpu_asic_reset(adev);
  2187. if (r)
  2188. DRM_ERROR("amdgpu asic reset failed\n");
  2189. }
  2190. if (fbcon) {
  2191. console_lock();
  2192. amdgpu_fbdev_set_suspend(adev, 1);
  2193. console_unlock();
  2194. }
  2195. return 0;
  2196. }
  2197. /**
  2198. * amdgpu_device_resume - initiate device resume
  2199. *
  2200. * @pdev: drm dev pointer
  2201. *
  2202. * Bring the hw back to operating state (all asics).
  2203. * Returns 0 for success or an error on failure.
  2204. * Called at driver resume.
  2205. */
  2206. int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon)
  2207. {
  2208. struct drm_connector *connector;
  2209. struct amdgpu_device *adev = dev->dev_private;
  2210. struct drm_crtc *crtc;
  2211. int r = 0;
  2212. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  2213. return 0;
  2214. if (fbcon)
  2215. console_lock();
  2216. if (resume) {
  2217. pci_set_power_state(dev->pdev, PCI_D0);
  2218. pci_restore_state(dev->pdev);
  2219. r = pci_enable_device(dev->pdev);
  2220. if (r)
  2221. goto unlock;
  2222. }
  2223. amdgpu_atombios_scratch_regs_restore(adev);
  2224. /* post card */
  2225. if (amdgpu_need_post(adev)) {
  2226. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  2227. if (r)
  2228. DRM_ERROR("amdgpu asic init failed\n");
  2229. }
  2230. r = amdgpu_resume(adev);
  2231. if (r) {
  2232. DRM_ERROR("amdgpu_resume failed (%d).\n", r);
  2233. goto unlock;
  2234. }
  2235. amdgpu_fence_driver_resume(adev);
  2236. if (resume) {
  2237. r = amdgpu_ib_ring_tests(adev);
  2238. if (r)
  2239. DRM_ERROR("ib ring test failed (%d).\n", r);
  2240. }
  2241. r = amdgpu_late_init(adev);
  2242. if (r)
  2243. goto unlock;
  2244. /* pin cursors */
  2245. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2246. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2247. if (amdgpu_crtc->cursor_bo) {
  2248. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2249. r = amdgpu_bo_reserve(aobj, true);
  2250. if (r == 0) {
  2251. r = amdgpu_bo_pin(aobj,
  2252. AMDGPU_GEM_DOMAIN_VRAM,
  2253. &amdgpu_crtc->cursor_addr);
  2254. if (r != 0)
  2255. DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
  2256. amdgpu_bo_unreserve(aobj);
  2257. }
  2258. }
  2259. }
  2260. r = amdgpu_amdkfd_resume(adev);
  2261. if (r)
  2262. return r;
  2263. /* blat the mode back in */
  2264. if (fbcon) {
  2265. drm_helper_resume_force_mode(dev);
  2266. /* turn on display hw */
  2267. drm_modeset_lock_all(dev);
  2268. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  2269. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
  2270. }
  2271. drm_modeset_unlock_all(dev);
  2272. }
  2273. drm_kms_helper_poll_enable(dev);
  2274. /*
  2275. * Most of the connector probing functions try to acquire runtime pm
  2276. * refs to ensure that the GPU is powered on when connector polling is
  2277. * performed. Since we're calling this from a runtime PM callback,
  2278. * trying to acquire rpm refs will cause us to deadlock.
  2279. *
  2280. * Since we're guaranteed to be holding the rpm lock, it's safe to
  2281. * temporarily disable the rpm helpers so this doesn't deadlock us.
  2282. */
  2283. #ifdef CONFIG_PM
  2284. dev->dev->power.disable_depth++;
  2285. #endif
  2286. drm_helper_hpd_irq_event(dev);
  2287. #ifdef CONFIG_PM
  2288. dev->dev->power.disable_depth--;
  2289. #endif
  2290. if (fbcon)
  2291. amdgpu_fbdev_set_suspend(adev, 0);
  2292. unlock:
  2293. if (fbcon)
  2294. console_unlock();
  2295. return r;
  2296. }
  2297. static bool amdgpu_check_soft_reset(struct amdgpu_device *adev)
  2298. {
  2299. int i;
  2300. bool asic_hang = false;
  2301. for (i = 0; i < adev->num_ip_blocks; i++) {
  2302. if (!adev->ip_blocks[i].status.valid)
  2303. continue;
  2304. if (adev->ip_blocks[i].version->funcs->check_soft_reset)
  2305. adev->ip_blocks[i].status.hang =
  2306. adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
  2307. if (adev->ip_blocks[i].status.hang) {
  2308. DRM_INFO("IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
  2309. asic_hang = true;
  2310. }
  2311. }
  2312. return asic_hang;
  2313. }
  2314. static int amdgpu_pre_soft_reset(struct amdgpu_device *adev)
  2315. {
  2316. int i, r = 0;
  2317. for (i = 0; i < adev->num_ip_blocks; i++) {
  2318. if (!adev->ip_blocks[i].status.valid)
  2319. continue;
  2320. if (adev->ip_blocks[i].status.hang &&
  2321. adev->ip_blocks[i].version->funcs->pre_soft_reset) {
  2322. r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
  2323. if (r)
  2324. return r;
  2325. }
  2326. }
  2327. return 0;
  2328. }
  2329. static bool amdgpu_need_full_reset(struct amdgpu_device *adev)
  2330. {
  2331. int i;
  2332. for (i = 0; i < adev->num_ip_blocks; i++) {
  2333. if (!adev->ip_blocks[i].status.valid)
  2334. continue;
  2335. if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
  2336. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
  2337. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
  2338. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE)) {
  2339. if (adev->ip_blocks[i].status.hang) {
  2340. DRM_INFO("Some block need full reset!\n");
  2341. return true;
  2342. }
  2343. }
  2344. }
  2345. return false;
  2346. }
  2347. static int amdgpu_soft_reset(struct amdgpu_device *adev)
  2348. {
  2349. int i, r = 0;
  2350. for (i = 0; i < adev->num_ip_blocks; i++) {
  2351. if (!adev->ip_blocks[i].status.valid)
  2352. continue;
  2353. if (adev->ip_blocks[i].status.hang &&
  2354. adev->ip_blocks[i].version->funcs->soft_reset) {
  2355. r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
  2356. if (r)
  2357. return r;
  2358. }
  2359. }
  2360. return 0;
  2361. }
  2362. static int amdgpu_post_soft_reset(struct amdgpu_device *adev)
  2363. {
  2364. int i, r = 0;
  2365. for (i = 0; i < adev->num_ip_blocks; i++) {
  2366. if (!adev->ip_blocks[i].status.valid)
  2367. continue;
  2368. if (adev->ip_blocks[i].status.hang &&
  2369. adev->ip_blocks[i].version->funcs->post_soft_reset)
  2370. r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
  2371. if (r)
  2372. return r;
  2373. }
  2374. return 0;
  2375. }
  2376. bool amdgpu_need_backup(struct amdgpu_device *adev)
  2377. {
  2378. if (adev->flags & AMD_IS_APU)
  2379. return false;
  2380. return amdgpu_lockup_timeout > 0 ? true : false;
  2381. }
  2382. static int amdgpu_recover_vram_from_shadow(struct amdgpu_device *adev,
  2383. struct amdgpu_ring *ring,
  2384. struct amdgpu_bo *bo,
  2385. struct dma_fence **fence)
  2386. {
  2387. uint32_t domain;
  2388. int r;
  2389. if (!bo->shadow)
  2390. return 0;
  2391. r = amdgpu_bo_reserve(bo, true);
  2392. if (r)
  2393. return r;
  2394. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  2395. /* if bo has been evicted, then no need to recover */
  2396. if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
  2397. r = amdgpu_bo_validate(bo->shadow);
  2398. if (r) {
  2399. DRM_ERROR("bo validate failed!\n");
  2400. goto err;
  2401. }
  2402. r = amdgpu_ttm_bind(&bo->shadow->tbo, &bo->shadow->tbo.mem);
  2403. if (r) {
  2404. DRM_ERROR("%p bind failed\n", bo->shadow);
  2405. goto err;
  2406. }
  2407. r = amdgpu_bo_restore_from_shadow(adev, ring, bo,
  2408. NULL, fence, true);
  2409. if (r) {
  2410. DRM_ERROR("recover page table failed!\n");
  2411. goto err;
  2412. }
  2413. }
  2414. err:
  2415. amdgpu_bo_unreserve(bo);
  2416. return r;
  2417. }
  2418. /**
  2419. * amdgpu_sriov_gpu_reset - reset the asic
  2420. *
  2421. * @adev: amdgpu device pointer
  2422. * @job: which job trigger hang
  2423. *
  2424. * Attempt the reset the GPU if it has hung (all asics).
  2425. * for SRIOV case.
  2426. * Returns 0 for success or an error on failure.
  2427. */
  2428. int amdgpu_sriov_gpu_reset(struct amdgpu_device *adev, struct amdgpu_job *job)
  2429. {
  2430. int i, j, r = 0;
  2431. int resched;
  2432. struct amdgpu_bo *bo, *tmp;
  2433. struct amdgpu_ring *ring;
  2434. struct dma_fence *fence = NULL, *next = NULL;
  2435. mutex_lock(&adev->virt.lock_reset);
  2436. atomic_inc(&adev->gpu_reset_counter);
  2437. adev->gfx.in_reset = true;
  2438. /* block TTM */
  2439. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  2440. /* we start from the ring trigger GPU hang */
  2441. j = job ? job->ring->idx : 0;
  2442. /* block scheduler */
  2443. for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
  2444. ring = adev->rings[i % AMDGPU_MAX_RINGS];
  2445. if (!ring || !ring->sched.thread)
  2446. continue;
  2447. kthread_park(ring->sched.thread);
  2448. if (job && j != i)
  2449. continue;
  2450. /* here give the last chance to check if job removed from mirror-list
  2451. * since we already pay some time on kthread_park */
  2452. if (job && list_empty(&job->base.node)) {
  2453. kthread_unpark(ring->sched.thread);
  2454. goto give_up_reset;
  2455. }
  2456. if (amd_sched_invalidate_job(&job->base, amdgpu_job_hang_limit))
  2457. amd_sched_job_kickout(&job->base);
  2458. /* only do job_reset on the hang ring if @job not NULL */
  2459. amd_sched_hw_job_reset(&ring->sched);
  2460. /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
  2461. amdgpu_fence_driver_force_completion_ring(ring);
  2462. }
  2463. /* request to take full control of GPU before re-initialization */
  2464. if (job)
  2465. amdgpu_virt_reset_gpu(adev);
  2466. else
  2467. amdgpu_virt_request_full_gpu(adev, true);
  2468. /* Resume IP prior to SMC */
  2469. amdgpu_sriov_reinit_early(adev);
  2470. /* we need recover gart prior to run SMC/CP/SDMA resume */
  2471. amdgpu_ttm_recover_gart(adev);
  2472. /* now we are okay to resume SMC/CP/SDMA */
  2473. amdgpu_sriov_reinit_late(adev);
  2474. amdgpu_irq_gpu_reset_resume_helper(adev);
  2475. if (amdgpu_ib_ring_tests(adev))
  2476. dev_err(adev->dev, "[GPU_RESET] ib ring test failed (%d).\n", r);
  2477. /* release full control of GPU after ib test */
  2478. amdgpu_virt_release_full_gpu(adev, true);
  2479. DRM_INFO("recover vram bo from shadow\n");
  2480. ring = adev->mman.buffer_funcs_ring;
  2481. mutex_lock(&adev->shadow_list_lock);
  2482. list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
  2483. next = NULL;
  2484. amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
  2485. if (fence) {
  2486. r = dma_fence_wait(fence, false);
  2487. if (r) {
  2488. WARN(r, "recovery from shadow isn't completed\n");
  2489. break;
  2490. }
  2491. }
  2492. dma_fence_put(fence);
  2493. fence = next;
  2494. }
  2495. mutex_unlock(&adev->shadow_list_lock);
  2496. if (fence) {
  2497. r = dma_fence_wait(fence, false);
  2498. if (r)
  2499. WARN(r, "recovery from shadow isn't completed\n");
  2500. }
  2501. dma_fence_put(fence);
  2502. for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
  2503. ring = adev->rings[i % AMDGPU_MAX_RINGS];
  2504. if (!ring || !ring->sched.thread)
  2505. continue;
  2506. if (job && j != i) {
  2507. kthread_unpark(ring->sched.thread);
  2508. continue;
  2509. }
  2510. amd_sched_job_recovery(&ring->sched);
  2511. kthread_unpark(ring->sched.thread);
  2512. }
  2513. drm_helper_resume_force_mode(adev->ddev);
  2514. give_up_reset:
  2515. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  2516. if (r) {
  2517. /* bad news, how to tell it to userspace ? */
  2518. dev_info(adev->dev, "GPU reset failed\n");
  2519. } else {
  2520. dev_info(adev->dev, "GPU reset successed!\n");
  2521. }
  2522. adev->gfx.in_reset = false;
  2523. mutex_unlock(&adev->virt.lock_reset);
  2524. return r;
  2525. }
  2526. /**
  2527. * amdgpu_gpu_reset - reset the asic
  2528. *
  2529. * @adev: amdgpu device pointer
  2530. *
  2531. * Attempt the reset the GPU if it has hung (all asics).
  2532. * Returns 0 for success or an error on failure.
  2533. */
  2534. int amdgpu_gpu_reset(struct amdgpu_device *adev)
  2535. {
  2536. int i, r;
  2537. int resched;
  2538. bool need_full_reset, vram_lost = false;
  2539. if (!amdgpu_check_soft_reset(adev)) {
  2540. DRM_INFO("No hardware hang detected. Did some blocks stall?\n");
  2541. return 0;
  2542. }
  2543. atomic_inc(&adev->gpu_reset_counter);
  2544. /* block TTM */
  2545. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  2546. /* block scheduler */
  2547. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2548. struct amdgpu_ring *ring = adev->rings[i];
  2549. if (!ring || !ring->sched.thread)
  2550. continue;
  2551. kthread_park(ring->sched.thread);
  2552. amd_sched_hw_job_reset(&ring->sched);
  2553. }
  2554. /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
  2555. amdgpu_fence_driver_force_completion(adev);
  2556. need_full_reset = amdgpu_need_full_reset(adev);
  2557. if (!need_full_reset) {
  2558. amdgpu_pre_soft_reset(adev);
  2559. r = amdgpu_soft_reset(adev);
  2560. amdgpu_post_soft_reset(adev);
  2561. if (r || amdgpu_check_soft_reset(adev)) {
  2562. DRM_INFO("soft reset failed, will fallback to full reset!\n");
  2563. need_full_reset = true;
  2564. }
  2565. }
  2566. if (need_full_reset) {
  2567. r = amdgpu_suspend(adev);
  2568. retry:
  2569. amdgpu_atombios_scratch_regs_save(adev);
  2570. r = amdgpu_asic_reset(adev);
  2571. amdgpu_atombios_scratch_regs_restore(adev);
  2572. /* post card */
  2573. amdgpu_atom_asic_init(adev->mode_info.atom_context);
  2574. if (!r) {
  2575. dev_info(adev->dev, "GPU reset succeeded, trying to resume\n");
  2576. r = amdgpu_resume_phase1(adev);
  2577. if (r)
  2578. goto out;
  2579. vram_lost = amdgpu_check_vram_lost(adev);
  2580. if (vram_lost) {
  2581. DRM_ERROR("VRAM is lost!\n");
  2582. atomic_inc(&adev->vram_lost_counter);
  2583. }
  2584. r = amdgpu_ttm_recover_gart(adev);
  2585. if (r)
  2586. goto out;
  2587. r = amdgpu_resume_phase2(adev);
  2588. if (r)
  2589. goto out;
  2590. if (vram_lost)
  2591. amdgpu_fill_reset_magic(adev);
  2592. }
  2593. }
  2594. out:
  2595. if (!r) {
  2596. amdgpu_irq_gpu_reset_resume_helper(adev);
  2597. r = amdgpu_ib_ring_tests(adev);
  2598. if (r) {
  2599. dev_err(adev->dev, "ib ring test failed (%d).\n", r);
  2600. r = amdgpu_suspend(adev);
  2601. need_full_reset = true;
  2602. goto retry;
  2603. }
  2604. /**
  2605. * recovery vm page tables, since we cannot depend on VRAM is
  2606. * consistent after gpu full reset.
  2607. */
  2608. if (need_full_reset && amdgpu_need_backup(adev)) {
  2609. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  2610. struct amdgpu_bo *bo, *tmp;
  2611. struct dma_fence *fence = NULL, *next = NULL;
  2612. DRM_INFO("recover vram bo from shadow\n");
  2613. mutex_lock(&adev->shadow_list_lock);
  2614. list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
  2615. next = NULL;
  2616. amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
  2617. if (fence) {
  2618. r = dma_fence_wait(fence, false);
  2619. if (r) {
  2620. WARN(r, "recovery from shadow isn't completed\n");
  2621. break;
  2622. }
  2623. }
  2624. dma_fence_put(fence);
  2625. fence = next;
  2626. }
  2627. mutex_unlock(&adev->shadow_list_lock);
  2628. if (fence) {
  2629. r = dma_fence_wait(fence, false);
  2630. if (r)
  2631. WARN(r, "recovery from shadow isn't completed\n");
  2632. }
  2633. dma_fence_put(fence);
  2634. }
  2635. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2636. struct amdgpu_ring *ring = adev->rings[i];
  2637. if (!ring || !ring->sched.thread)
  2638. continue;
  2639. amd_sched_job_recovery(&ring->sched);
  2640. kthread_unpark(ring->sched.thread);
  2641. }
  2642. } else {
  2643. dev_err(adev->dev, "asic resume failed (%d).\n", r);
  2644. amdgpu_vf_error_put(AMDGIM_ERROR_VF_ASIC_RESUME_FAIL, 0, r);
  2645. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2646. if (adev->rings[i] && adev->rings[i]->sched.thread) {
  2647. kthread_unpark(adev->rings[i]->sched.thread);
  2648. }
  2649. }
  2650. }
  2651. drm_helper_resume_force_mode(adev->ddev);
  2652. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  2653. if (r) {
  2654. /* bad news, how to tell it to userspace ? */
  2655. dev_info(adev->dev, "GPU reset failed\n");
  2656. amdgpu_vf_error_put(AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0, r);
  2657. }
  2658. else {
  2659. dev_info(adev->dev, "GPU reset successed!\n");
  2660. }
  2661. amdgpu_vf_error_trans_all(adev);
  2662. return r;
  2663. }
  2664. void amdgpu_get_pcie_info(struct amdgpu_device *adev)
  2665. {
  2666. u32 mask;
  2667. int ret;
  2668. if (amdgpu_pcie_gen_cap)
  2669. adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
  2670. if (amdgpu_pcie_lane_cap)
  2671. adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
  2672. /* covers APUs as well */
  2673. if (pci_is_root_bus(adev->pdev->bus)) {
  2674. if (adev->pm.pcie_gen_mask == 0)
  2675. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2676. if (adev->pm.pcie_mlw_mask == 0)
  2677. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2678. return;
  2679. }
  2680. if (adev->pm.pcie_gen_mask == 0) {
  2681. ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
  2682. if (!ret) {
  2683. adev->pm.pcie_gen_mask = (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
  2684. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  2685. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
  2686. if (mask & DRM_PCIE_SPEED_25)
  2687. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
  2688. if (mask & DRM_PCIE_SPEED_50)
  2689. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2;
  2690. if (mask & DRM_PCIE_SPEED_80)
  2691. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3;
  2692. } else {
  2693. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2694. }
  2695. }
  2696. if (adev->pm.pcie_mlw_mask == 0) {
  2697. ret = drm_pcie_get_max_link_width(adev->ddev, &mask);
  2698. if (!ret) {
  2699. switch (mask) {
  2700. case 32:
  2701. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
  2702. CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2703. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2704. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2705. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2706. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2707. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2708. break;
  2709. case 16:
  2710. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2711. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2712. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2713. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2714. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2715. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2716. break;
  2717. case 12:
  2718. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2719. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2720. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2721. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2722. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2723. break;
  2724. case 8:
  2725. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2726. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2727. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2728. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2729. break;
  2730. case 4:
  2731. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2732. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2733. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2734. break;
  2735. case 2:
  2736. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2737. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2738. break;
  2739. case 1:
  2740. adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
  2741. break;
  2742. default:
  2743. break;
  2744. }
  2745. } else {
  2746. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2747. }
  2748. }
  2749. }
  2750. /*
  2751. * Debugfs
  2752. */
  2753. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  2754. const struct drm_info_list *files,
  2755. unsigned nfiles)
  2756. {
  2757. unsigned i;
  2758. for (i = 0; i < adev->debugfs_count; i++) {
  2759. if (adev->debugfs[i].files == files) {
  2760. /* Already registered */
  2761. return 0;
  2762. }
  2763. }
  2764. i = adev->debugfs_count + 1;
  2765. if (i > AMDGPU_DEBUGFS_MAX_COMPONENTS) {
  2766. DRM_ERROR("Reached maximum number of debugfs components.\n");
  2767. DRM_ERROR("Report so we increase "
  2768. "AMDGPU_DEBUGFS_MAX_COMPONENTS.\n");
  2769. return -EINVAL;
  2770. }
  2771. adev->debugfs[adev->debugfs_count].files = files;
  2772. adev->debugfs[adev->debugfs_count].num_files = nfiles;
  2773. adev->debugfs_count = i;
  2774. #if defined(CONFIG_DEBUG_FS)
  2775. drm_debugfs_create_files(files, nfiles,
  2776. adev->ddev->primary->debugfs_root,
  2777. adev->ddev->primary);
  2778. #endif
  2779. return 0;
  2780. }
  2781. #if defined(CONFIG_DEBUG_FS)
  2782. static ssize_t amdgpu_debugfs_regs_read(struct file *f, char __user *buf,
  2783. size_t size, loff_t *pos)
  2784. {
  2785. struct amdgpu_device *adev = file_inode(f)->i_private;
  2786. ssize_t result = 0;
  2787. int r;
  2788. bool pm_pg_lock, use_bank;
  2789. unsigned instance_bank, sh_bank, se_bank;
  2790. if (size & 0x3 || *pos & 0x3)
  2791. return -EINVAL;
  2792. /* are we reading registers for which a PG lock is necessary? */
  2793. pm_pg_lock = (*pos >> 23) & 1;
  2794. if (*pos & (1ULL << 62)) {
  2795. se_bank = (*pos >> 24) & 0x3FF;
  2796. sh_bank = (*pos >> 34) & 0x3FF;
  2797. instance_bank = (*pos >> 44) & 0x3FF;
  2798. if (se_bank == 0x3FF)
  2799. se_bank = 0xFFFFFFFF;
  2800. if (sh_bank == 0x3FF)
  2801. sh_bank = 0xFFFFFFFF;
  2802. if (instance_bank == 0x3FF)
  2803. instance_bank = 0xFFFFFFFF;
  2804. use_bank = 1;
  2805. } else {
  2806. use_bank = 0;
  2807. }
  2808. *pos &= (1UL << 22) - 1;
  2809. if (use_bank) {
  2810. if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
  2811. (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
  2812. return -EINVAL;
  2813. mutex_lock(&adev->grbm_idx_mutex);
  2814. amdgpu_gfx_select_se_sh(adev, se_bank,
  2815. sh_bank, instance_bank);
  2816. }
  2817. if (pm_pg_lock)
  2818. mutex_lock(&adev->pm.mutex);
  2819. while (size) {
  2820. uint32_t value;
  2821. if (*pos > adev->rmmio_size)
  2822. goto end;
  2823. value = RREG32(*pos >> 2);
  2824. r = put_user(value, (uint32_t *)buf);
  2825. if (r) {
  2826. result = r;
  2827. goto end;
  2828. }
  2829. result += 4;
  2830. buf += 4;
  2831. *pos += 4;
  2832. size -= 4;
  2833. }
  2834. end:
  2835. if (use_bank) {
  2836. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2837. mutex_unlock(&adev->grbm_idx_mutex);
  2838. }
  2839. if (pm_pg_lock)
  2840. mutex_unlock(&adev->pm.mutex);
  2841. return result;
  2842. }
  2843. static ssize_t amdgpu_debugfs_regs_write(struct file *f, const char __user *buf,
  2844. size_t size, loff_t *pos)
  2845. {
  2846. struct amdgpu_device *adev = file_inode(f)->i_private;
  2847. ssize_t result = 0;
  2848. int r;
  2849. bool pm_pg_lock, use_bank;
  2850. unsigned instance_bank, sh_bank, se_bank;
  2851. if (size & 0x3 || *pos & 0x3)
  2852. return -EINVAL;
  2853. /* are we reading registers for which a PG lock is necessary? */
  2854. pm_pg_lock = (*pos >> 23) & 1;
  2855. if (*pos & (1ULL << 62)) {
  2856. se_bank = (*pos >> 24) & 0x3FF;
  2857. sh_bank = (*pos >> 34) & 0x3FF;
  2858. instance_bank = (*pos >> 44) & 0x3FF;
  2859. if (se_bank == 0x3FF)
  2860. se_bank = 0xFFFFFFFF;
  2861. if (sh_bank == 0x3FF)
  2862. sh_bank = 0xFFFFFFFF;
  2863. if (instance_bank == 0x3FF)
  2864. instance_bank = 0xFFFFFFFF;
  2865. use_bank = 1;
  2866. } else {
  2867. use_bank = 0;
  2868. }
  2869. *pos &= (1UL << 22) - 1;
  2870. if (use_bank) {
  2871. if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
  2872. (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
  2873. return -EINVAL;
  2874. mutex_lock(&adev->grbm_idx_mutex);
  2875. amdgpu_gfx_select_se_sh(adev, se_bank,
  2876. sh_bank, instance_bank);
  2877. }
  2878. if (pm_pg_lock)
  2879. mutex_lock(&adev->pm.mutex);
  2880. while (size) {
  2881. uint32_t value;
  2882. if (*pos > adev->rmmio_size)
  2883. return result;
  2884. r = get_user(value, (uint32_t *)buf);
  2885. if (r)
  2886. return r;
  2887. WREG32(*pos >> 2, value);
  2888. result += 4;
  2889. buf += 4;
  2890. *pos += 4;
  2891. size -= 4;
  2892. }
  2893. if (use_bank) {
  2894. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2895. mutex_unlock(&adev->grbm_idx_mutex);
  2896. }
  2897. if (pm_pg_lock)
  2898. mutex_unlock(&adev->pm.mutex);
  2899. return result;
  2900. }
  2901. static ssize_t amdgpu_debugfs_regs_pcie_read(struct file *f, char __user *buf,
  2902. size_t size, loff_t *pos)
  2903. {
  2904. struct amdgpu_device *adev = file_inode(f)->i_private;
  2905. ssize_t result = 0;
  2906. int r;
  2907. if (size & 0x3 || *pos & 0x3)
  2908. return -EINVAL;
  2909. while (size) {
  2910. uint32_t value;
  2911. value = RREG32_PCIE(*pos >> 2);
  2912. r = put_user(value, (uint32_t *)buf);
  2913. if (r)
  2914. return r;
  2915. result += 4;
  2916. buf += 4;
  2917. *pos += 4;
  2918. size -= 4;
  2919. }
  2920. return result;
  2921. }
  2922. static ssize_t amdgpu_debugfs_regs_pcie_write(struct file *f, const char __user *buf,
  2923. size_t size, loff_t *pos)
  2924. {
  2925. struct amdgpu_device *adev = file_inode(f)->i_private;
  2926. ssize_t result = 0;
  2927. int r;
  2928. if (size & 0x3 || *pos & 0x3)
  2929. return -EINVAL;
  2930. while (size) {
  2931. uint32_t value;
  2932. r = get_user(value, (uint32_t *)buf);
  2933. if (r)
  2934. return r;
  2935. WREG32_PCIE(*pos >> 2, value);
  2936. result += 4;
  2937. buf += 4;
  2938. *pos += 4;
  2939. size -= 4;
  2940. }
  2941. return result;
  2942. }
  2943. static ssize_t amdgpu_debugfs_regs_didt_read(struct file *f, char __user *buf,
  2944. size_t size, loff_t *pos)
  2945. {
  2946. struct amdgpu_device *adev = file_inode(f)->i_private;
  2947. ssize_t result = 0;
  2948. int r;
  2949. if (size & 0x3 || *pos & 0x3)
  2950. return -EINVAL;
  2951. while (size) {
  2952. uint32_t value;
  2953. value = RREG32_DIDT(*pos >> 2);
  2954. r = put_user(value, (uint32_t *)buf);
  2955. if (r)
  2956. return r;
  2957. result += 4;
  2958. buf += 4;
  2959. *pos += 4;
  2960. size -= 4;
  2961. }
  2962. return result;
  2963. }
  2964. static ssize_t amdgpu_debugfs_regs_didt_write(struct file *f, const char __user *buf,
  2965. size_t size, loff_t *pos)
  2966. {
  2967. struct amdgpu_device *adev = file_inode(f)->i_private;
  2968. ssize_t result = 0;
  2969. int r;
  2970. if (size & 0x3 || *pos & 0x3)
  2971. return -EINVAL;
  2972. while (size) {
  2973. uint32_t value;
  2974. r = get_user(value, (uint32_t *)buf);
  2975. if (r)
  2976. return r;
  2977. WREG32_DIDT(*pos >> 2, value);
  2978. result += 4;
  2979. buf += 4;
  2980. *pos += 4;
  2981. size -= 4;
  2982. }
  2983. return result;
  2984. }
  2985. static ssize_t amdgpu_debugfs_regs_smc_read(struct file *f, char __user *buf,
  2986. size_t size, loff_t *pos)
  2987. {
  2988. struct amdgpu_device *adev = file_inode(f)->i_private;
  2989. ssize_t result = 0;
  2990. int r;
  2991. if (size & 0x3 || *pos & 0x3)
  2992. return -EINVAL;
  2993. while (size) {
  2994. uint32_t value;
  2995. value = RREG32_SMC(*pos);
  2996. r = put_user(value, (uint32_t *)buf);
  2997. if (r)
  2998. return r;
  2999. result += 4;
  3000. buf += 4;
  3001. *pos += 4;
  3002. size -= 4;
  3003. }
  3004. return result;
  3005. }
  3006. static ssize_t amdgpu_debugfs_regs_smc_write(struct file *f, const char __user *buf,
  3007. size_t size, loff_t *pos)
  3008. {
  3009. struct amdgpu_device *adev = file_inode(f)->i_private;
  3010. ssize_t result = 0;
  3011. int r;
  3012. if (size & 0x3 || *pos & 0x3)
  3013. return -EINVAL;
  3014. while (size) {
  3015. uint32_t value;
  3016. r = get_user(value, (uint32_t *)buf);
  3017. if (r)
  3018. return r;
  3019. WREG32_SMC(*pos, value);
  3020. result += 4;
  3021. buf += 4;
  3022. *pos += 4;
  3023. size -= 4;
  3024. }
  3025. return result;
  3026. }
  3027. static ssize_t amdgpu_debugfs_gca_config_read(struct file *f, char __user *buf,
  3028. size_t size, loff_t *pos)
  3029. {
  3030. struct amdgpu_device *adev = file_inode(f)->i_private;
  3031. ssize_t result = 0;
  3032. int r;
  3033. uint32_t *config, no_regs = 0;
  3034. if (size & 0x3 || *pos & 0x3)
  3035. return -EINVAL;
  3036. config = kmalloc_array(256, sizeof(*config), GFP_KERNEL);
  3037. if (!config)
  3038. return -ENOMEM;
  3039. /* version, increment each time something is added */
  3040. config[no_regs++] = 3;
  3041. config[no_regs++] = adev->gfx.config.max_shader_engines;
  3042. config[no_regs++] = adev->gfx.config.max_tile_pipes;
  3043. config[no_regs++] = adev->gfx.config.max_cu_per_sh;
  3044. config[no_regs++] = adev->gfx.config.max_sh_per_se;
  3045. config[no_regs++] = adev->gfx.config.max_backends_per_se;
  3046. config[no_regs++] = adev->gfx.config.max_texture_channel_caches;
  3047. config[no_regs++] = adev->gfx.config.max_gprs;
  3048. config[no_regs++] = adev->gfx.config.max_gs_threads;
  3049. config[no_regs++] = adev->gfx.config.max_hw_contexts;
  3050. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_frontend;
  3051. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_backend;
  3052. config[no_regs++] = adev->gfx.config.sc_hiz_tile_fifo_size;
  3053. config[no_regs++] = adev->gfx.config.sc_earlyz_tile_fifo_size;
  3054. config[no_regs++] = adev->gfx.config.num_tile_pipes;
  3055. config[no_regs++] = adev->gfx.config.backend_enable_mask;
  3056. config[no_regs++] = adev->gfx.config.mem_max_burst_length_bytes;
  3057. config[no_regs++] = adev->gfx.config.mem_row_size_in_kb;
  3058. config[no_regs++] = adev->gfx.config.shader_engine_tile_size;
  3059. config[no_regs++] = adev->gfx.config.num_gpus;
  3060. config[no_regs++] = adev->gfx.config.multi_gpu_tile_size;
  3061. config[no_regs++] = adev->gfx.config.mc_arb_ramcfg;
  3062. config[no_regs++] = adev->gfx.config.gb_addr_config;
  3063. config[no_regs++] = adev->gfx.config.num_rbs;
  3064. /* rev==1 */
  3065. config[no_regs++] = adev->rev_id;
  3066. config[no_regs++] = adev->pg_flags;
  3067. config[no_regs++] = adev->cg_flags;
  3068. /* rev==2 */
  3069. config[no_regs++] = adev->family;
  3070. config[no_regs++] = adev->external_rev_id;
  3071. /* rev==3 */
  3072. config[no_regs++] = adev->pdev->device;
  3073. config[no_regs++] = adev->pdev->revision;
  3074. config[no_regs++] = adev->pdev->subsystem_device;
  3075. config[no_regs++] = adev->pdev->subsystem_vendor;
  3076. while (size && (*pos < no_regs * 4)) {
  3077. uint32_t value;
  3078. value = config[*pos >> 2];
  3079. r = put_user(value, (uint32_t *)buf);
  3080. if (r) {
  3081. kfree(config);
  3082. return r;
  3083. }
  3084. result += 4;
  3085. buf += 4;
  3086. *pos += 4;
  3087. size -= 4;
  3088. }
  3089. kfree(config);
  3090. return result;
  3091. }
  3092. static ssize_t amdgpu_debugfs_sensor_read(struct file *f, char __user *buf,
  3093. size_t size, loff_t *pos)
  3094. {
  3095. struct amdgpu_device *adev = file_inode(f)->i_private;
  3096. int idx, x, outsize, r, valuesize;
  3097. uint32_t values[16];
  3098. if (size & 3 || *pos & 0x3)
  3099. return -EINVAL;
  3100. if (amdgpu_dpm == 0)
  3101. return -EINVAL;
  3102. /* convert offset to sensor number */
  3103. idx = *pos >> 2;
  3104. valuesize = sizeof(values);
  3105. if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->read_sensor)
  3106. r = adev->powerplay.pp_funcs->read_sensor(adev->powerplay.pp_handle, idx, &values[0], &valuesize);
  3107. else if (adev->pm.funcs && adev->pm.funcs->read_sensor)
  3108. r = adev->pm.funcs->read_sensor(adev, idx, &values[0],
  3109. &valuesize);
  3110. else
  3111. return -EINVAL;
  3112. if (size > valuesize)
  3113. return -EINVAL;
  3114. outsize = 0;
  3115. x = 0;
  3116. if (!r) {
  3117. while (size) {
  3118. r = put_user(values[x++], (int32_t *)buf);
  3119. buf += 4;
  3120. size -= 4;
  3121. outsize += 4;
  3122. }
  3123. }
  3124. return !r ? outsize : r;
  3125. }
  3126. static ssize_t amdgpu_debugfs_wave_read(struct file *f, char __user *buf,
  3127. size_t size, loff_t *pos)
  3128. {
  3129. struct amdgpu_device *adev = f->f_inode->i_private;
  3130. int r, x;
  3131. ssize_t result=0;
  3132. uint32_t offset, se, sh, cu, wave, simd, data[32];
  3133. if (size & 3 || *pos & 3)
  3134. return -EINVAL;
  3135. /* decode offset */
  3136. offset = (*pos & 0x7F);
  3137. se = ((*pos >> 7) & 0xFF);
  3138. sh = ((*pos >> 15) & 0xFF);
  3139. cu = ((*pos >> 23) & 0xFF);
  3140. wave = ((*pos >> 31) & 0xFF);
  3141. simd = ((*pos >> 37) & 0xFF);
  3142. /* switch to the specific se/sh/cu */
  3143. mutex_lock(&adev->grbm_idx_mutex);
  3144. amdgpu_gfx_select_se_sh(adev, se, sh, cu);
  3145. x = 0;
  3146. if (adev->gfx.funcs->read_wave_data)
  3147. adev->gfx.funcs->read_wave_data(adev, simd, wave, data, &x);
  3148. amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
  3149. mutex_unlock(&adev->grbm_idx_mutex);
  3150. if (!x)
  3151. return -EINVAL;
  3152. while (size && (offset < x * 4)) {
  3153. uint32_t value;
  3154. value = data[offset >> 2];
  3155. r = put_user(value, (uint32_t *)buf);
  3156. if (r)
  3157. return r;
  3158. result += 4;
  3159. buf += 4;
  3160. offset += 4;
  3161. size -= 4;
  3162. }
  3163. return result;
  3164. }
  3165. static ssize_t amdgpu_debugfs_gpr_read(struct file *f, char __user *buf,
  3166. size_t size, loff_t *pos)
  3167. {
  3168. struct amdgpu_device *adev = f->f_inode->i_private;
  3169. int r;
  3170. ssize_t result = 0;
  3171. uint32_t offset, se, sh, cu, wave, simd, thread, bank, *data;
  3172. if (size & 3 || *pos & 3)
  3173. return -EINVAL;
  3174. /* decode offset */
  3175. offset = (*pos & 0xFFF); /* in dwords */
  3176. se = ((*pos >> 12) & 0xFF);
  3177. sh = ((*pos >> 20) & 0xFF);
  3178. cu = ((*pos >> 28) & 0xFF);
  3179. wave = ((*pos >> 36) & 0xFF);
  3180. simd = ((*pos >> 44) & 0xFF);
  3181. thread = ((*pos >> 52) & 0xFF);
  3182. bank = ((*pos >> 60) & 1);
  3183. data = kmalloc_array(1024, sizeof(*data), GFP_KERNEL);
  3184. if (!data)
  3185. return -ENOMEM;
  3186. /* switch to the specific se/sh/cu */
  3187. mutex_lock(&adev->grbm_idx_mutex);
  3188. amdgpu_gfx_select_se_sh(adev, se, sh, cu);
  3189. if (bank == 0) {
  3190. if (adev->gfx.funcs->read_wave_vgprs)
  3191. adev->gfx.funcs->read_wave_vgprs(adev, simd, wave, thread, offset, size>>2, data);
  3192. } else {
  3193. if (adev->gfx.funcs->read_wave_sgprs)
  3194. adev->gfx.funcs->read_wave_sgprs(adev, simd, wave, offset, size>>2, data);
  3195. }
  3196. amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
  3197. mutex_unlock(&adev->grbm_idx_mutex);
  3198. while (size) {
  3199. uint32_t value;
  3200. value = data[offset++];
  3201. r = put_user(value, (uint32_t *)buf);
  3202. if (r) {
  3203. result = r;
  3204. goto err;
  3205. }
  3206. result += 4;
  3207. buf += 4;
  3208. size -= 4;
  3209. }
  3210. err:
  3211. kfree(data);
  3212. return result;
  3213. }
  3214. static const struct file_operations amdgpu_debugfs_regs_fops = {
  3215. .owner = THIS_MODULE,
  3216. .read = amdgpu_debugfs_regs_read,
  3217. .write = amdgpu_debugfs_regs_write,
  3218. .llseek = default_llseek
  3219. };
  3220. static const struct file_operations amdgpu_debugfs_regs_didt_fops = {
  3221. .owner = THIS_MODULE,
  3222. .read = amdgpu_debugfs_regs_didt_read,
  3223. .write = amdgpu_debugfs_regs_didt_write,
  3224. .llseek = default_llseek
  3225. };
  3226. static const struct file_operations amdgpu_debugfs_regs_pcie_fops = {
  3227. .owner = THIS_MODULE,
  3228. .read = amdgpu_debugfs_regs_pcie_read,
  3229. .write = amdgpu_debugfs_regs_pcie_write,
  3230. .llseek = default_llseek
  3231. };
  3232. static const struct file_operations amdgpu_debugfs_regs_smc_fops = {
  3233. .owner = THIS_MODULE,
  3234. .read = amdgpu_debugfs_regs_smc_read,
  3235. .write = amdgpu_debugfs_regs_smc_write,
  3236. .llseek = default_llseek
  3237. };
  3238. static const struct file_operations amdgpu_debugfs_gca_config_fops = {
  3239. .owner = THIS_MODULE,
  3240. .read = amdgpu_debugfs_gca_config_read,
  3241. .llseek = default_llseek
  3242. };
  3243. static const struct file_operations amdgpu_debugfs_sensors_fops = {
  3244. .owner = THIS_MODULE,
  3245. .read = amdgpu_debugfs_sensor_read,
  3246. .llseek = default_llseek
  3247. };
  3248. static const struct file_operations amdgpu_debugfs_wave_fops = {
  3249. .owner = THIS_MODULE,
  3250. .read = amdgpu_debugfs_wave_read,
  3251. .llseek = default_llseek
  3252. };
  3253. static const struct file_operations amdgpu_debugfs_gpr_fops = {
  3254. .owner = THIS_MODULE,
  3255. .read = amdgpu_debugfs_gpr_read,
  3256. .llseek = default_llseek
  3257. };
  3258. static const struct file_operations *debugfs_regs[] = {
  3259. &amdgpu_debugfs_regs_fops,
  3260. &amdgpu_debugfs_regs_didt_fops,
  3261. &amdgpu_debugfs_regs_pcie_fops,
  3262. &amdgpu_debugfs_regs_smc_fops,
  3263. &amdgpu_debugfs_gca_config_fops,
  3264. &amdgpu_debugfs_sensors_fops,
  3265. &amdgpu_debugfs_wave_fops,
  3266. &amdgpu_debugfs_gpr_fops,
  3267. };
  3268. static const char *debugfs_regs_names[] = {
  3269. "amdgpu_regs",
  3270. "amdgpu_regs_didt",
  3271. "amdgpu_regs_pcie",
  3272. "amdgpu_regs_smc",
  3273. "amdgpu_gca_config",
  3274. "amdgpu_sensors",
  3275. "amdgpu_wave",
  3276. "amdgpu_gpr",
  3277. };
  3278. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  3279. {
  3280. struct drm_minor *minor = adev->ddev->primary;
  3281. struct dentry *ent, *root = minor->debugfs_root;
  3282. unsigned i, j;
  3283. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  3284. ent = debugfs_create_file(debugfs_regs_names[i],
  3285. S_IFREG | S_IRUGO, root,
  3286. adev, debugfs_regs[i]);
  3287. if (IS_ERR(ent)) {
  3288. for (j = 0; j < i; j++) {
  3289. debugfs_remove(adev->debugfs_regs[i]);
  3290. adev->debugfs_regs[i] = NULL;
  3291. }
  3292. return PTR_ERR(ent);
  3293. }
  3294. if (!i)
  3295. i_size_write(ent->d_inode, adev->rmmio_size);
  3296. adev->debugfs_regs[i] = ent;
  3297. }
  3298. return 0;
  3299. }
  3300. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev)
  3301. {
  3302. unsigned i;
  3303. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  3304. if (adev->debugfs_regs[i]) {
  3305. debugfs_remove(adev->debugfs_regs[i]);
  3306. adev->debugfs_regs[i] = NULL;
  3307. }
  3308. }
  3309. }
  3310. static int amdgpu_debugfs_test_ib(struct seq_file *m, void *data)
  3311. {
  3312. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3313. struct drm_device *dev = node->minor->dev;
  3314. struct amdgpu_device *adev = dev->dev_private;
  3315. int r = 0, i;
  3316. /* hold on the scheduler */
  3317. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  3318. struct amdgpu_ring *ring = adev->rings[i];
  3319. if (!ring || !ring->sched.thread)
  3320. continue;
  3321. kthread_park(ring->sched.thread);
  3322. }
  3323. seq_printf(m, "run ib test:\n");
  3324. r = amdgpu_ib_ring_tests(adev);
  3325. if (r)
  3326. seq_printf(m, "ib ring tests failed (%d).\n", r);
  3327. else
  3328. seq_printf(m, "ib ring tests passed.\n");
  3329. /* go on the scheduler */
  3330. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  3331. struct amdgpu_ring *ring = adev->rings[i];
  3332. if (!ring || !ring->sched.thread)
  3333. continue;
  3334. kthread_unpark(ring->sched.thread);
  3335. }
  3336. return 0;
  3337. }
  3338. static const struct drm_info_list amdgpu_debugfs_test_ib_ring_list[] = {
  3339. {"amdgpu_test_ib", &amdgpu_debugfs_test_ib}
  3340. };
  3341. static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev)
  3342. {
  3343. return amdgpu_debugfs_add_files(adev,
  3344. amdgpu_debugfs_test_ib_ring_list, 1);
  3345. }
  3346. int amdgpu_debugfs_init(struct drm_minor *minor)
  3347. {
  3348. return 0;
  3349. }
  3350. #else
  3351. static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev)
  3352. {
  3353. return 0;
  3354. }
  3355. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  3356. {
  3357. return 0;
  3358. }
  3359. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev) { }
  3360. #endif