vcn_v1_0.c 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <drm/drmP.h>
  25. #include "amdgpu.h"
  26. #include "amdgpu_vcn.h"
  27. #include "soc15d.h"
  28. #include "soc15_common.h"
  29. #include "vcn/vcn_1_0_offset.h"
  30. #include "vcn/vcn_1_0_sh_mask.h"
  31. #include "hdp/hdp_4_0_offset.h"
  32. #include "mmhub/mmhub_9_1_offset.h"
  33. #include "mmhub/mmhub_9_1_sh_mask.h"
  34. static int vcn_v1_0_start(struct amdgpu_device *adev);
  35. static int vcn_v1_0_stop(struct amdgpu_device *adev);
  36. static void vcn_v1_0_set_dec_ring_funcs(struct amdgpu_device *adev);
  37. static void vcn_v1_0_set_enc_ring_funcs(struct amdgpu_device *adev);
  38. static void vcn_v1_0_set_irq_funcs(struct amdgpu_device *adev);
  39. /**
  40. * vcn_v1_0_early_init - set function pointers
  41. *
  42. * @handle: amdgpu_device pointer
  43. *
  44. * Set ring and irq function pointers
  45. */
  46. static int vcn_v1_0_early_init(void *handle)
  47. {
  48. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  49. adev->vcn.num_enc_rings = 2;
  50. vcn_v1_0_set_dec_ring_funcs(adev);
  51. vcn_v1_0_set_enc_ring_funcs(adev);
  52. vcn_v1_0_set_irq_funcs(adev);
  53. return 0;
  54. }
  55. /**
  56. * vcn_v1_0_sw_init - sw init for VCN block
  57. *
  58. * @handle: amdgpu_device pointer
  59. *
  60. * Load firmware and sw initialization
  61. */
  62. static int vcn_v1_0_sw_init(void *handle)
  63. {
  64. struct amdgpu_ring *ring;
  65. int i, r;
  66. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  67. /* VCN DEC TRAP */
  68. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_VCN, 124, &adev->vcn.irq);
  69. if (r)
  70. return r;
  71. /* VCN ENC TRAP */
  72. for (i = 0; i < adev->vcn.num_enc_rings; ++i) {
  73. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_VCN, i + 119,
  74. &adev->vcn.irq);
  75. if (r)
  76. return r;
  77. }
  78. r = amdgpu_vcn_sw_init(adev);
  79. if (r)
  80. return r;
  81. r = amdgpu_vcn_resume(adev);
  82. if (r)
  83. return r;
  84. ring = &adev->vcn.ring_dec;
  85. sprintf(ring->name, "vcn_dec");
  86. r = amdgpu_ring_init(adev, ring, 512, &adev->vcn.irq, 0);
  87. if (r)
  88. return r;
  89. for (i = 0; i < adev->vcn.num_enc_rings; ++i) {
  90. ring = &adev->vcn.ring_enc[i];
  91. sprintf(ring->name, "vcn_enc%d", i);
  92. r = amdgpu_ring_init(adev, ring, 512, &adev->vcn.irq, 0);
  93. if (r)
  94. return r;
  95. }
  96. return r;
  97. }
  98. /**
  99. * vcn_v1_0_sw_fini - sw fini for VCN block
  100. *
  101. * @handle: amdgpu_device pointer
  102. *
  103. * VCN suspend and free up sw allocation
  104. */
  105. static int vcn_v1_0_sw_fini(void *handle)
  106. {
  107. int r;
  108. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  109. r = amdgpu_vcn_suspend(adev);
  110. if (r)
  111. return r;
  112. r = amdgpu_vcn_sw_fini(adev);
  113. return r;
  114. }
  115. /**
  116. * vcn_v1_0_hw_init - start and test VCN block
  117. *
  118. * @handle: amdgpu_device pointer
  119. *
  120. * Initialize the hardware, boot up the VCPU and do some testing
  121. */
  122. static int vcn_v1_0_hw_init(void *handle)
  123. {
  124. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  125. struct amdgpu_ring *ring = &adev->vcn.ring_dec;
  126. int i, r;
  127. r = vcn_v1_0_start(adev);
  128. if (r)
  129. goto done;
  130. ring->ready = true;
  131. r = amdgpu_ring_test_ring(ring);
  132. if (r) {
  133. ring->ready = false;
  134. goto done;
  135. }
  136. for (i = 0; i < adev->vcn.num_enc_rings; ++i) {
  137. ring = &adev->vcn.ring_enc[i];
  138. ring->ready = true;
  139. r = amdgpu_ring_test_ring(ring);
  140. if (r) {
  141. ring->ready = false;
  142. goto done;
  143. }
  144. }
  145. done:
  146. if (!r)
  147. DRM_INFO("VCN decode and encode initialized successfully.\n");
  148. return r;
  149. }
  150. /**
  151. * vcn_v1_0_hw_fini - stop the hardware block
  152. *
  153. * @handle: amdgpu_device pointer
  154. *
  155. * Stop the VCN block, mark ring as not ready any more
  156. */
  157. static int vcn_v1_0_hw_fini(void *handle)
  158. {
  159. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  160. struct amdgpu_ring *ring = &adev->vcn.ring_dec;
  161. int r;
  162. r = vcn_v1_0_stop(adev);
  163. if (r)
  164. return r;
  165. ring->ready = false;
  166. return 0;
  167. }
  168. /**
  169. * vcn_v1_0_suspend - suspend VCN block
  170. *
  171. * @handle: amdgpu_device pointer
  172. *
  173. * HW fini and suspend VCN block
  174. */
  175. static int vcn_v1_0_suspend(void *handle)
  176. {
  177. int r;
  178. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  179. r = vcn_v1_0_hw_fini(adev);
  180. if (r)
  181. return r;
  182. r = amdgpu_vcn_suspend(adev);
  183. return r;
  184. }
  185. /**
  186. * vcn_v1_0_resume - resume VCN block
  187. *
  188. * @handle: amdgpu_device pointer
  189. *
  190. * Resume firmware and hw init VCN block
  191. */
  192. static int vcn_v1_0_resume(void *handle)
  193. {
  194. int r;
  195. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  196. r = amdgpu_vcn_resume(adev);
  197. if (r)
  198. return r;
  199. r = vcn_v1_0_hw_init(adev);
  200. return r;
  201. }
  202. /**
  203. * vcn_v1_0_mc_resume - memory controller programming
  204. *
  205. * @adev: amdgpu_device pointer
  206. *
  207. * Let the VCN memory controller know it's offsets
  208. */
  209. static void vcn_v1_0_mc_resume(struct amdgpu_device *adev)
  210. {
  211. uint32_t size = AMDGPU_GPU_PAGE_ALIGN(adev->vcn.fw->size + 4);
  212. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
  213. lower_32_bits(adev->vcn.gpu_addr));
  214. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH,
  215. upper_32_bits(adev->vcn.gpu_addr));
  216. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_OFFSET0,
  217. AMDGPU_UVD_FIRMWARE_OFFSET >> 3);
  218. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_SIZE0, size);
  219. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_LOW,
  220. lower_32_bits(adev->vcn.gpu_addr + size));
  221. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_HIGH,
  222. upper_32_bits(adev->vcn.gpu_addr + size));
  223. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_OFFSET1, 0);
  224. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_SIZE1, AMDGPU_VCN_HEAP_SIZE);
  225. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE2_64BIT_BAR_LOW,
  226. lower_32_bits(adev->vcn.gpu_addr + size + AMDGPU_VCN_HEAP_SIZE));
  227. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE2_64BIT_BAR_HIGH,
  228. upper_32_bits(adev->vcn.gpu_addr + size + AMDGPU_VCN_HEAP_SIZE));
  229. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_OFFSET2, 0);
  230. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_SIZE2,
  231. AMDGPU_VCN_STACK_SIZE + (AMDGPU_VCN_SESSION_SIZE * 40));
  232. WREG32_SOC15(UVD, 0, mmUVD_UDEC_ADDR_CONFIG,
  233. adev->gfx.config.gb_addr_config);
  234. WREG32_SOC15(UVD, 0, mmUVD_UDEC_DB_ADDR_CONFIG,
  235. adev->gfx.config.gb_addr_config);
  236. WREG32_SOC15(UVD, 0, mmUVD_UDEC_DBW_ADDR_CONFIG,
  237. adev->gfx.config.gb_addr_config);
  238. }
  239. /**
  240. * vcn_v1_0_disable_clock_gating - disable VCN clock gating
  241. *
  242. * @adev: amdgpu_device pointer
  243. * @sw: enable SW clock gating
  244. *
  245. * Disable clock gating for VCN block
  246. */
  247. static void vcn_v1_0_disable_clock_gating(struct amdgpu_device *adev, bool sw)
  248. {
  249. uint32_t data;
  250. /* JPEG disable CGC */
  251. data = RREG32_SOC15(VCN, 0, mmJPEG_CGC_CTRL);
  252. if (sw)
  253. data |= 1 << JPEG_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
  254. else
  255. data &= ~JPEG_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  256. data |= 1 << JPEG_CGC_CTRL__CLK_GATE_DLY_TIMER__SHIFT;
  257. data |= 4 << JPEG_CGC_CTRL__CLK_OFF_DELAY__SHIFT;
  258. WREG32_SOC15(VCN, 0, mmJPEG_CGC_CTRL, data);
  259. data = RREG32_SOC15(VCN, 0, mmJPEG_CGC_GATE);
  260. data &= ~(JPEG_CGC_GATE__JPEG_MASK | JPEG_CGC_GATE__JPEG2_MASK);
  261. WREG32_SOC15(VCN, 0, mmJPEG_CGC_GATE, data);
  262. /* UVD disable CGC */
  263. data = RREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL);
  264. if (sw)
  265. data |= 1 << UVD_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
  266. else
  267. data &= ~ UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  268. data |= 1 << UVD_CGC_CTRL__CLK_GATE_DLY_TIMER__SHIFT;
  269. data |= 4 << UVD_CGC_CTRL__CLK_OFF_DELAY__SHIFT;
  270. WREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL, data);
  271. data = RREG32_SOC15(VCN, 0, mmUVD_CGC_GATE);
  272. data &= ~(UVD_CGC_GATE__SYS_MASK
  273. | UVD_CGC_GATE__UDEC_MASK
  274. | UVD_CGC_GATE__MPEG2_MASK
  275. | UVD_CGC_GATE__REGS_MASK
  276. | UVD_CGC_GATE__RBC_MASK
  277. | UVD_CGC_GATE__LMI_MC_MASK
  278. | UVD_CGC_GATE__LMI_UMC_MASK
  279. | UVD_CGC_GATE__IDCT_MASK
  280. | UVD_CGC_GATE__MPRD_MASK
  281. | UVD_CGC_GATE__MPC_MASK
  282. | UVD_CGC_GATE__LBSI_MASK
  283. | UVD_CGC_GATE__LRBBM_MASK
  284. | UVD_CGC_GATE__UDEC_RE_MASK
  285. | UVD_CGC_GATE__UDEC_CM_MASK
  286. | UVD_CGC_GATE__UDEC_IT_MASK
  287. | UVD_CGC_GATE__UDEC_DB_MASK
  288. | UVD_CGC_GATE__UDEC_MP_MASK
  289. | UVD_CGC_GATE__WCB_MASK
  290. | UVD_CGC_GATE__VCPU_MASK
  291. | UVD_CGC_GATE__SCPU_MASK);
  292. WREG32_SOC15(VCN, 0, mmUVD_CGC_GATE, data);
  293. data = RREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL);
  294. data &= ~(UVD_CGC_CTRL__UDEC_RE_MODE_MASK
  295. | UVD_CGC_CTRL__UDEC_CM_MODE_MASK
  296. | UVD_CGC_CTRL__UDEC_IT_MODE_MASK
  297. | UVD_CGC_CTRL__UDEC_DB_MODE_MASK
  298. | UVD_CGC_CTRL__UDEC_MP_MODE_MASK
  299. | UVD_CGC_CTRL__SYS_MODE_MASK
  300. | UVD_CGC_CTRL__UDEC_MODE_MASK
  301. | UVD_CGC_CTRL__MPEG2_MODE_MASK
  302. | UVD_CGC_CTRL__REGS_MODE_MASK
  303. | UVD_CGC_CTRL__RBC_MODE_MASK
  304. | UVD_CGC_CTRL__LMI_MC_MODE_MASK
  305. | UVD_CGC_CTRL__LMI_UMC_MODE_MASK
  306. | UVD_CGC_CTRL__IDCT_MODE_MASK
  307. | UVD_CGC_CTRL__MPRD_MODE_MASK
  308. | UVD_CGC_CTRL__MPC_MODE_MASK
  309. | UVD_CGC_CTRL__LBSI_MODE_MASK
  310. | UVD_CGC_CTRL__LRBBM_MODE_MASK
  311. | UVD_CGC_CTRL__WCB_MODE_MASK
  312. | UVD_CGC_CTRL__VCPU_MODE_MASK
  313. | UVD_CGC_CTRL__SCPU_MODE_MASK);
  314. WREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL, data);
  315. /* turn on */
  316. data = RREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_GATE);
  317. data |= (UVD_SUVD_CGC_GATE__SRE_MASK
  318. | UVD_SUVD_CGC_GATE__SIT_MASK
  319. | UVD_SUVD_CGC_GATE__SMP_MASK
  320. | UVD_SUVD_CGC_GATE__SCM_MASK
  321. | UVD_SUVD_CGC_GATE__SDB_MASK
  322. | UVD_SUVD_CGC_GATE__SRE_H264_MASK
  323. | UVD_SUVD_CGC_GATE__SRE_HEVC_MASK
  324. | UVD_SUVD_CGC_GATE__SIT_H264_MASK
  325. | UVD_SUVD_CGC_GATE__SIT_HEVC_MASK
  326. | UVD_SUVD_CGC_GATE__SCM_H264_MASK
  327. | UVD_SUVD_CGC_GATE__SCM_HEVC_MASK
  328. | UVD_SUVD_CGC_GATE__SDB_H264_MASK
  329. | UVD_SUVD_CGC_GATE__SDB_HEVC_MASK
  330. | UVD_SUVD_CGC_GATE__SCLR_MASK
  331. | UVD_SUVD_CGC_GATE__UVD_SC_MASK
  332. | UVD_SUVD_CGC_GATE__ENT_MASK
  333. | UVD_SUVD_CGC_GATE__SIT_HEVC_DEC_MASK
  334. | UVD_SUVD_CGC_GATE__SIT_HEVC_ENC_MASK
  335. | UVD_SUVD_CGC_GATE__SITE_MASK
  336. | UVD_SUVD_CGC_GATE__SRE_VP9_MASK
  337. | UVD_SUVD_CGC_GATE__SCM_VP9_MASK
  338. | UVD_SUVD_CGC_GATE__SIT_VP9_DEC_MASK
  339. | UVD_SUVD_CGC_GATE__SDB_VP9_MASK
  340. | UVD_SUVD_CGC_GATE__IME_HEVC_MASK);
  341. WREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_GATE, data);
  342. data = RREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_CTRL);
  343. data &= ~(UVD_SUVD_CGC_CTRL__SRE_MODE_MASK
  344. | UVD_SUVD_CGC_CTRL__SIT_MODE_MASK
  345. | UVD_SUVD_CGC_CTRL__SMP_MODE_MASK
  346. | UVD_SUVD_CGC_CTRL__SCM_MODE_MASK
  347. | UVD_SUVD_CGC_CTRL__SDB_MODE_MASK
  348. | UVD_SUVD_CGC_CTRL__SCLR_MODE_MASK
  349. | UVD_SUVD_CGC_CTRL__UVD_SC_MODE_MASK
  350. | UVD_SUVD_CGC_CTRL__ENT_MODE_MASK
  351. | UVD_SUVD_CGC_CTRL__IME_MODE_MASK
  352. | UVD_SUVD_CGC_CTRL__SITE_MODE_MASK);
  353. WREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_CTRL, data);
  354. }
  355. /**
  356. * vcn_v1_0_enable_clock_gating - enable VCN clock gating
  357. *
  358. * @adev: amdgpu_device pointer
  359. * @sw: enable SW clock gating
  360. *
  361. * Enable clock gating for VCN block
  362. */
  363. static void vcn_v1_0_enable_clock_gating(struct amdgpu_device *adev, bool sw)
  364. {
  365. uint32_t data = 0;
  366. /* enable JPEG CGC */
  367. data = RREG32_SOC15(VCN, 0, mmJPEG_CGC_CTRL);
  368. if (sw)
  369. data |= 1 << JPEG_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
  370. else
  371. data |= 0 << JPEG_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
  372. data |= 1 << JPEG_CGC_CTRL__CLK_GATE_DLY_TIMER__SHIFT;
  373. data |= 4 << JPEG_CGC_CTRL__CLK_OFF_DELAY__SHIFT;
  374. WREG32_SOC15(VCN, 0, mmJPEG_CGC_CTRL, data);
  375. data = RREG32_SOC15(VCN, 0, mmJPEG_CGC_GATE);
  376. data |= (JPEG_CGC_GATE__JPEG_MASK | JPEG_CGC_GATE__JPEG2_MASK);
  377. WREG32_SOC15(VCN, 0, mmJPEG_CGC_GATE, data);
  378. /* enable UVD CGC */
  379. data = RREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL);
  380. if (sw)
  381. data |= 1 << UVD_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
  382. else
  383. data |= 0 << UVD_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
  384. data |= 1 << UVD_CGC_CTRL__CLK_GATE_DLY_TIMER__SHIFT;
  385. data |= 4 << UVD_CGC_CTRL__CLK_OFF_DELAY__SHIFT;
  386. WREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL, data);
  387. data = RREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL);
  388. data |= (UVD_CGC_CTRL__UDEC_RE_MODE_MASK
  389. | UVD_CGC_CTRL__UDEC_CM_MODE_MASK
  390. | UVD_CGC_CTRL__UDEC_IT_MODE_MASK
  391. | UVD_CGC_CTRL__UDEC_DB_MODE_MASK
  392. | UVD_CGC_CTRL__UDEC_MP_MODE_MASK
  393. | UVD_CGC_CTRL__SYS_MODE_MASK
  394. | UVD_CGC_CTRL__UDEC_MODE_MASK
  395. | UVD_CGC_CTRL__MPEG2_MODE_MASK
  396. | UVD_CGC_CTRL__REGS_MODE_MASK
  397. | UVD_CGC_CTRL__RBC_MODE_MASK
  398. | UVD_CGC_CTRL__LMI_MC_MODE_MASK
  399. | UVD_CGC_CTRL__LMI_UMC_MODE_MASK
  400. | UVD_CGC_CTRL__IDCT_MODE_MASK
  401. | UVD_CGC_CTRL__MPRD_MODE_MASK
  402. | UVD_CGC_CTRL__MPC_MODE_MASK
  403. | UVD_CGC_CTRL__LBSI_MODE_MASK
  404. | UVD_CGC_CTRL__LRBBM_MODE_MASK
  405. | UVD_CGC_CTRL__WCB_MODE_MASK
  406. | UVD_CGC_CTRL__VCPU_MODE_MASK
  407. | UVD_CGC_CTRL__SCPU_MODE_MASK);
  408. WREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL, data);
  409. data = RREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_CTRL);
  410. data |= (UVD_SUVD_CGC_CTRL__SRE_MODE_MASK
  411. | UVD_SUVD_CGC_CTRL__SIT_MODE_MASK
  412. | UVD_SUVD_CGC_CTRL__SMP_MODE_MASK
  413. | UVD_SUVD_CGC_CTRL__SCM_MODE_MASK
  414. | UVD_SUVD_CGC_CTRL__SDB_MODE_MASK
  415. | UVD_SUVD_CGC_CTRL__SCLR_MODE_MASK
  416. | UVD_SUVD_CGC_CTRL__UVD_SC_MODE_MASK
  417. | UVD_SUVD_CGC_CTRL__ENT_MODE_MASK
  418. | UVD_SUVD_CGC_CTRL__IME_MODE_MASK
  419. | UVD_SUVD_CGC_CTRL__SITE_MODE_MASK);
  420. WREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_CTRL, data);
  421. }
  422. /**
  423. * vcn_v1_0_start - start VCN block
  424. *
  425. * @adev: amdgpu_device pointer
  426. *
  427. * Setup and start the VCN block
  428. */
  429. static int vcn_v1_0_start(struct amdgpu_device *adev)
  430. {
  431. struct amdgpu_ring *ring = &adev->vcn.ring_dec;
  432. uint32_t rb_bufsz, tmp;
  433. uint32_t lmi_swap_cntl;
  434. int i, j, r;
  435. /* disable byte swapping */
  436. lmi_swap_cntl = 0;
  437. vcn_v1_0_mc_resume(adev);
  438. /* disable clock gating */
  439. vcn_v1_0_disable_clock_gating(adev, true);
  440. /* disable interupt */
  441. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_MASTINT_EN), 0,
  442. ~UVD_MASTINT_EN__VCPU_EN_MASK);
  443. /* stall UMC and register bus before resetting VCPU */
  444. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL2),
  445. UVD_LMI_CTRL2__STALL_ARB_UMC_MASK,
  446. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  447. mdelay(1);
  448. /* put LMI, VCPU, RBC etc... into reset */
  449. WREG32_SOC15(UVD, 0, mmUVD_SOFT_RESET,
  450. UVD_SOFT_RESET__LMI_SOFT_RESET_MASK |
  451. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK |
  452. UVD_SOFT_RESET__LBSI_SOFT_RESET_MASK |
  453. UVD_SOFT_RESET__RBC_SOFT_RESET_MASK |
  454. UVD_SOFT_RESET__CSM_SOFT_RESET_MASK |
  455. UVD_SOFT_RESET__CXW_SOFT_RESET_MASK |
  456. UVD_SOFT_RESET__TAP_SOFT_RESET_MASK |
  457. UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK);
  458. mdelay(5);
  459. /* initialize VCN memory controller */
  460. WREG32_SOC15(UVD, 0, mmUVD_LMI_CTRL,
  461. (0x40 << UVD_LMI_CTRL__WRITE_CLEAN_TIMER__SHIFT) |
  462. UVD_LMI_CTRL__WRITE_CLEAN_TIMER_EN_MASK |
  463. UVD_LMI_CTRL__DATA_COHERENCY_EN_MASK |
  464. UVD_LMI_CTRL__VCPU_DATA_COHERENCY_EN_MASK |
  465. UVD_LMI_CTRL__REQ_MODE_MASK |
  466. 0x00100000L);
  467. #ifdef __BIG_ENDIAN
  468. /* swap (8 in 32) RB and IB */
  469. lmi_swap_cntl = 0xa;
  470. #endif
  471. WREG32_SOC15(UVD, 0, mmUVD_LMI_SWAP_CNTL, lmi_swap_cntl);
  472. WREG32_SOC15(UVD, 0, mmUVD_MPC_SET_MUXA0, 0x40c2040);
  473. WREG32_SOC15(UVD, 0, mmUVD_MPC_SET_MUXA1, 0x0);
  474. WREG32_SOC15(UVD, 0, mmUVD_MPC_SET_MUXB0, 0x40c2040);
  475. WREG32_SOC15(UVD, 0, mmUVD_MPC_SET_MUXB1, 0x0);
  476. WREG32_SOC15(UVD, 0, mmUVD_MPC_SET_ALU, 0);
  477. WREG32_SOC15(UVD, 0, mmUVD_MPC_SET_MUX, 0x88);
  478. /* take all subblocks out of reset, except VCPU */
  479. WREG32_SOC15(UVD, 0, mmUVD_SOFT_RESET,
  480. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  481. mdelay(5);
  482. /* enable VCPU clock */
  483. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CNTL,
  484. UVD_VCPU_CNTL__CLK_EN_MASK);
  485. /* enable UMC */
  486. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL2), 0,
  487. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  488. /* boot up the VCPU */
  489. WREG32_SOC15(UVD, 0, mmUVD_SOFT_RESET, 0);
  490. mdelay(10);
  491. for (i = 0; i < 10; ++i) {
  492. uint32_t status;
  493. for (j = 0; j < 100; ++j) {
  494. status = RREG32_SOC15(UVD, 0, mmUVD_STATUS);
  495. if (status & 2)
  496. break;
  497. mdelay(10);
  498. }
  499. r = 0;
  500. if (status & 2)
  501. break;
  502. DRM_ERROR("VCN decode not responding, trying to reset the VCPU!!!\n");
  503. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_SOFT_RESET),
  504. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK,
  505. ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  506. mdelay(10);
  507. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_SOFT_RESET), 0,
  508. ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  509. mdelay(10);
  510. r = -1;
  511. }
  512. if (r) {
  513. DRM_ERROR("VCN decode not responding, giving up!!!\n");
  514. return r;
  515. }
  516. /* enable master interrupt */
  517. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_MASTINT_EN),
  518. (UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK),
  519. ~(UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK));
  520. /* clear the bit 4 of VCN_STATUS */
  521. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_STATUS), 0,
  522. ~(2 << UVD_STATUS__VCPU_REPORT__SHIFT));
  523. /* force RBC into idle state */
  524. rb_bufsz = order_base_2(ring->ring_size);
  525. tmp = REG_SET_FIELD(0, UVD_RBC_RB_CNTL, RB_BUFSZ, rb_bufsz);
  526. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BLKSZ, 1);
  527. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_FETCH, 1);
  528. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_WPTR_POLL_EN, 0);
  529. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_UPDATE, 1);
  530. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_RPTR_WR_EN, 1);
  531. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_CNTL, tmp);
  532. /* set the write pointer delay */
  533. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_WPTR_CNTL, 0);
  534. /* set the wb address */
  535. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_RPTR_ADDR,
  536. (upper_32_bits(ring->gpu_addr) >> 2));
  537. /* programm the RB_BASE for ring buffer */
  538. WREG32_SOC15(UVD, 0, mmUVD_LMI_RBC_RB_64BIT_BAR_LOW,
  539. lower_32_bits(ring->gpu_addr));
  540. WREG32_SOC15(UVD, 0, mmUVD_LMI_RBC_RB_64BIT_BAR_HIGH,
  541. upper_32_bits(ring->gpu_addr));
  542. /* Initialize the ring buffer's read and write pointers */
  543. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_RPTR, 0);
  544. ring->wptr = RREG32_SOC15(UVD, 0, mmUVD_RBC_RB_RPTR);
  545. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_WPTR,
  546. lower_32_bits(ring->wptr));
  547. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_RB_CNTL), 0,
  548. ~UVD_RBC_RB_CNTL__RB_NO_FETCH_MASK);
  549. ring = &adev->vcn.ring_enc[0];
  550. WREG32_SOC15(UVD, 0, mmUVD_RB_RPTR, lower_32_bits(ring->wptr));
  551. WREG32_SOC15(UVD, 0, mmUVD_RB_WPTR, lower_32_bits(ring->wptr));
  552. WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_LO, ring->gpu_addr);
  553. WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_HI, upper_32_bits(ring->gpu_addr));
  554. WREG32_SOC15(UVD, 0, mmUVD_RB_SIZE, ring->ring_size / 4);
  555. ring = &adev->vcn.ring_enc[1];
  556. WREG32_SOC15(UVD, 0, mmUVD_RB_RPTR2, lower_32_bits(ring->wptr));
  557. WREG32_SOC15(UVD, 0, mmUVD_RB_WPTR2, lower_32_bits(ring->wptr));
  558. WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_LO2, ring->gpu_addr);
  559. WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_HI2, upper_32_bits(ring->gpu_addr));
  560. WREG32_SOC15(UVD, 0, mmUVD_RB_SIZE2, ring->ring_size / 4);
  561. return 0;
  562. }
  563. /**
  564. * vcn_v1_0_stop - stop VCN block
  565. *
  566. * @adev: amdgpu_device pointer
  567. *
  568. * stop the VCN block
  569. */
  570. static int vcn_v1_0_stop(struct amdgpu_device *adev)
  571. {
  572. /* force RBC into idle state */
  573. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_CNTL, 0x11010101);
  574. /* Stall UMC and register bus before resetting VCPU */
  575. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL2),
  576. UVD_LMI_CTRL2__STALL_ARB_UMC_MASK,
  577. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  578. mdelay(1);
  579. /* put VCPU into reset */
  580. WREG32_SOC15(UVD, 0, mmUVD_SOFT_RESET,
  581. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  582. mdelay(5);
  583. /* disable VCPU clock */
  584. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CNTL, 0x0);
  585. /* Unstall UMC and register bus */
  586. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL2), 0,
  587. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  588. /* enable clock gating */
  589. vcn_v1_0_enable_clock_gating(adev, true);
  590. return 0;
  591. }
  592. static int vcn_v1_0_set_clockgating_state(void *handle,
  593. enum amd_clockgating_state state)
  594. {
  595. /* needed for driver unload*/
  596. return 0;
  597. }
  598. /**
  599. * vcn_v1_0_dec_ring_get_rptr - get read pointer
  600. *
  601. * @ring: amdgpu_ring pointer
  602. *
  603. * Returns the current hardware read pointer
  604. */
  605. static uint64_t vcn_v1_0_dec_ring_get_rptr(struct amdgpu_ring *ring)
  606. {
  607. struct amdgpu_device *adev = ring->adev;
  608. return RREG32_SOC15(UVD, 0, mmUVD_RBC_RB_RPTR);
  609. }
  610. /**
  611. * vcn_v1_0_dec_ring_get_wptr - get write pointer
  612. *
  613. * @ring: amdgpu_ring pointer
  614. *
  615. * Returns the current hardware write pointer
  616. */
  617. static uint64_t vcn_v1_0_dec_ring_get_wptr(struct amdgpu_ring *ring)
  618. {
  619. struct amdgpu_device *adev = ring->adev;
  620. return RREG32_SOC15(UVD, 0, mmUVD_RBC_RB_WPTR);
  621. }
  622. /**
  623. * vcn_v1_0_dec_ring_set_wptr - set write pointer
  624. *
  625. * @ring: amdgpu_ring pointer
  626. *
  627. * Commits the write pointer to the hardware
  628. */
  629. static void vcn_v1_0_dec_ring_set_wptr(struct amdgpu_ring *ring)
  630. {
  631. struct amdgpu_device *adev = ring->adev;
  632. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_WPTR, lower_32_bits(ring->wptr));
  633. }
  634. /**
  635. * vcn_v1_0_dec_ring_insert_start - insert a start command
  636. *
  637. * @ring: amdgpu_ring pointer
  638. *
  639. * Write a start command to the ring.
  640. */
  641. static void vcn_v1_0_dec_ring_insert_start(struct amdgpu_ring *ring)
  642. {
  643. struct amdgpu_device *adev = ring->adev;
  644. amdgpu_ring_write(ring,
  645. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
  646. amdgpu_ring_write(ring, 0);
  647. amdgpu_ring_write(ring,
  648. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  649. amdgpu_ring_write(ring, VCN_DEC_CMD_PACKET_START << 1);
  650. }
  651. /**
  652. * vcn_v1_0_dec_ring_insert_end - insert a end command
  653. *
  654. * @ring: amdgpu_ring pointer
  655. *
  656. * Write a end command to the ring.
  657. */
  658. static void vcn_v1_0_dec_ring_insert_end(struct amdgpu_ring *ring)
  659. {
  660. struct amdgpu_device *adev = ring->adev;
  661. amdgpu_ring_write(ring,
  662. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  663. amdgpu_ring_write(ring, VCN_DEC_CMD_PACKET_END << 1);
  664. }
  665. /**
  666. * vcn_v1_0_dec_ring_emit_fence - emit an fence & trap command
  667. *
  668. * @ring: amdgpu_ring pointer
  669. * @fence: fence to emit
  670. *
  671. * Write a fence and a trap command to the ring.
  672. */
  673. static void vcn_v1_0_dec_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  674. unsigned flags)
  675. {
  676. struct amdgpu_device *adev = ring->adev;
  677. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  678. amdgpu_ring_write(ring,
  679. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_CONTEXT_ID), 0));
  680. amdgpu_ring_write(ring, seq);
  681. amdgpu_ring_write(ring,
  682. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
  683. amdgpu_ring_write(ring, addr & 0xffffffff);
  684. amdgpu_ring_write(ring,
  685. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0));
  686. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xff);
  687. amdgpu_ring_write(ring,
  688. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  689. amdgpu_ring_write(ring, VCN_DEC_CMD_FENCE << 1);
  690. amdgpu_ring_write(ring,
  691. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
  692. amdgpu_ring_write(ring, 0);
  693. amdgpu_ring_write(ring,
  694. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0));
  695. amdgpu_ring_write(ring, 0);
  696. amdgpu_ring_write(ring,
  697. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  698. amdgpu_ring_write(ring, VCN_DEC_CMD_TRAP << 1);
  699. }
  700. /**
  701. * vcn_v1_0_dec_ring_hdp_invalidate - emit an hdp invalidate
  702. *
  703. * @ring: amdgpu_ring pointer
  704. *
  705. * Emits an hdp invalidate.
  706. */
  707. static void vcn_v1_0_dec_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  708. {
  709. struct amdgpu_device *adev = ring->adev;
  710. amdgpu_ring_write(ring, PACKET0(SOC15_REG_OFFSET(HDP, 0, mmHDP_READ_CACHE_INVALIDATE), 0));
  711. amdgpu_ring_write(ring, 1);
  712. }
  713. /**
  714. * vcn_v1_0_dec_ring_emit_ib - execute indirect buffer
  715. *
  716. * @ring: amdgpu_ring pointer
  717. * @ib: indirect buffer to execute
  718. *
  719. * Write ring commands to execute the indirect buffer
  720. */
  721. static void vcn_v1_0_dec_ring_emit_ib(struct amdgpu_ring *ring,
  722. struct amdgpu_ib *ib,
  723. unsigned vmid, bool ctx_switch)
  724. {
  725. struct amdgpu_device *adev = ring->adev;
  726. amdgpu_ring_write(ring,
  727. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_RBC_IB_VMID), 0));
  728. amdgpu_ring_write(ring, vmid);
  729. amdgpu_ring_write(ring,
  730. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_RBC_IB_64BIT_BAR_LOW), 0));
  731. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  732. amdgpu_ring_write(ring,
  733. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_RBC_IB_64BIT_BAR_HIGH), 0));
  734. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  735. amdgpu_ring_write(ring,
  736. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_IB_SIZE), 0));
  737. amdgpu_ring_write(ring, ib->length_dw);
  738. }
  739. static void vcn_v1_0_dec_vm_reg_write(struct amdgpu_ring *ring,
  740. uint32_t data0, uint32_t data1)
  741. {
  742. struct amdgpu_device *adev = ring->adev;
  743. amdgpu_ring_write(ring,
  744. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
  745. amdgpu_ring_write(ring, data0);
  746. amdgpu_ring_write(ring,
  747. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0));
  748. amdgpu_ring_write(ring, data1);
  749. amdgpu_ring_write(ring,
  750. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  751. amdgpu_ring_write(ring, VCN_DEC_CMD_WRITE_REG << 1);
  752. }
  753. static void vcn_v1_0_dec_vm_reg_wait(struct amdgpu_ring *ring,
  754. uint32_t data0, uint32_t data1, uint32_t mask)
  755. {
  756. struct amdgpu_device *adev = ring->adev;
  757. amdgpu_ring_write(ring,
  758. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
  759. amdgpu_ring_write(ring, data0);
  760. amdgpu_ring_write(ring,
  761. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0));
  762. amdgpu_ring_write(ring, data1);
  763. amdgpu_ring_write(ring,
  764. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GP_SCRATCH8), 0));
  765. amdgpu_ring_write(ring, mask);
  766. amdgpu_ring_write(ring,
  767. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  768. amdgpu_ring_write(ring, VCN_DEC_CMD_REG_READ_COND_WAIT << 1);
  769. }
  770. static void vcn_v1_0_dec_ring_emit_vm_flush(struct amdgpu_ring *ring,
  771. unsigned vmid, uint64_t pd_addr)
  772. {
  773. struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
  774. uint32_t req = ring->adev->gart.gart_funcs->get_invalidate_req(vmid);
  775. uint64_t flags = AMDGPU_PTE_VALID;
  776. unsigned eng = ring->vm_inv_eng;
  777. uint32_t data0, data1, mask;
  778. amdgpu_gart_get_vm_pde(ring->adev, -1, &pd_addr, &flags);
  779. pd_addr |= flags;
  780. data0 = (hub->ctx0_ptb_addr_hi32 + vmid * 2) << 2;
  781. data1 = upper_32_bits(pd_addr);
  782. vcn_v1_0_dec_vm_reg_write(ring, data0, data1);
  783. data0 = (hub->ctx0_ptb_addr_lo32 + vmid * 2) << 2;
  784. data1 = lower_32_bits(pd_addr);
  785. vcn_v1_0_dec_vm_reg_write(ring, data0, data1);
  786. data0 = (hub->ctx0_ptb_addr_lo32 + vmid * 2) << 2;
  787. data1 = lower_32_bits(pd_addr);
  788. mask = 0xffffffff;
  789. vcn_v1_0_dec_vm_reg_wait(ring, data0, data1, mask);
  790. /* flush TLB */
  791. data0 = (hub->vm_inv_eng0_req + eng) << 2;
  792. data1 = req;
  793. vcn_v1_0_dec_vm_reg_write(ring, data0, data1);
  794. /* wait for flush */
  795. data0 = (hub->vm_inv_eng0_ack + eng) << 2;
  796. data1 = 1 << vmid;
  797. mask = 1 << vmid;
  798. vcn_v1_0_dec_vm_reg_wait(ring, data0, data1, mask);
  799. }
  800. /**
  801. * vcn_v1_0_enc_ring_get_rptr - get enc read pointer
  802. *
  803. * @ring: amdgpu_ring pointer
  804. *
  805. * Returns the current hardware enc read pointer
  806. */
  807. static uint64_t vcn_v1_0_enc_ring_get_rptr(struct amdgpu_ring *ring)
  808. {
  809. struct amdgpu_device *adev = ring->adev;
  810. if (ring == &adev->vcn.ring_enc[0])
  811. return RREG32_SOC15(UVD, 0, mmUVD_RB_RPTR);
  812. else
  813. return RREG32_SOC15(UVD, 0, mmUVD_RB_RPTR2);
  814. }
  815. /**
  816. * vcn_v1_0_enc_ring_get_wptr - get enc write pointer
  817. *
  818. * @ring: amdgpu_ring pointer
  819. *
  820. * Returns the current hardware enc write pointer
  821. */
  822. static uint64_t vcn_v1_0_enc_ring_get_wptr(struct amdgpu_ring *ring)
  823. {
  824. struct amdgpu_device *adev = ring->adev;
  825. if (ring == &adev->vcn.ring_enc[0])
  826. return RREG32_SOC15(UVD, 0, mmUVD_RB_WPTR);
  827. else
  828. return RREG32_SOC15(UVD, 0, mmUVD_RB_WPTR2);
  829. }
  830. /**
  831. * vcn_v1_0_enc_ring_set_wptr - set enc write pointer
  832. *
  833. * @ring: amdgpu_ring pointer
  834. *
  835. * Commits the enc write pointer to the hardware
  836. */
  837. static void vcn_v1_0_enc_ring_set_wptr(struct amdgpu_ring *ring)
  838. {
  839. struct amdgpu_device *adev = ring->adev;
  840. if (ring == &adev->vcn.ring_enc[0])
  841. WREG32_SOC15(UVD, 0, mmUVD_RB_WPTR,
  842. lower_32_bits(ring->wptr));
  843. else
  844. WREG32_SOC15(UVD, 0, mmUVD_RB_WPTR2,
  845. lower_32_bits(ring->wptr));
  846. }
  847. /**
  848. * vcn_v1_0_enc_ring_emit_fence - emit an enc fence & trap command
  849. *
  850. * @ring: amdgpu_ring pointer
  851. * @fence: fence to emit
  852. *
  853. * Write enc a fence and a trap command to the ring.
  854. */
  855. static void vcn_v1_0_enc_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  856. u64 seq, unsigned flags)
  857. {
  858. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  859. amdgpu_ring_write(ring, VCN_ENC_CMD_FENCE);
  860. amdgpu_ring_write(ring, addr);
  861. amdgpu_ring_write(ring, upper_32_bits(addr));
  862. amdgpu_ring_write(ring, seq);
  863. amdgpu_ring_write(ring, VCN_ENC_CMD_TRAP);
  864. }
  865. static void vcn_v1_0_enc_ring_insert_end(struct amdgpu_ring *ring)
  866. {
  867. amdgpu_ring_write(ring, VCN_ENC_CMD_END);
  868. }
  869. /**
  870. * vcn_v1_0_enc_ring_emit_ib - enc execute indirect buffer
  871. *
  872. * @ring: amdgpu_ring pointer
  873. * @ib: indirect buffer to execute
  874. *
  875. * Write enc ring commands to execute the indirect buffer
  876. */
  877. static void vcn_v1_0_enc_ring_emit_ib(struct amdgpu_ring *ring,
  878. struct amdgpu_ib *ib, unsigned int vmid, bool ctx_switch)
  879. {
  880. amdgpu_ring_write(ring, VCN_ENC_CMD_IB);
  881. amdgpu_ring_write(ring, vmid);
  882. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  883. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  884. amdgpu_ring_write(ring, ib->length_dw);
  885. }
  886. static void vcn_v1_0_enc_ring_emit_vm_flush(struct amdgpu_ring *ring,
  887. unsigned int vmid, uint64_t pd_addr)
  888. {
  889. struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
  890. uint32_t req = ring->adev->gart.gart_funcs->get_invalidate_req(vmid);
  891. uint64_t flags = AMDGPU_PTE_VALID;
  892. unsigned eng = ring->vm_inv_eng;
  893. amdgpu_gart_get_vm_pde(ring->adev, -1, &pd_addr, &flags);
  894. pd_addr |= flags;
  895. amdgpu_ring_write(ring, VCN_ENC_CMD_REG_WRITE);
  896. amdgpu_ring_write(ring,
  897. (hub->ctx0_ptb_addr_hi32 + vmid * 2) << 2);
  898. amdgpu_ring_write(ring, upper_32_bits(pd_addr));
  899. amdgpu_ring_write(ring, VCN_ENC_CMD_REG_WRITE);
  900. amdgpu_ring_write(ring,
  901. (hub->ctx0_ptb_addr_lo32 + vmid * 2) << 2);
  902. amdgpu_ring_write(ring, lower_32_bits(pd_addr));
  903. amdgpu_ring_write(ring, VCN_ENC_CMD_REG_WAIT);
  904. amdgpu_ring_write(ring,
  905. (hub->ctx0_ptb_addr_lo32 + vmid * 2) << 2);
  906. amdgpu_ring_write(ring, 0xffffffff);
  907. amdgpu_ring_write(ring, lower_32_bits(pd_addr));
  908. /* flush TLB */
  909. amdgpu_ring_write(ring, VCN_ENC_CMD_REG_WRITE);
  910. amdgpu_ring_write(ring, (hub->vm_inv_eng0_req + eng) << 2);
  911. amdgpu_ring_write(ring, req);
  912. /* wait for flush */
  913. amdgpu_ring_write(ring, VCN_ENC_CMD_REG_WAIT);
  914. amdgpu_ring_write(ring, (hub->vm_inv_eng0_ack + eng) << 2);
  915. amdgpu_ring_write(ring, 1 << vmid);
  916. amdgpu_ring_write(ring, 1 << vmid);
  917. }
  918. static int vcn_v1_0_set_interrupt_state(struct amdgpu_device *adev,
  919. struct amdgpu_irq_src *source,
  920. unsigned type,
  921. enum amdgpu_interrupt_state state)
  922. {
  923. return 0;
  924. }
  925. static int vcn_v1_0_process_interrupt(struct amdgpu_device *adev,
  926. struct amdgpu_irq_src *source,
  927. struct amdgpu_iv_entry *entry)
  928. {
  929. DRM_DEBUG("IH: VCN TRAP\n");
  930. switch (entry->src_id) {
  931. case 124:
  932. amdgpu_fence_process(&adev->vcn.ring_dec);
  933. break;
  934. case 119:
  935. amdgpu_fence_process(&adev->vcn.ring_enc[0]);
  936. break;
  937. case 120:
  938. amdgpu_fence_process(&adev->vcn.ring_enc[1]);
  939. break;
  940. default:
  941. DRM_ERROR("Unhandled interrupt: %d %d\n",
  942. entry->src_id, entry->src_data[0]);
  943. break;
  944. }
  945. return 0;
  946. }
  947. static void vcn_v1_0_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
  948. {
  949. int i;
  950. struct amdgpu_device *adev = ring->adev;
  951. for (i = 0; i < count; i++)
  952. amdgpu_ring_write(ring, PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_NO_OP), 0));
  953. }
  954. static const struct amd_ip_funcs vcn_v1_0_ip_funcs = {
  955. .name = "vcn_v1_0",
  956. .early_init = vcn_v1_0_early_init,
  957. .late_init = NULL,
  958. .sw_init = vcn_v1_0_sw_init,
  959. .sw_fini = vcn_v1_0_sw_fini,
  960. .hw_init = vcn_v1_0_hw_init,
  961. .hw_fini = vcn_v1_0_hw_fini,
  962. .suspend = vcn_v1_0_suspend,
  963. .resume = vcn_v1_0_resume,
  964. .is_idle = NULL /* vcn_v1_0_is_idle */,
  965. .wait_for_idle = NULL /* vcn_v1_0_wait_for_idle */,
  966. .check_soft_reset = NULL /* vcn_v1_0_check_soft_reset */,
  967. .pre_soft_reset = NULL /* vcn_v1_0_pre_soft_reset */,
  968. .soft_reset = NULL /* vcn_v1_0_soft_reset */,
  969. .post_soft_reset = NULL /* vcn_v1_0_post_soft_reset */,
  970. .set_clockgating_state = vcn_v1_0_set_clockgating_state,
  971. .set_powergating_state = NULL /* vcn_v1_0_set_powergating_state */,
  972. };
  973. static const struct amdgpu_ring_funcs vcn_v1_0_dec_ring_vm_funcs = {
  974. .type = AMDGPU_RING_TYPE_VCN_DEC,
  975. .align_mask = 0xf,
  976. .nop = PACKET0(0x81ff, 0),
  977. .support_64bit_ptrs = false,
  978. .vmhub = AMDGPU_MMHUB,
  979. .get_rptr = vcn_v1_0_dec_ring_get_rptr,
  980. .get_wptr = vcn_v1_0_dec_ring_get_wptr,
  981. .set_wptr = vcn_v1_0_dec_ring_set_wptr,
  982. .emit_frame_size =
  983. 2 + /* vcn_v1_0_dec_ring_emit_hdp_invalidate */
  984. 34 + /* vcn_v1_0_dec_ring_emit_vm_flush */
  985. 14 + 14 + /* vcn_v1_0_dec_ring_emit_fence x2 vm fence */
  986. 6,
  987. .emit_ib_size = 8, /* vcn_v1_0_dec_ring_emit_ib */
  988. .emit_ib = vcn_v1_0_dec_ring_emit_ib,
  989. .emit_fence = vcn_v1_0_dec_ring_emit_fence,
  990. .emit_vm_flush = vcn_v1_0_dec_ring_emit_vm_flush,
  991. .emit_hdp_invalidate = vcn_v1_0_dec_ring_emit_hdp_invalidate,
  992. .test_ring = amdgpu_vcn_dec_ring_test_ring,
  993. .test_ib = amdgpu_vcn_dec_ring_test_ib,
  994. .insert_nop = vcn_v1_0_ring_insert_nop,
  995. .insert_start = vcn_v1_0_dec_ring_insert_start,
  996. .insert_end = vcn_v1_0_dec_ring_insert_end,
  997. .pad_ib = amdgpu_ring_generic_pad_ib,
  998. .begin_use = amdgpu_vcn_ring_begin_use,
  999. .end_use = amdgpu_vcn_ring_end_use,
  1000. };
  1001. static const struct amdgpu_ring_funcs vcn_v1_0_enc_ring_vm_funcs = {
  1002. .type = AMDGPU_RING_TYPE_VCN_ENC,
  1003. .align_mask = 0x3f,
  1004. .nop = VCN_ENC_CMD_NO_OP,
  1005. .support_64bit_ptrs = false,
  1006. .vmhub = AMDGPU_MMHUB,
  1007. .get_rptr = vcn_v1_0_enc_ring_get_rptr,
  1008. .get_wptr = vcn_v1_0_enc_ring_get_wptr,
  1009. .set_wptr = vcn_v1_0_enc_ring_set_wptr,
  1010. .emit_frame_size =
  1011. 17 + /* vcn_v1_0_enc_ring_emit_vm_flush */
  1012. 5 + 5 + /* vcn_v1_0_enc_ring_emit_fence x2 vm fence */
  1013. 1, /* vcn_v1_0_enc_ring_insert_end */
  1014. .emit_ib_size = 5, /* vcn_v1_0_enc_ring_emit_ib */
  1015. .emit_ib = vcn_v1_0_enc_ring_emit_ib,
  1016. .emit_fence = vcn_v1_0_enc_ring_emit_fence,
  1017. .emit_vm_flush = vcn_v1_0_enc_ring_emit_vm_flush,
  1018. .test_ring = amdgpu_vcn_enc_ring_test_ring,
  1019. .test_ib = amdgpu_vcn_enc_ring_test_ib,
  1020. .insert_nop = amdgpu_ring_insert_nop,
  1021. .insert_end = vcn_v1_0_enc_ring_insert_end,
  1022. .pad_ib = amdgpu_ring_generic_pad_ib,
  1023. .begin_use = amdgpu_vcn_ring_begin_use,
  1024. .end_use = amdgpu_vcn_ring_end_use,
  1025. };
  1026. static void vcn_v1_0_set_dec_ring_funcs(struct amdgpu_device *adev)
  1027. {
  1028. adev->vcn.ring_dec.funcs = &vcn_v1_0_dec_ring_vm_funcs;
  1029. DRM_INFO("VCN decode is enabled in VM mode\n");
  1030. }
  1031. static void vcn_v1_0_set_enc_ring_funcs(struct amdgpu_device *adev)
  1032. {
  1033. int i;
  1034. for (i = 0; i < adev->vcn.num_enc_rings; ++i)
  1035. adev->vcn.ring_enc[i].funcs = &vcn_v1_0_enc_ring_vm_funcs;
  1036. DRM_INFO("VCN encode is enabled in VM mode\n");
  1037. }
  1038. static const struct amdgpu_irq_src_funcs vcn_v1_0_irq_funcs = {
  1039. .set = vcn_v1_0_set_interrupt_state,
  1040. .process = vcn_v1_0_process_interrupt,
  1041. };
  1042. static void vcn_v1_0_set_irq_funcs(struct amdgpu_device *adev)
  1043. {
  1044. adev->vcn.irq.num_types = adev->vcn.num_enc_rings + 1;
  1045. adev->vcn.irq.funcs = &vcn_v1_0_irq_funcs;
  1046. }
  1047. const struct amdgpu_ip_block_version vcn_v1_0_ip_block =
  1048. {
  1049. .type = AMD_IP_BLOCK_TYPE_VCN,
  1050. .major = 1,
  1051. .minor = 0,
  1052. .rev = 0,
  1053. .funcs = &vcn_v1_0_ip_funcs,
  1054. };