amdgpu_cs.c 26 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033
  1. /*
  2. * Copyright 2008 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Jerome Glisse <glisse@freedesktop.org>
  26. */
  27. #include <linux/list_sort.h>
  28. #include <drm/drmP.h>
  29. #include <drm/amdgpu_drm.h>
  30. #include "amdgpu.h"
  31. #include "amdgpu_trace.h"
  32. #define AMDGPU_CS_MAX_PRIORITY 32u
  33. #define AMDGPU_CS_NUM_BUCKETS (AMDGPU_CS_MAX_PRIORITY + 1)
  34. /* This is based on the bucket sort with O(n) time complexity.
  35. * An item with priority "i" is added to bucket[i]. The lists are then
  36. * concatenated in descending order.
  37. */
  38. struct amdgpu_cs_buckets {
  39. struct list_head bucket[AMDGPU_CS_NUM_BUCKETS];
  40. };
  41. static void amdgpu_cs_buckets_init(struct amdgpu_cs_buckets *b)
  42. {
  43. unsigned i;
  44. for (i = 0; i < AMDGPU_CS_NUM_BUCKETS; i++)
  45. INIT_LIST_HEAD(&b->bucket[i]);
  46. }
  47. static void amdgpu_cs_buckets_add(struct amdgpu_cs_buckets *b,
  48. struct list_head *item, unsigned priority)
  49. {
  50. /* Since buffers which appear sooner in the relocation list are
  51. * likely to be used more often than buffers which appear later
  52. * in the list, the sort mustn't change the ordering of buffers
  53. * with the same priority, i.e. it must be stable.
  54. */
  55. list_add_tail(item, &b->bucket[min(priority, AMDGPU_CS_MAX_PRIORITY)]);
  56. }
  57. static void amdgpu_cs_buckets_get_list(struct amdgpu_cs_buckets *b,
  58. struct list_head *out_list)
  59. {
  60. unsigned i;
  61. /* Connect the sorted buckets in the output list. */
  62. for (i = 0; i < AMDGPU_CS_NUM_BUCKETS; i++) {
  63. list_splice(&b->bucket[i], out_list);
  64. }
  65. }
  66. int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
  67. u32 ip_instance, u32 ring,
  68. struct amdgpu_ring **out_ring)
  69. {
  70. /* Right now all IPs have only one instance - multiple rings. */
  71. if (ip_instance != 0) {
  72. DRM_ERROR("invalid ip instance: %d\n", ip_instance);
  73. return -EINVAL;
  74. }
  75. switch (ip_type) {
  76. default:
  77. DRM_ERROR("unknown ip type: %d\n", ip_type);
  78. return -EINVAL;
  79. case AMDGPU_HW_IP_GFX:
  80. if (ring < adev->gfx.num_gfx_rings) {
  81. *out_ring = &adev->gfx.gfx_ring[ring];
  82. } else {
  83. DRM_ERROR("only %d gfx rings are supported now\n",
  84. adev->gfx.num_gfx_rings);
  85. return -EINVAL;
  86. }
  87. break;
  88. case AMDGPU_HW_IP_COMPUTE:
  89. if (ring < adev->gfx.num_compute_rings) {
  90. *out_ring = &adev->gfx.compute_ring[ring];
  91. } else {
  92. DRM_ERROR("only %d compute rings are supported now\n",
  93. adev->gfx.num_compute_rings);
  94. return -EINVAL;
  95. }
  96. break;
  97. case AMDGPU_HW_IP_DMA:
  98. if (ring < 2) {
  99. *out_ring = &adev->sdma[ring].ring;
  100. } else {
  101. DRM_ERROR("only two SDMA rings are supported\n");
  102. return -EINVAL;
  103. }
  104. break;
  105. case AMDGPU_HW_IP_UVD:
  106. *out_ring = &adev->uvd.ring;
  107. break;
  108. case AMDGPU_HW_IP_VCE:
  109. if (ring < 2){
  110. *out_ring = &adev->vce.ring[ring];
  111. } else {
  112. DRM_ERROR("only two VCE rings are supported\n");
  113. return -EINVAL;
  114. }
  115. break;
  116. }
  117. return 0;
  118. }
  119. static void amdgpu_job_work_func(struct work_struct *work)
  120. {
  121. struct amdgpu_cs_parser *sched_job =
  122. container_of(work, struct amdgpu_cs_parser,
  123. job_work);
  124. mutex_lock(&sched_job->job_lock);
  125. if (sched_job->free_job)
  126. sched_job->free_job(sched_job);
  127. mutex_unlock(&sched_job->job_lock);
  128. /* after processing job, free memory */
  129. fence_put(&sched_job->s_fence->base);
  130. kfree(sched_job);
  131. }
  132. struct amdgpu_cs_parser *amdgpu_cs_parser_create(struct amdgpu_device *adev,
  133. struct drm_file *filp,
  134. struct amdgpu_ctx *ctx,
  135. struct amdgpu_ib *ibs,
  136. uint32_t num_ibs)
  137. {
  138. struct amdgpu_cs_parser *parser;
  139. int i;
  140. parser = kzalloc(sizeof(struct amdgpu_cs_parser), GFP_KERNEL);
  141. if (!parser)
  142. return NULL;
  143. parser->adev = adev;
  144. parser->filp = filp;
  145. parser->ctx = ctx;
  146. parser->ibs = ibs;
  147. parser->num_ibs = num_ibs;
  148. if (amdgpu_enable_scheduler) {
  149. mutex_init(&parser->job_lock);
  150. INIT_WORK(&parser->job_work, amdgpu_job_work_func);
  151. }
  152. for (i = 0; i < num_ibs; i++)
  153. ibs[i].ctx = ctx;
  154. return parser;
  155. }
  156. int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data)
  157. {
  158. union drm_amdgpu_cs *cs = data;
  159. uint64_t *chunk_array_user;
  160. uint64_t *chunk_array = NULL;
  161. struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
  162. struct amdgpu_bo_list *bo_list = NULL;
  163. unsigned size, i;
  164. int r = 0;
  165. if (!cs->in.num_chunks)
  166. goto out;
  167. p->ctx = amdgpu_ctx_get(fpriv, cs->in.ctx_id);
  168. if (!p->ctx) {
  169. r = -EINVAL;
  170. goto out;
  171. }
  172. bo_list = amdgpu_bo_list_get(fpriv, cs->in.bo_list_handle);
  173. if (!amdgpu_enable_scheduler)
  174. p->bo_list = bo_list;
  175. else {
  176. if (bo_list && !bo_list->has_userptr) {
  177. p->bo_list = amdgpu_bo_list_clone(bo_list);
  178. amdgpu_bo_list_put(bo_list);
  179. if (!p->bo_list)
  180. return -ENOMEM;
  181. } else if (bo_list && bo_list->has_userptr)
  182. p->bo_list = bo_list;
  183. else
  184. p->bo_list = NULL;
  185. }
  186. /* get chunks */
  187. INIT_LIST_HEAD(&p->validated);
  188. chunk_array = kmalloc_array(cs->in.num_chunks, sizeof(uint64_t), GFP_KERNEL);
  189. if (chunk_array == NULL) {
  190. r = -ENOMEM;
  191. goto out;
  192. }
  193. chunk_array_user = (uint64_t __user *)(cs->in.chunks);
  194. if (copy_from_user(chunk_array, chunk_array_user,
  195. sizeof(uint64_t)*cs->in.num_chunks)) {
  196. r = -EFAULT;
  197. goto out;
  198. }
  199. p->nchunks = cs->in.num_chunks;
  200. p->chunks = kmalloc_array(p->nchunks, sizeof(struct amdgpu_cs_chunk),
  201. GFP_KERNEL);
  202. if (p->chunks == NULL) {
  203. r = -ENOMEM;
  204. goto out;
  205. }
  206. for (i = 0; i < p->nchunks; i++) {
  207. struct drm_amdgpu_cs_chunk __user **chunk_ptr = NULL;
  208. struct drm_amdgpu_cs_chunk user_chunk;
  209. uint32_t __user *cdata;
  210. chunk_ptr = (void __user *)chunk_array[i];
  211. if (copy_from_user(&user_chunk, chunk_ptr,
  212. sizeof(struct drm_amdgpu_cs_chunk))) {
  213. r = -EFAULT;
  214. goto out;
  215. }
  216. p->chunks[i].chunk_id = user_chunk.chunk_id;
  217. p->chunks[i].length_dw = user_chunk.length_dw;
  218. size = p->chunks[i].length_dw;
  219. cdata = (void __user *)user_chunk.chunk_data;
  220. p->chunks[i].user_ptr = cdata;
  221. p->chunks[i].kdata = drm_malloc_ab(size, sizeof(uint32_t));
  222. if (p->chunks[i].kdata == NULL) {
  223. r = -ENOMEM;
  224. goto out;
  225. }
  226. size *= sizeof(uint32_t);
  227. if (copy_from_user(p->chunks[i].kdata, cdata, size)) {
  228. r = -EFAULT;
  229. goto out;
  230. }
  231. switch (p->chunks[i].chunk_id) {
  232. case AMDGPU_CHUNK_ID_IB:
  233. p->num_ibs++;
  234. break;
  235. case AMDGPU_CHUNK_ID_FENCE:
  236. size = sizeof(struct drm_amdgpu_cs_chunk_fence);
  237. if (p->chunks[i].length_dw * sizeof(uint32_t) >= size) {
  238. uint32_t handle;
  239. struct drm_gem_object *gobj;
  240. struct drm_amdgpu_cs_chunk_fence *fence_data;
  241. fence_data = (void *)p->chunks[i].kdata;
  242. handle = fence_data->handle;
  243. gobj = drm_gem_object_lookup(p->adev->ddev,
  244. p->filp, handle);
  245. if (gobj == NULL) {
  246. r = -EINVAL;
  247. goto out;
  248. }
  249. p->uf.bo = gem_to_amdgpu_bo(gobj);
  250. p->uf.offset = fence_data->offset;
  251. } else {
  252. r = -EINVAL;
  253. goto out;
  254. }
  255. break;
  256. case AMDGPU_CHUNK_ID_DEPENDENCIES:
  257. break;
  258. default:
  259. r = -EINVAL;
  260. goto out;
  261. }
  262. }
  263. p->ibs = kmalloc_array(p->num_ibs, sizeof(struct amdgpu_ib), GFP_KERNEL);
  264. if (!p->ibs)
  265. r = -ENOMEM;
  266. out:
  267. kfree(chunk_array);
  268. return r;
  269. }
  270. /* Returns how many bytes TTM can move per IB.
  271. */
  272. static u64 amdgpu_cs_get_threshold_for_moves(struct amdgpu_device *adev)
  273. {
  274. u64 real_vram_size = adev->mc.real_vram_size;
  275. u64 vram_usage = atomic64_read(&adev->vram_usage);
  276. /* This function is based on the current VRAM usage.
  277. *
  278. * - If all of VRAM is free, allow relocating the number of bytes that
  279. * is equal to 1/4 of the size of VRAM for this IB.
  280. * - If more than one half of VRAM is occupied, only allow relocating
  281. * 1 MB of data for this IB.
  282. *
  283. * - From 0 to one half of used VRAM, the threshold decreases
  284. * linearly.
  285. * __________________
  286. * 1/4 of -|\ |
  287. * VRAM | \ |
  288. * | \ |
  289. * | \ |
  290. * | \ |
  291. * | \ |
  292. * | \ |
  293. * | \________|1 MB
  294. * |----------------|
  295. * VRAM 0 % 100 %
  296. * used used
  297. *
  298. * Note: It's a threshold, not a limit. The threshold must be crossed
  299. * for buffer relocations to stop, so any buffer of an arbitrary size
  300. * can be moved as long as the threshold isn't crossed before
  301. * the relocation takes place. We don't want to disable buffer
  302. * relocations completely.
  303. *
  304. * The idea is that buffers should be placed in VRAM at creation time
  305. * and TTM should only do a minimum number of relocations during
  306. * command submission. In practice, you need to submit at least
  307. * a dozen IBs to move all buffers to VRAM if they are in GTT.
  308. *
  309. * Also, things can get pretty crazy under memory pressure and actual
  310. * VRAM usage can change a lot, so playing safe even at 50% does
  311. * consistently increase performance.
  312. */
  313. u64 half_vram = real_vram_size >> 1;
  314. u64 half_free_vram = vram_usage >= half_vram ? 0 : half_vram - vram_usage;
  315. u64 bytes_moved_threshold = half_free_vram >> 1;
  316. return max(bytes_moved_threshold, 1024*1024ull);
  317. }
  318. int amdgpu_cs_list_validate(struct amdgpu_cs_parser *p)
  319. {
  320. struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
  321. struct amdgpu_vm *vm = &fpriv->vm;
  322. struct amdgpu_device *adev = p->adev;
  323. struct amdgpu_bo_list_entry *lobj;
  324. struct list_head duplicates;
  325. struct amdgpu_bo *bo;
  326. u64 bytes_moved = 0, initial_bytes_moved;
  327. u64 bytes_moved_threshold = amdgpu_cs_get_threshold_for_moves(adev);
  328. int r;
  329. INIT_LIST_HEAD(&duplicates);
  330. r = ttm_eu_reserve_buffers(&p->ticket, &p->validated, true, &duplicates);
  331. if (unlikely(r != 0)) {
  332. return r;
  333. }
  334. list_for_each_entry(lobj, &p->validated, tv.head) {
  335. bo = lobj->robj;
  336. if (!bo->pin_count) {
  337. u32 domain = lobj->prefered_domains;
  338. u32 current_domain =
  339. amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  340. /* Check if this buffer will be moved and don't move it
  341. * if we have moved too many buffers for this IB already.
  342. *
  343. * Note that this allows moving at least one buffer of
  344. * any size, because it doesn't take the current "bo"
  345. * into account. We don't want to disallow buffer moves
  346. * completely.
  347. */
  348. if (current_domain != AMDGPU_GEM_DOMAIN_CPU &&
  349. (domain & current_domain) == 0 && /* will be moved */
  350. bytes_moved > bytes_moved_threshold) {
  351. /* don't move it */
  352. domain = current_domain;
  353. }
  354. retry:
  355. amdgpu_ttm_placement_from_domain(bo, domain);
  356. initial_bytes_moved = atomic64_read(&adev->num_bytes_moved);
  357. r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
  358. bytes_moved += atomic64_read(&adev->num_bytes_moved) -
  359. initial_bytes_moved;
  360. if (unlikely(r)) {
  361. if (r != -ERESTARTSYS && domain != lobj->allowed_domains) {
  362. domain = lobj->allowed_domains;
  363. goto retry;
  364. }
  365. ttm_eu_backoff_reservation(&p->ticket, &p->validated);
  366. return r;
  367. }
  368. }
  369. lobj->bo_va = amdgpu_vm_bo_find(vm, bo);
  370. }
  371. return 0;
  372. }
  373. static int amdgpu_cs_parser_relocs(struct amdgpu_cs_parser *p)
  374. {
  375. struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
  376. struct amdgpu_cs_buckets buckets;
  377. bool need_mmap_lock = false;
  378. int i, r;
  379. if (p->bo_list) {
  380. need_mmap_lock = p->bo_list->has_userptr;
  381. amdgpu_cs_buckets_init(&buckets);
  382. for (i = 0; i < p->bo_list->num_entries; i++)
  383. amdgpu_cs_buckets_add(&buckets, &p->bo_list->array[i].tv.head,
  384. p->bo_list->array[i].priority);
  385. amdgpu_cs_buckets_get_list(&buckets, &p->validated);
  386. }
  387. p->vm_bos = amdgpu_vm_get_bos(p->adev, &fpriv->vm,
  388. &p->validated);
  389. if (need_mmap_lock)
  390. down_read(&current->mm->mmap_sem);
  391. r = amdgpu_cs_list_validate(p);
  392. if (need_mmap_lock)
  393. up_read(&current->mm->mmap_sem);
  394. return r;
  395. }
  396. static int amdgpu_cs_sync_rings(struct amdgpu_cs_parser *p)
  397. {
  398. struct amdgpu_bo_list_entry *e;
  399. int r;
  400. list_for_each_entry(e, &p->validated, tv.head) {
  401. struct reservation_object *resv = e->robj->tbo.resv;
  402. r = amdgpu_sync_resv(p->adev, &p->ibs[0].sync, resv, p->filp);
  403. if (r)
  404. return r;
  405. }
  406. return 0;
  407. }
  408. static int cmp_size_smaller_first(void *priv, struct list_head *a,
  409. struct list_head *b)
  410. {
  411. struct amdgpu_bo_list_entry *la = list_entry(a, struct amdgpu_bo_list_entry, tv.head);
  412. struct amdgpu_bo_list_entry *lb = list_entry(b, struct amdgpu_bo_list_entry, tv.head);
  413. /* Sort A before B if A is smaller. */
  414. return (int)la->robj->tbo.num_pages - (int)lb->robj->tbo.num_pages;
  415. }
  416. static void amdgpu_cs_parser_fini_early(struct amdgpu_cs_parser *parser, int error, bool backoff)
  417. {
  418. if (!error) {
  419. /* Sort the buffer list from the smallest to largest buffer,
  420. * which affects the order of buffers in the LRU list.
  421. * This assures that the smallest buffers are added first
  422. * to the LRU list, so they are likely to be later evicted
  423. * first, instead of large buffers whose eviction is more
  424. * expensive.
  425. *
  426. * This slightly lowers the number of bytes moved by TTM
  427. * per frame under memory pressure.
  428. */
  429. list_sort(NULL, &parser->validated, cmp_size_smaller_first);
  430. ttm_eu_fence_buffer_objects(&parser->ticket,
  431. &parser->validated,
  432. &parser->ibs[parser->num_ibs-1].fence->base);
  433. } else if (backoff) {
  434. ttm_eu_backoff_reservation(&parser->ticket,
  435. &parser->validated);
  436. }
  437. }
  438. static void amdgpu_cs_parser_fini_late(struct amdgpu_cs_parser *parser)
  439. {
  440. unsigned i;
  441. if (parser->ctx)
  442. amdgpu_ctx_put(parser->ctx);
  443. if (parser->bo_list) {
  444. if (amdgpu_enable_scheduler && !parser->bo_list->has_userptr)
  445. amdgpu_bo_list_free(parser->bo_list);
  446. else
  447. amdgpu_bo_list_put(parser->bo_list);
  448. }
  449. drm_free_large(parser->vm_bos);
  450. for (i = 0; i < parser->nchunks; i++)
  451. drm_free_large(parser->chunks[i].kdata);
  452. kfree(parser->chunks);
  453. if (parser->ibs)
  454. for (i = 0; i < parser->num_ibs; i++)
  455. amdgpu_ib_free(parser->adev, &parser->ibs[i]);
  456. kfree(parser->ibs);
  457. if (parser->uf.bo)
  458. drm_gem_object_unreference_unlocked(&parser->uf.bo->gem_base);
  459. if (!amdgpu_enable_scheduler)
  460. kfree(parser);
  461. }
  462. /**
  463. * cs_parser_fini() - clean parser states
  464. * @parser: parser structure holding parsing context.
  465. * @error: error number
  466. *
  467. * If error is set than unvalidate buffer, otherwise just free memory
  468. * used by parsing context.
  469. **/
  470. static void amdgpu_cs_parser_fini(struct amdgpu_cs_parser *parser, int error, bool backoff)
  471. {
  472. amdgpu_cs_parser_fini_early(parser, error, backoff);
  473. amdgpu_cs_parser_fini_late(parser);
  474. }
  475. static int amdgpu_cs_parser_free_job(struct amdgpu_cs_parser *sched_job)
  476. {
  477. amdgpu_cs_parser_fini_late(sched_job);
  478. return 0;
  479. }
  480. static int amdgpu_bo_vm_update_pte(struct amdgpu_cs_parser *p,
  481. struct amdgpu_vm *vm)
  482. {
  483. struct amdgpu_device *adev = p->adev;
  484. struct amdgpu_bo_va *bo_va;
  485. struct amdgpu_bo *bo;
  486. int i, r;
  487. r = amdgpu_vm_update_page_directory(adev, vm);
  488. if (r)
  489. return r;
  490. r = amdgpu_vm_clear_freed(adev, vm);
  491. if (r)
  492. return r;
  493. if (p->bo_list) {
  494. for (i = 0; i < p->bo_list->num_entries; i++) {
  495. struct fence *f;
  496. /* ignore duplicates */
  497. bo = p->bo_list->array[i].robj;
  498. if (!bo)
  499. continue;
  500. bo_va = p->bo_list->array[i].bo_va;
  501. if (bo_va == NULL)
  502. continue;
  503. r = amdgpu_vm_bo_update(adev, bo_va, &bo->tbo.mem);
  504. if (r)
  505. return r;
  506. f = bo_va->last_pt_update;
  507. r = amdgpu_sync_fence(adev, &p->ibs[0].sync, f);
  508. if (r)
  509. return r;
  510. }
  511. }
  512. return amdgpu_vm_clear_invalids(adev, vm, &p->ibs[0].sync);
  513. }
  514. static int amdgpu_cs_ib_vm_chunk(struct amdgpu_device *adev,
  515. struct amdgpu_cs_parser *parser)
  516. {
  517. struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
  518. struct amdgpu_vm *vm = &fpriv->vm;
  519. struct amdgpu_ring *ring;
  520. int i, r;
  521. if (parser->num_ibs == 0)
  522. return 0;
  523. /* Only for UVD/VCE VM emulation */
  524. for (i = 0; i < parser->num_ibs; i++) {
  525. ring = parser->ibs[i].ring;
  526. if (ring->funcs->parse_cs) {
  527. r = amdgpu_ring_parse_cs(ring, parser, i);
  528. if (r)
  529. return r;
  530. }
  531. }
  532. mutex_lock(&vm->mutex);
  533. r = amdgpu_bo_vm_update_pte(parser, vm);
  534. if (r) {
  535. goto out;
  536. }
  537. amdgpu_cs_sync_rings(parser);
  538. if (!amdgpu_enable_scheduler)
  539. r = amdgpu_ib_schedule(adev, parser->num_ibs, parser->ibs,
  540. parser->filp);
  541. out:
  542. mutex_unlock(&vm->mutex);
  543. return r;
  544. }
  545. static int amdgpu_cs_handle_lockup(struct amdgpu_device *adev, int r)
  546. {
  547. if (r == -EDEADLK) {
  548. r = amdgpu_gpu_reset(adev);
  549. if (!r)
  550. r = -EAGAIN;
  551. }
  552. return r;
  553. }
  554. static int amdgpu_cs_ib_fill(struct amdgpu_device *adev,
  555. struct amdgpu_cs_parser *parser)
  556. {
  557. struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
  558. struct amdgpu_vm *vm = &fpriv->vm;
  559. int i, j;
  560. int r;
  561. for (i = 0, j = 0; i < parser->nchunks && j < parser->num_ibs; i++) {
  562. struct amdgpu_cs_chunk *chunk;
  563. struct amdgpu_ib *ib;
  564. struct drm_amdgpu_cs_chunk_ib *chunk_ib;
  565. struct amdgpu_ring *ring;
  566. chunk = &parser->chunks[i];
  567. ib = &parser->ibs[j];
  568. chunk_ib = (struct drm_amdgpu_cs_chunk_ib *)chunk->kdata;
  569. if (chunk->chunk_id != AMDGPU_CHUNK_ID_IB)
  570. continue;
  571. r = amdgpu_cs_get_ring(adev, chunk_ib->ip_type,
  572. chunk_ib->ip_instance, chunk_ib->ring,
  573. &ring);
  574. if (r)
  575. return r;
  576. if (ring->funcs->parse_cs) {
  577. struct amdgpu_bo_va_mapping *m;
  578. struct amdgpu_bo *aobj = NULL;
  579. uint64_t offset;
  580. uint8_t *kptr;
  581. m = amdgpu_cs_find_mapping(parser, chunk_ib->va_start,
  582. &aobj);
  583. if (!aobj) {
  584. DRM_ERROR("IB va_start is invalid\n");
  585. return -EINVAL;
  586. }
  587. if ((chunk_ib->va_start + chunk_ib->ib_bytes) >
  588. (m->it.last + 1) * AMDGPU_GPU_PAGE_SIZE) {
  589. DRM_ERROR("IB va_start+ib_bytes is invalid\n");
  590. return -EINVAL;
  591. }
  592. /* the IB should be reserved at this point */
  593. r = amdgpu_bo_kmap(aobj, (void **)&kptr);
  594. if (r) {
  595. return r;
  596. }
  597. offset = ((uint64_t)m->it.start) * AMDGPU_GPU_PAGE_SIZE;
  598. kptr += chunk_ib->va_start - offset;
  599. r = amdgpu_ib_get(ring, NULL, chunk_ib->ib_bytes, ib);
  600. if (r) {
  601. DRM_ERROR("Failed to get ib !\n");
  602. return r;
  603. }
  604. memcpy(ib->ptr, kptr, chunk_ib->ib_bytes);
  605. amdgpu_bo_kunmap(aobj);
  606. } else {
  607. r = amdgpu_ib_get(ring, vm, 0, ib);
  608. if (r) {
  609. DRM_ERROR("Failed to get ib !\n");
  610. return r;
  611. }
  612. ib->gpu_addr = chunk_ib->va_start;
  613. }
  614. ib->length_dw = chunk_ib->ib_bytes / 4;
  615. ib->flags = chunk_ib->flags;
  616. ib->ctx = parser->ctx;
  617. j++;
  618. }
  619. if (!parser->num_ibs)
  620. return 0;
  621. /* add GDS resources to first IB */
  622. if (parser->bo_list) {
  623. struct amdgpu_bo *gds = parser->bo_list->gds_obj;
  624. struct amdgpu_bo *gws = parser->bo_list->gws_obj;
  625. struct amdgpu_bo *oa = parser->bo_list->oa_obj;
  626. struct amdgpu_ib *ib = &parser->ibs[0];
  627. if (gds) {
  628. ib->gds_base = amdgpu_bo_gpu_offset(gds);
  629. ib->gds_size = amdgpu_bo_size(gds);
  630. }
  631. if (gws) {
  632. ib->gws_base = amdgpu_bo_gpu_offset(gws);
  633. ib->gws_size = amdgpu_bo_size(gws);
  634. }
  635. if (oa) {
  636. ib->oa_base = amdgpu_bo_gpu_offset(oa);
  637. ib->oa_size = amdgpu_bo_size(oa);
  638. }
  639. }
  640. /* wrap the last IB with user fence */
  641. if (parser->uf.bo) {
  642. struct amdgpu_ib *ib = &parser->ibs[parser->num_ibs - 1];
  643. /* UVD & VCE fw doesn't support user fences */
  644. if (ib->ring->type == AMDGPU_RING_TYPE_UVD ||
  645. ib->ring->type == AMDGPU_RING_TYPE_VCE)
  646. return -EINVAL;
  647. ib->user = &parser->uf;
  648. }
  649. return 0;
  650. }
  651. static int amdgpu_cs_dependencies(struct amdgpu_device *adev,
  652. struct amdgpu_cs_parser *p)
  653. {
  654. struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
  655. struct amdgpu_ib *ib;
  656. int i, j, r;
  657. if (!p->num_ibs)
  658. return 0;
  659. /* Add dependencies to first IB */
  660. ib = &p->ibs[0];
  661. for (i = 0; i < p->nchunks; ++i) {
  662. struct drm_amdgpu_cs_chunk_dep *deps;
  663. struct amdgpu_cs_chunk *chunk;
  664. unsigned num_deps;
  665. chunk = &p->chunks[i];
  666. if (chunk->chunk_id != AMDGPU_CHUNK_ID_DEPENDENCIES)
  667. continue;
  668. deps = (struct drm_amdgpu_cs_chunk_dep *)chunk->kdata;
  669. num_deps = chunk->length_dw * 4 /
  670. sizeof(struct drm_amdgpu_cs_chunk_dep);
  671. for (j = 0; j < num_deps; ++j) {
  672. struct amdgpu_ring *ring;
  673. struct amdgpu_ctx *ctx;
  674. struct fence *fence;
  675. r = amdgpu_cs_get_ring(adev, deps[j].ip_type,
  676. deps[j].ip_instance,
  677. deps[j].ring, &ring);
  678. if (r)
  679. return r;
  680. ctx = amdgpu_ctx_get(fpriv, deps[j].ctx_id);
  681. if (ctx == NULL)
  682. return -EINVAL;
  683. fence = amdgpu_ctx_get_fence(ctx, ring,
  684. deps[j].handle);
  685. if (IS_ERR(fence)) {
  686. r = PTR_ERR(fence);
  687. amdgpu_ctx_put(ctx);
  688. return r;
  689. } else if (fence) {
  690. r = amdgpu_sync_fence(adev, &ib->sync, fence);
  691. fence_put(fence);
  692. amdgpu_ctx_put(ctx);
  693. if (r)
  694. return r;
  695. }
  696. }
  697. }
  698. return 0;
  699. }
  700. static int amdgpu_cs_parser_prepare_job(struct amdgpu_cs_parser *sched_job)
  701. {
  702. int r, i;
  703. struct amdgpu_cs_parser *parser = sched_job;
  704. struct amdgpu_device *adev = sched_job->adev;
  705. bool reserved_buffers = false;
  706. r = amdgpu_cs_parser_relocs(parser);
  707. if (r) {
  708. if (r != -ERESTARTSYS) {
  709. if (r == -ENOMEM)
  710. DRM_ERROR("Not enough memory for command submission!\n");
  711. else
  712. DRM_ERROR("Failed to process the buffer list %d!\n", r);
  713. }
  714. }
  715. if (!r) {
  716. reserved_buffers = true;
  717. r = amdgpu_cs_ib_fill(adev, parser);
  718. }
  719. if (!r) {
  720. r = amdgpu_cs_dependencies(adev, parser);
  721. if (r)
  722. DRM_ERROR("Failed in the dependencies handling %d!\n", r);
  723. }
  724. if (r) {
  725. amdgpu_cs_parser_fini(parser, r, reserved_buffers);
  726. return r;
  727. }
  728. for (i = 0; i < parser->num_ibs; i++)
  729. trace_amdgpu_cs(parser, i);
  730. r = amdgpu_cs_ib_vm_chunk(adev, parser);
  731. return r;
  732. }
  733. static struct amdgpu_ring *amdgpu_cs_parser_get_ring(
  734. struct amdgpu_device *adev,
  735. struct amdgpu_cs_parser *parser)
  736. {
  737. int i, r;
  738. struct amdgpu_cs_chunk *chunk;
  739. struct drm_amdgpu_cs_chunk_ib *chunk_ib;
  740. struct amdgpu_ring *ring;
  741. for (i = 0; i < parser->nchunks; i++) {
  742. chunk = &parser->chunks[i];
  743. chunk_ib = (struct drm_amdgpu_cs_chunk_ib *)chunk->kdata;
  744. if (chunk->chunk_id != AMDGPU_CHUNK_ID_IB)
  745. continue;
  746. r = amdgpu_cs_get_ring(adev, chunk_ib->ip_type,
  747. chunk_ib->ip_instance, chunk_ib->ring,
  748. &ring);
  749. if (r)
  750. return NULL;
  751. break;
  752. }
  753. return ring;
  754. }
  755. int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
  756. {
  757. struct amdgpu_device *adev = dev->dev_private;
  758. union drm_amdgpu_cs *cs = data;
  759. struct amdgpu_cs_parser *parser;
  760. int r;
  761. down_read(&adev->exclusive_lock);
  762. if (!adev->accel_working) {
  763. up_read(&adev->exclusive_lock);
  764. return -EBUSY;
  765. }
  766. parser = amdgpu_cs_parser_create(adev, filp, NULL, NULL, 0);
  767. if (!parser)
  768. return -ENOMEM;
  769. r = amdgpu_cs_parser_init(parser, data);
  770. if (r) {
  771. DRM_ERROR("Failed to initialize parser !\n");
  772. amdgpu_cs_parser_fini(parser, r, false);
  773. up_read(&adev->exclusive_lock);
  774. r = amdgpu_cs_handle_lockup(adev, r);
  775. return r;
  776. }
  777. if (amdgpu_enable_scheduler && parser->num_ibs) {
  778. struct amdgpu_ring * ring =
  779. amdgpu_cs_parser_get_ring(adev, parser);
  780. r = amdgpu_cs_parser_prepare_job(parser);
  781. if (r)
  782. goto out;
  783. parser->ring = ring;
  784. parser->free_job = amdgpu_cs_parser_free_job;
  785. mutex_lock(&parser->job_lock);
  786. r = amd_sched_push_job(ring->scheduler,
  787. &parser->ctx->rings[ring->idx].entity,
  788. parser,
  789. &parser->s_fence);
  790. if (r) {
  791. mutex_unlock(&parser->job_lock);
  792. goto out;
  793. }
  794. parser->ibs[parser->num_ibs - 1].sequence =
  795. amdgpu_ctx_add_fence(parser->ctx, ring,
  796. &parser->s_fence->base,
  797. parser->s_fence->v_seq);
  798. cs->out.handle = parser->s_fence->v_seq;
  799. list_sort(NULL, &parser->validated, cmp_size_smaller_first);
  800. ttm_eu_fence_buffer_objects(&parser->ticket,
  801. &parser->validated,
  802. &parser->s_fence->base);
  803. mutex_unlock(&parser->job_lock);
  804. up_read(&adev->exclusive_lock);
  805. return 0;
  806. }
  807. r = amdgpu_cs_parser_prepare_job(parser);
  808. if (r)
  809. goto out;
  810. cs->out.handle = parser->ibs[parser->num_ibs - 1].sequence;
  811. out:
  812. amdgpu_cs_parser_fini(parser, r, true);
  813. up_read(&adev->exclusive_lock);
  814. r = amdgpu_cs_handle_lockup(adev, r);
  815. return r;
  816. }
  817. /**
  818. * amdgpu_cs_wait_ioctl - wait for a command submission to finish
  819. *
  820. * @dev: drm device
  821. * @data: data from userspace
  822. * @filp: file private
  823. *
  824. * Wait for the command submission identified by handle to finish.
  825. */
  826. int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data,
  827. struct drm_file *filp)
  828. {
  829. union drm_amdgpu_wait_cs *wait = data;
  830. struct amdgpu_device *adev = dev->dev_private;
  831. unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout);
  832. struct amdgpu_ring *ring = NULL;
  833. struct amdgpu_ctx *ctx;
  834. struct fence *fence;
  835. long r;
  836. r = amdgpu_cs_get_ring(adev, wait->in.ip_type, wait->in.ip_instance,
  837. wait->in.ring, &ring);
  838. if (r)
  839. return r;
  840. ctx = amdgpu_ctx_get(filp->driver_priv, wait->in.ctx_id);
  841. if (ctx == NULL)
  842. return -EINVAL;
  843. fence = amdgpu_ctx_get_fence(ctx, ring, wait->in.handle);
  844. if (IS_ERR(fence))
  845. r = PTR_ERR(fence);
  846. else if (fence) {
  847. r = fence_wait_timeout(fence, true, timeout);
  848. fence_put(fence);
  849. } else
  850. r = 1;
  851. amdgpu_ctx_put(ctx);
  852. if (r < 0)
  853. return r;
  854. memset(wait, 0, sizeof(*wait));
  855. wait->out.status = (r == 0);
  856. return 0;
  857. }
  858. /**
  859. * amdgpu_cs_find_bo_va - find bo_va for VM address
  860. *
  861. * @parser: command submission parser context
  862. * @addr: VM address
  863. * @bo: resulting BO of the mapping found
  864. *
  865. * Search the buffer objects in the command submission context for a certain
  866. * virtual memory address. Returns allocation structure when found, NULL
  867. * otherwise.
  868. */
  869. struct amdgpu_bo_va_mapping *
  870. amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
  871. uint64_t addr, struct amdgpu_bo **bo)
  872. {
  873. struct amdgpu_bo_list_entry *reloc;
  874. struct amdgpu_bo_va_mapping *mapping;
  875. addr /= AMDGPU_GPU_PAGE_SIZE;
  876. list_for_each_entry(reloc, &parser->validated, tv.head) {
  877. if (!reloc->bo_va)
  878. continue;
  879. list_for_each_entry(mapping, &reloc->bo_va->valids, list) {
  880. if (mapping->it.start > addr ||
  881. addr > mapping->it.last)
  882. continue;
  883. *bo = reloc->bo_va->bo;
  884. return mapping;
  885. }
  886. list_for_each_entry(mapping, &reloc->bo_va->invalids, list) {
  887. if (mapping->it.start > addr ||
  888. addr > mapping->it.last)
  889. continue;
  890. *bo = reloc->bo_va->bo;
  891. return mapping;
  892. }
  893. }
  894. return NULL;
  895. }