lpass-cpu.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505
  1. /*
  2. * Copyright (c) 2010-2011,2013-2015 The Linux Foundation. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 and
  6. * only version 2 as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * lpass-cpu.c -- ALSA SoC CPU DAI driver for QTi LPASS
  14. */
  15. #include <linux/clk.h>
  16. #include <linux/kernel.h>
  17. #include <linux/module.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/platform_device.h>
  21. #include <sound/pcm.h>
  22. #include <sound/pcm_params.h>
  23. #include <linux/regmap.h>
  24. #include <sound/soc.h>
  25. #include <sound/soc-dai.h>
  26. #include "lpass-lpaif-reg.h"
  27. #include "lpass.h"
  28. static int lpass_cpu_daiops_set_sysclk(struct snd_soc_dai *dai, int clk_id,
  29. unsigned int freq, int dir)
  30. {
  31. struct lpass_data *drvdata = snd_soc_dai_get_drvdata(dai);
  32. int ret;
  33. if (IS_ERR(drvdata->mi2s_osr_clk[dai->driver->id]))
  34. return 0;
  35. ret = clk_set_rate(drvdata->mi2s_osr_clk[dai->driver->id], freq);
  36. if (ret)
  37. dev_err(dai->dev, "%s() error setting mi2s osrclk to %u: %d\n",
  38. __func__, freq, ret);
  39. return ret;
  40. }
  41. static int lpass_cpu_daiops_startup(struct snd_pcm_substream *substream,
  42. struct snd_soc_dai *dai)
  43. {
  44. struct lpass_data *drvdata = snd_soc_dai_get_drvdata(dai);
  45. int ret;
  46. if (!IS_ERR(drvdata->mi2s_osr_clk[dai->driver->id])) {
  47. ret = clk_prepare_enable(
  48. drvdata->mi2s_osr_clk[dai->driver->id]);
  49. if (ret) {
  50. dev_err(dai->dev, "%s() error in enabling mi2s osr clk: %d\n",
  51. __func__, ret);
  52. return ret;
  53. }
  54. }
  55. ret = clk_prepare_enable(drvdata->mi2s_bit_clk[dai->driver->id]);
  56. if (ret) {
  57. dev_err(dai->dev, "%s() error in enabling mi2s bit clk: %d\n",
  58. __func__, ret);
  59. if (!IS_ERR(drvdata->mi2s_osr_clk[dai->driver->id]))
  60. clk_disable_unprepare(
  61. drvdata->mi2s_osr_clk[dai->driver->id]);
  62. return ret;
  63. }
  64. return 0;
  65. }
  66. static void lpass_cpu_daiops_shutdown(struct snd_pcm_substream *substream,
  67. struct snd_soc_dai *dai)
  68. {
  69. struct lpass_data *drvdata = snd_soc_dai_get_drvdata(dai);
  70. clk_disable_unprepare(drvdata->mi2s_bit_clk[dai->driver->id]);
  71. if (!IS_ERR(drvdata->mi2s_osr_clk[dai->driver->id]))
  72. clk_disable_unprepare(drvdata->mi2s_osr_clk[dai->driver->id]);
  73. }
  74. static int lpass_cpu_daiops_hw_params(struct snd_pcm_substream *substream,
  75. struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
  76. {
  77. struct lpass_data *drvdata = snd_soc_dai_get_drvdata(dai);
  78. snd_pcm_format_t format = params_format(params);
  79. unsigned int channels = params_channels(params);
  80. unsigned int rate = params_rate(params);
  81. unsigned int regval;
  82. int bitwidth, ret;
  83. bitwidth = snd_pcm_format_width(format);
  84. if (bitwidth < 0) {
  85. dev_err(dai->dev, "%s() invalid bit width given: %d\n",
  86. __func__, bitwidth);
  87. return bitwidth;
  88. }
  89. regval = LPAIF_I2SCTL_LOOPBACK_DISABLE |
  90. LPAIF_I2SCTL_WSSRC_INTERNAL;
  91. switch (bitwidth) {
  92. case 16:
  93. regval |= LPAIF_I2SCTL_BITWIDTH_16;
  94. break;
  95. case 24:
  96. regval |= LPAIF_I2SCTL_BITWIDTH_24;
  97. break;
  98. case 32:
  99. regval |= LPAIF_I2SCTL_BITWIDTH_32;
  100. break;
  101. default:
  102. dev_err(dai->dev, "%s() invalid bitwidth given: %d\n",
  103. __func__, bitwidth);
  104. return -EINVAL;
  105. }
  106. switch (channels) {
  107. case 1:
  108. regval |= LPAIF_I2SCTL_SPKMODE_SD0;
  109. regval |= LPAIF_I2SCTL_SPKMONO_MONO;
  110. break;
  111. case 2:
  112. regval |= LPAIF_I2SCTL_SPKMODE_SD0;
  113. regval |= LPAIF_I2SCTL_SPKMONO_STEREO;
  114. break;
  115. case 4:
  116. regval |= LPAIF_I2SCTL_SPKMODE_QUAD01;
  117. regval |= LPAIF_I2SCTL_SPKMONO_STEREO;
  118. break;
  119. case 6:
  120. regval |= LPAIF_I2SCTL_SPKMODE_6CH;
  121. regval |= LPAIF_I2SCTL_SPKMONO_STEREO;
  122. break;
  123. case 8:
  124. regval |= LPAIF_I2SCTL_SPKMODE_8CH;
  125. regval |= LPAIF_I2SCTL_SPKMONO_STEREO;
  126. break;
  127. default:
  128. dev_err(dai->dev, "%s() invalid channels given: %u\n",
  129. __func__, channels);
  130. return -EINVAL;
  131. }
  132. ret = regmap_write(drvdata->lpaif_map,
  133. LPAIF_I2SCTL_REG(drvdata->variant, dai->driver->id),
  134. regval);
  135. if (ret) {
  136. dev_err(dai->dev, "%s() error writing to i2sctl reg: %d\n",
  137. __func__, ret);
  138. return ret;
  139. }
  140. ret = clk_set_rate(drvdata->mi2s_bit_clk[dai->driver->id],
  141. rate * bitwidth * 2);
  142. if (ret) {
  143. dev_err(dai->dev, "%s() error setting mi2s bitclk to %u: %d\n",
  144. __func__, rate * bitwidth * 2, ret);
  145. return ret;
  146. }
  147. return 0;
  148. }
  149. static int lpass_cpu_daiops_hw_free(struct snd_pcm_substream *substream,
  150. struct snd_soc_dai *dai)
  151. {
  152. struct lpass_data *drvdata = snd_soc_dai_get_drvdata(dai);
  153. int ret;
  154. ret = regmap_write(drvdata->lpaif_map,
  155. LPAIF_I2SCTL_REG(drvdata->variant, dai->driver->id),
  156. 0);
  157. if (ret)
  158. dev_err(dai->dev, "%s() error writing to i2sctl reg: %d\n",
  159. __func__, ret);
  160. return ret;
  161. }
  162. static int lpass_cpu_daiops_prepare(struct snd_pcm_substream *substream,
  163. struct snd_soc_dai *dai)
  164. {
  165. struct lpass_data *drvdata = snd_soc_dai_get_drvdata(dai);
  166. int ret;
  167. ret = regmap_update_bits(drvdata->lpaif_map,
  168. LPAIF_I2SCTL_REG(drvdata->variant, dai->driver->id),
  169. LPAIF_I2SCTL_SPKEN_MASK, LPAIF_I2SCTL_SPKEN_ENABLE);
  170. if (ret)
  171. dev_err(dai->dev, "%s() error writing to i2sctl reg: %d\n",
  172. __func__, ret);
  173. return ret;
  174. }
  175. static int lpass_cpu_daiops_trigger(struct snd_pcm_substream *substream,
  176. int cmd, struct snd_soc_dai *dai)
  177. {
  178. struct lpass_data *drvdata = snd_soc_dai_get_drvdata(dai);
  179. int ret = -EINVAL;
  180. switch (cmd) {
  181. case SNDRV_PCM_TRIGGER_START:
  182. case SNDRV_PCM_TRIGGER_RESUME:
  183. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  184. ret = regmap_update_bits(drvdata->lpaif_map,
  185. LPAIF_I2SCTL_REG(drvdata->variant,
  186. dai->driver->id),
  187. LPAIF_I2SCTL_SPKEN_MASK,
  188. LPAIF_I2SCTL_SPKEN_ENABLE);
  189. if (ret)
  190. dev_err(dai->dev, "%s() error writing to i2sctl reg: %d\n",
  191. __func__, ret);
  192. break;
  193. case SNDRV_PCM_TRIGGER_STOP:
  194. case SNDRV_PCM_TRIGGER_SUSPEND:
  195. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  196. ret = regmap_update_bits(drvdata->lpaif_map,
  197. LPAIF_I2SCTL_REG(drvdata->variant,
  198. dai->driver->id),
  199. LPAIF_I2SCTL_SPKEN_MASK,
  200. LPAIF_I2SCTL_SPKEN_DISABLE);
  201. if (ret)
  202. dev_err(dai->dev, "%s() error writing to i2sctl reg: %d\n",
  203. __func__, ret);
  204. break;
  205. }
  206. return ret;
  207. }
  208. const struct snd_soc_dai_ops asoc_qcom_lpass_cpu_dai_ops = {
  209. .set_sysclk = lpass_cpu_daiops_set_sysclk,
  210. .startup = lpass_cpu_daiops_startup,
  211. .shutdown = lpass_cpu_daiops_shutdown,
  212. .hw_params = lpass_cpu_daiops_hw_params,
  213. .hw_free = lpass_cpu_daiops_hw_free,
  214. .prepare = lpass_cpu_daiops_prepare,
  215. .trigger = lpass_cpu_daiops_trigger,
  216. };
  217. EXPORT_SYMBOL_GPL(asoc_qcom_lpass_cpu_dai_ops);
  218. int asoc_qcom_lpass_cpu_dai_probe(struct snd_soc_dai *dai)
  219. {
  220. struct lpass_data *drvdata = snd_soc_dai_get_drvdata(dai);
  221. int ret;
  222. /* ensure audio hardware is disabled */
  223. ret = regmap_write(drvdata->lpaif_map,
  224. LPAIF_I2SCTL_REG(drvdata->variant, dai->driver->id), 0);
  225. if (ret)
  226. dev_err(dai->dev, "%s() error writing to i2sctl reg: %d\n",
  227. __func__, ret);
  228. return ret;
  229. }
  230. EXPORT_SYMBOL_GPL(asoc_qcom_lpass_cpu_dai_probe);
  231. static const struct snd_soc_component_driver lpass_cpu_comp_driver = {
  232. .name = "lpass-cpu",
  233. };
  234. static bool lpass_cpu_regmap_writeable(struct device *dev, unsigned int reg)
  235. {
  236. struct lpass_data *drvdata = dev_get_drvdata(dev);
  237. struct lpass_variant *v = drvdata->variant;
  238. int i;
  239. for (i = 0; i < v->i2s_ports; ++i)
  240. if (reg == LPAIF_I2SCTL_REG(v, i))
  241. return true;
  242. for (i = 0; i < v->irq_ports; ++i) {
  243. if (reg == LPAIF_IRQEN_REG(v, i))
  244. return true;
  245. if (reg == LPAIF_IRQCLEAR_REG(v, i))
  246. return true;
  247. }
  248. for (i = 0; i < v->rdma_channels; ++i) {
  249. if (reg == LPAIF_RDMACTL_REG(v, i))
  250. return true;
  251. if (reg == LPAIF_RDMABASE_REG(v, i))
  252. return true;
  253. if (reg == LPAIF_RDMABUFF_REG(v, i))
  254. return true;
  255. if (reg == LPAIF_RDMAPER_REG(v, i))
  256. return true;
  257. }
  258. return false;
  259. }
  260. static bool lpass_cpu_regmap_readable(struct device *dev, unsigned int reg)
  261. {
  262. struct lpass_data *drvdata = dev_get_drvdata(dev);
  263. struct lpass_variant *v = drvdata->variant;
  264. int i;
  265. for (i = 0; i < v->i2s_ports; ++i)
  266. if (reg == LPAIF_I2SCTL_REG(v, i))
  267. return true;
  268. for (i = 0; i < v->irq_ports; ++i) {
  269. if (reg == LPAIF_IRQEN_REG(v, i))
  270. return true;
  271. if (reg == LPAIF_IRQSTAT_REG(v, i))
  272. return true;
  273. }
  274. for (i = 0; i < v->rdma_channels; ++i) {
  275. if (reg == LPAIF_RDMACTL_REG(v, i))
  276. return true;
  277. if (reg == LPAIF_RDMABASE_REG(v, i))
  278. return true;
  279. if (reg == LPAIF_RDMABUFF_REG(v, i))
  280. return true;
  281. if (reg == LPAIF_RDMACURR_REG(v, i))
  282. return true;
  283. if (reg == LPAIF_RDMAPER_REG(v, i))
  284. return true;
  285. }
  286. return false;
  287. }
  288. static bool lpass_cpu_regmap_volatile(struct device *dev, unsigned int reg)
  289. {
  290. struct lpass_data *drvdata = dev_get_drvdata(dev);
  291. struct lpass_variant *v = drvdata->variant;
  292. int i;
  293. for (i = 0; i < v->irq_ports; ++i)
  294. if (reg == LPAIF_IRQSTAT_REG(v, i))
  295. return true;
  296. for (i = 0; i < v->rdma_channels; ++i)
  297. if (reg == LPAIF_RDMACURR_REG(v, i))
  298. return true;
  299. return false;
  300. }
  301. static struct regmap_config lpass_cpu_regmap_config = {
  302. .reg_bits = 32,
  303. .reg_stride = 4,
  304. .val_bits = 32,
  305. .writeable_reg = lpass_cpu_regmap_writeable,
  306. .readable_reg = lpass_cpu_regmap_readable,
  307. .volatile_reg = lpass_cpu_regmap_volatile,
  308. .cache_type = REGCACHE_FLAT,
  309. };
  310. int asoc_qcom_lpass_cpu_platform_probe(struct platform_device *pdev)
  311. {
  312. struct lpass_data *drvdata;
  313. struct device_node *dsp_of_node;
  314. struct resource *res;
  315. struct lpass_variant *variant;
  316. struct device *dev = &pdev->dev;
  317. const struct of_device_id *match;
  318. char clk_name[16];
  319. int ret, i, dai_id;
  320. dsp_of_node = of_parse_phandle(pdev->dev.of_node, "qcom,adsp", 0);
  321. if (dsp_of_node) {
  322. dev_err(&pdev->dev, "%s() DSP exists and holds audio resources\n",
  323. __func__);
  324. return -EBUSY;
  325. }
  326. drvdata = devm_kzalloc(&pdev->dev, sizeof(struct lpass_data),
  327. GFP_KERNEL);
  328. if (!drvdata)
  329. return -ENOMEM;
  330. platform_set_drvdata(pdev, drvdata);
  331. match = of_match_device(dev->driver->of_match_table, dev);
  332. if (!match || !match->data)
  333. return -EINVAL;
  334. drvdata->variant = (struct lpass_variant *)match->data;
  335. variant = drvdata->variant;
  336. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "lpass-lpaif");
  337. drvdata->lpaif = devm_ioremap_resource(&pdev->dev, res);
  338. if (IS_ERR((void const __force *)drvdata->lpaif)) {
  339. dev_err(&pdev->dev, "%s() error mapping reg resource: %ld\n",
  340. __func__,
  341. PTR_ERR((void const __force *)drvdata->lpaif));
  342. return PTR_ERR((void const __force *)drvdata->lpaif);
  343. }
  344. lpass_cpu_regmap_config.max_register = LPAIF_RDMAPER_REG(variant,
  345. variant->rdma_channels);
  346. drvdata->lpaif_map = devm_regmap_init_mmio(&pdev->dev, drvdata->lpaif,
  347. &lpass_cpu_regmap_config);
  348. if (IS_ERR(drvdata->lpaif_map)) {
  349. dev_err(&pdev->dev, "%s() error initializing regmap: %ld\n",
  350. __func__, PTR_ERR(drvdata->lpaif_map));
  351. return PTR_ERR(drvdata->lpaif_map);
  352. }
  353. if (variant->init)
  354. variant->init(pdev);
  355. for (i = 0; i < variant->num_dai; i++) {
  356. dai_id = variant->dai_driver[i].id;
  357. if (variant->num_dai > 1)
  358. sprintf(clk_name, "mi2s-osr-clk%d", i);
  359. else
  360. sprintf(clk_name, "mi2s-osr-clk");
  361. drvdata->mi2s_osr_clk[dai_id] = devm_clk_get(&pdev->dev,
  362. clk_name);
  363. if (IS_ERR(drvdata->mi2s_osr_clk[dai_id])) {
  364. dev_warn(&pdev->dev,
  365. "%s() error getting mi2s-osr-clk: %ld\n",
  366. __func__,
  367. PTR_ERR(drvdata->mi2s_osr_clk[dai_id]));
  368. }
  369. if (variant->num_dai > 1)
  370. sprintf(clk_name, "mi2s-bit-clk%d", i);
  371. else
  372. sprintf(clk_name, "mi2s-bit-clk");
  373. drvdata->mi2s_bit_clk[dai_id] = devm_clk_get(&pdev->dev,
  374. clk_name);
  375. if (IS_ERR(drvdata->mi2s_bit_clk[dai_id])) {
  376. dev_err(&pdev->dev,
  377. "%s() error getting mi2s-bit-clk: %ld\n",
  378. __func__, PTR_ERR(drvdata->mi2s_bit_clk[i]));
  379. return PTR_ERR(drvdata->mi2s_bit_clk[dai_id]);
  380. }
  381. }
  382. drvdata->ahbix_clk = devm_clk_get(&pdev->dev, "ahbix-clk");
  383. if (IS_ERR(drvdata->ahbix_clk)) {
  384. dev_err(&pdev->dev, "%s() error getting ahbix-clk: %ld\n",
  385. __func__, PTR_ERR(drvdata->ahbix_clk));
  386. return PTR_ERR(drvdata->ahbix_clk);
  387. }
  388. ret = clk_set_rate(drvdata->ahbix_clk, LPASS_AHBIX_CLOCK_FREQUENCY);
  389. if (ret) {
  390. dev_err(&pdev->dev, "%s() error setting rate on ahbix_clk: %d\n",
  391. __func__, ret);
  392. return ret;
  393. }
  394. dev_dbg(&pdev->dev, "%s() set ahbix_clk rate to %lu\n", __func__,
  395. clk_get_rate(drvdata->ahbix_clk));
  396. ret = clk_prepare_enable(drvdata->ahbix_clk);
  397. if (ret) {
  398. dev_err(&pdev->dev, "%s() error enabling ahbix_clk: %d\n",
  399. __func__, ret);
  400. return ret;
  401. }
  402. ret = devm_snd_soc_register_component(&pdev->dev,
  403. &lpass_cpu_comp_driver,
  404. variant->dai_driver,
  405. variant->num_dai);
  406. if (ret) {
  407. dev_err(&pdev->dev, "%s() error registering cpu driver: %d\n",
  408. __func__, ret);
  409. goto err_clk;
  410. }
  411. ret = asoc_qcom_lpass_platform_register(pdev);
  412. if (ret) {
  413. dev_err(&pdev->dev, "%s() error registering platform driver: %d\n",
  414. __func__, ret);
  415. goto err_clk;
  416. }
  417. return 0;
  418. err_clk:
  419. clk_disable_unprepare(drvdata->ahbix_clk);
  420. return ret;
  421. }
  422. EXPORT_SYMBOL_GPL(asoc_qcom_lpass_cpu_platform_probe);
  423. int asoc_qcom_lpass_cpu_platform_remove(struct platform_device *pdev)
  424. {
  425. struct lpass_data *drvdata = platform_get_drvdata(pdev);
  426. if (drvdata->variant->exit)
  427. drvdata->variant->exit(pdev);
  428. clk_disable_unprepare(drvdata->ahbix_clk);
  429. return 0;
  430. }
  431. EXPORT_SYMBOL_GPL(asoc_qcom_lpass_cpu_platform_remove);