skl-tplg-interface.h 2.3 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788
  1. /*
  2. * skl-tplg-interface.h - Intel DSP FW private data interface
  3. *
  4. * Copyright (C) 2015 Intel Corp
  5. * Author: Jeeja KP <jeeja.kp@intel.com>
  6. * Nilofer, Samreen <samreen.nilofer@intel.com>
  7. * ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as version 2, as
  11. * published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. */
  18. #ifndef __HDA_TPLG_INTERFACE_H__
  19. #define __HDA_TPLG_INTERFACE_H__
  20. /**
  21. * enum skl_ch_cfg - channel configuration
  22. *
  23. * @SKL_CH_CFG_MONO: One channel only
  24. * @SKL_CH_CFG_STEREO: L & R
  25. * @SKL_CH_CFG_2_1: L, R & LFE
  26. * @SKL_CH_CFG_3_0: L, C & R
  27. * @SKL_CH_CFG_3_1: L, C, R & LFE
  28. * @SKL_CH_CFG_QUATRO: L, R, Ls & Rs
  29. * @SKL_CH_CFG_4_0: L, C, R & Cs
  30. * @SKL_CH_CFG_5_0: L, C, R, Ls & Rs
  31. * @SKL_CH_CFG_5_1: L, C, R, Ls, Rs & LFE
  32. * @SKL_CH_CFG_DUAL_MONO: One channel replicated in two
  33. * @SKL_CH_CFG_I2S_DUAL_STEREO_0: Stereo(L,R) in 4 slots, 1st stream:[ L, R, -, - ]
  34. * @SKL_CH_CFG_I2S_DUAL_STEREO_1: Stereo(L,R) in 4 slots, 2nd stream:[ -, -, L, R ]
  35. * @SKL_CH_CFG_INVALID: Invalid
  36. */
  37. enum skl_ch_cfg {
  38. SKL_CH_CFG_MONO = 0,
  39. SKL_CH_CFG_STEREO = 1,
  40. SKL_CH_CFG_2_1 = 2,
  41. SKL_CH_CFG_3_0 = 3,
  42. SKL_CH_CFG_3_1 = 4,
  43. SKL_CH_CFG_QUATRO = 5,
  44. SKL_CH_CFG_4_0 = 6,
  45. SKL_CH_CFG_5_0 = 7,
  46. SKL_CH_CFG_5_1 = 8,
  47. SKL_CH_CFG_DUAL_MONO = 9,
  48. SKL_CH_CFG_I2S_DUAL_STEREO_0 = 10,
  49. SKL_CH_CFG_I2S_DUAL_STEREO_1 = 11,
  50. SKL_CH_CFG_INVALID
  51. };
  52. enum skl_module_type {
  53. SKL_MODULE_TYPE_MIXER = 0,
  54. SKL_MODULE_TYPE_COPIER,
  55. SKL_MODULE_TYPE_UPDWMIX,
  56. SKL_MODULE_TYPE_SRCINT
  57. };
  58. enum skl_core_affinity {
  59. SKL_AFFINITY_CORE_0 = 0,
  60. SKL_AFFINITY_CORE_1,
  61. SKL_AFFINITY_CORE_MAX
  62. };
  63. enum skl_pipe_conn_type {
  64. SKL_PIPE_CONN_TYPE_NONE = 0,
  65. SKL_PIPE_CONN_TYPE_FE,
  66. SKL_PIPE_CONN_TYPE_BE
  67. };
  68. enum skl_hw_conn_type {
  69. SKL_CONN_NONE = 0,
  70. SKL_CONN_SOURCE = 1,
  71. SKL_CONN_SINK = 2
  72. };
  73. enum skl_dev_type {
  74. SKL_DEVICE_BT = 0x0,
  75. SKL_DEVICE_DMIC = 0x1,
  76. SKL_DEVICE_I2S = 0x2,
  77. SKL_DEVICE_SLIMBUS = 0x3,
  78. SKL_DEVICE_HDALINK = 0x4,
  79. SKL_DEVICE_NONE
  80. };
  81. #endif