bcm2835-i2s.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880
  1. /*
  2. * ALSA SoC I2S Audio Layer for Broadcom BCM2835 SoC
  3. *
  4. * Author: Florian Meier <florian.meier@koalo.de>
  5. * Copyright 2013
  6. *
  7. * Based on
  8. * Raspberry Pi PCM I2S ALSA Driver
  9. * Copyright (c) by Phil Poole 2013
  10. *
  11. * ALSA SoC I2S (McBSP) Audio Layer for TI DAVINCI processor
  12. * Vladimir Barinov, <vbarinov@embeddedalley.com>
  13. * Copyright (C) 2007 MontaVista Software, Inc., <source@mvista.com>
  14. *
  15. * OMAP ALSA SoC DAI driver using McBSP port
  16. * Copyright (C) 2008 Nokia Corporation
  17. * Contact: Jarkko Nikula <jarkko.nikula@bitmer.com>
  18. * Peter Ujfalusi <peter.ujfalusi@ti.com>
  19. *
  20. * Freescale SSI ALSA SoC Digital Audio Interface (DAI) driver
  21. * Author: Timur Tabi <timur@freescale.com>
  22. * Copyright 2007-2010 Freescale Semiconductor, Inc.
  23. *
  24. * This program is free software; you can redistribute it and/or
  25. * modify it under the terms of the GNU General Public License
  26. * version 2 as published by the Free Software Foundation.
  27. *
  28. * This program is distributed in the hope that it will be useful, but
  29. * WITHOUT ANY WARRANTY; without even the implied warranty of
  30. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  31. * General Public License for more details.
  32. */
  33. #include <linux/init.h>
  34. #include <linux/module.h>
  35. #include <linux/device.h>
  36. #include <linux/slab.h>
  37. #include <linux/delay.h>
  38. #include <linux/io.h>
  39. #include <linux/clk.h>
  40. #include <sound/core.h>
  41. #include <sound/pcm.h>
  42. #include <sound/pcm_params.h>
  43. #include <sound/initval.h>
  44. #include <sound/soc.h>
  45. #include <sound/dmaengine_pcm.h>
  46. /* Clock registers */
  47. #define BCM2835_CLK_PCMCTL_REG 0x00
  48. #define BCM2835_CLK_PCMDIV_REG 0x04
  49. /* Clock register settings */
  50. #define BCM2835_CLK_PASSWD (0x5a000000)
  51. #define BCM2835_CLK_PASSWD_MASK (0xff000000)
  52. #define BCM2835_CLK_MASH(v) ((v) << 9)
  53. #define BCM2835_CLK_FLIP BIT(8)
  54. #define BCM2835_CLK_BUSY BIT(7)
  55. #define BCM2835_CLK_KILL BIT(5)
  56. #define BCM2835_CLK_ENAB BIT(4)
  57. #define BCM2835_CLK_SRC(v) (v)
  58. #define BCM2835_CLK_SHIFT (12)
  59. #define BCM2835_CLK_DIVI(v) ((v) << BCM2835_CLK_SHIFT)
  60. #define BCM2835_CLK_DIVF(v) (v)
  61. #define BCM2835_CLK_DIVF_MASK (0xFFF)
  62. enum {
  63. BCM2835_CLK_MASH_0 = 0,
  64. BCM2835_CLK_MASH_1,
  65. BCM2835_CLK_MASH_2,
  66. BCM2835_CLK_MASH_3,
  67. };
  68. enum {
  69. BCM2835_CLK_SRC_GND = 0,
  70. BCM2835_CLK_SRC_OSC,
  71. BCM2835_CLK_SRC_DBG0,
  72. BCM2835_CLK_SRC_DBG1,
  73. BCM2835_CLK_SRC_PLLA,
  74. BCM2835_CLK_SRC_PLLC,
  75. BCM2835_CLK_SRC_PLLD,
  76. BCM2835_CLK_SRC_HDMI,
  77. };
  78. /* Most clocks are not useable (freq = 0) */
  79. static const unsigned int bcm2835_clk_freq[BCM2835_CLK_SRC_HDMI+1] = {
  80. [BCM2835_CLK_SRC_GND] = 0,
  81. [BCM2835_CLK_SRC_OSC] = 19200000,
  82. [BCM2835_CLK_SRC_DBG0] = 0,
  83. [BCM2835_CLK_SRC_DBG1] = 0,
  84. [BCM2835_CLK_SRC_PLLA] = 0,
  85. [BCM2835_CLK_SRC_PLLC] = 0,
  86. [BCM2835_CLK_SRC_PLLD] = 500000000,
  87. [BCM2835_CLK_SRC_HDMI] = 0,
  88. };
  89. /* I2S registers */
  90. #define BCM2835_I2S_CS_A_REG 0x00
  91. #define BCM2835_I2S_FIFO_A_REG 0x04
  92. #define BCM2835_I2S_MODE_A_REG 0x08
  93. #define BCM2835_I2S_RXC_A_REG 0x0c
  94. #define BCM2835_I2S_TXC_A_REG 0x10
  95. #define BCM2835_I2S_DREQ_A_REG 0x14
  96. #define BCM2835_I2S_INTEN_A_REG 0x18
  97. #define BCM2835_I2S_INTSTC_A_REG 0x1c
  98. #define BCM2835_I2S_GRAY_REG 0x20
  99. /* I2S register settings */
  100. #define BCM2835_I2S_STBY BIT(25)
  101. #define BCM2835_I2S_SYNC BIT(24)
  102. #define BCM2835_I2S_RXSEX BIT(23)
  103. #define BCM2835_I2S_RXF BIT(22)
  104. #define BCM2835_I2S_TXE BIT(21)
  105. #define BCM2835_I2S_RXD BIT(20)
  106. #define BCM2835_I2S_TXD BIT(19)
  107. #define BCM2835_I2S_RXR BIT(18)
  108. #define BCM2835_I2S_TXW BIT(17)
  109. #define BCM2835_I2S_CS_RXERR BIT(16)
  110. #define BCM2835_I2S_CS_TXERR BIT(15)
  111. #define BCM2835_I2S_RXSYNC BIT(14)
  112. #define BCM2835_I2S_TXSYNC BIT(13)
  113. #define BCM2835_I2S_DMAEN BIT(9)
  114. #define BCM2835_I2S_RXTHR(v) ((v) << 7)
  115. #define BCM2835_I2S_TXTHR(v) ((v) << 5)
  116. #define BCM2835_I2S_RXCLR BIT(4)
  117. #define BCM2835_I2S_TXCLR BIT(3)
  118. #define BCM2835_I2S_TXON BIT(2)
  119. #define BCM2835_I2S_RXON BIT(1)
  120. #define BCM2835_I2S_EN (1)
  121. #define BCM2835_I2S_CLKDIS BIT(28)
  122. #define BCM2835_I2S_PDMN BIT(27)
  123. #define BCM2835_I2S_PDME BIT(26)
  124. #define BCM2835_I2S_FRXP BIT(25)
  125. #define BCM2835_I2S_FTXP BIT(24)
  126. #define BCM2835_I2S_CLKM BIT(23)
  127. #define BCM2835_I2S_CLKI BIT(22)
  128. #define BCM2835_I2S_FSM BIT(21)
  129. #define BCM2835_I2S_FSI BIT(20)
  130. #define BCM2835_I2S_FLEN(v) ((v) << 10)
  131. #define BCM2835_I2S_FSLEN(v) (v)
  132. #define BCM2835_I2S_CHWEX BIT(15)
  133. #define BCM2835_I2S_CHEN BIT(14)
  134. #define BCM2835_I2S_CHPOS(v) ((v) << 4)
  135. #define BCM2835_I2S_CHWID(v) (v)
  136. #define BCM2835_I2S_CH1(v) ((v) << 16)
  137. #define BCM2835_I2S_CH2(v) (v)
  138. #define BCM2835_I2S_TX_PANIC(v) ((v) << 24)
  139. #define BCM2835_I2S_RX_PANIC(v) ((v) << 16)
  140. #define BCM2835_I2S_TX(v) ((v) << 8)
  141. #define BCM2835_I2S_RX(v) (v)
  142. #define BCM2835_I2S_INT_RXERR BIT(3)
  143. #define BCM2835_I2S_INT_TXERR BIT(2)
  144. #define BCM2835_I2S_INT_RXR BIT(1)
  145. #define BCM2835_I2S_INT_TXW BIT(0)
  146. /* I2S DMA interface */
  147. /* FIXME: Needs IOMMU support */
  148. #define BCM2835_VCMMU_SHIFT (0x7E000000 - 0x20000000)
  149. /* General device struct */
  150. struct bcm2835_i2s_dev {
  151. struct device *dev;
  152. struct snd_dmaengine_dai_dma_data dma_data[2];
  153. unsigned int fmt;
  154. unsigned int bclk_ratio;
  155. struct regmap *i2s_regmap;
  156. struct regmap *clk_regmap;
  157. };
  158. static void bcm2835_i2s_start_clock(struct bcm2835_i2s_dev *dev)
  159. {
  160. /* Start the clock if in master mode */
  161. unsigned int master = dev->fmt & SND_SOC_DAIFMT_MASTER_MASK;
  162. switch (master) {
  163. case SND_SOC_DAIFMT_CBS_CFS:
  164. case SND_SOC_DAIFMT_CBS_CFM:
  165. regmap_update_bits(dev->clk_regmap, BCM2835_CLK_PCMCTL_REG,
  166. BCM2835_CLK_PASSWD_MASK | BCM2835_CLK_ENAB,
  167. BCM2835_CLK_PASSWD | BCM2835_CLK_ENAB);
  168. break;
  169. default:
  170. break;
  171. }
  172. }
  173. static void bcm2835_i2s_stop_clock(struct bcm2835_i2s_dev *dev)
  174. {
  175. uint32_t clkreg;
  176. int timeout = 1000;
  177. /* Stop clock */
  178. regmap_update_bits(dev->clk_regmap, BCM2835_CLK_PCMCTL_REG,
  179. BCM2835_CLK_PASSWD_MASK | BCM2835_CLK_ENAB,
  180. BCM2835_CLK_PASSWD);
  181. /* Wait for the BUSY flag going down */
  182. while (--timeout) {
  183. regmap_read(dev->clk_regmap, BCM2835_CLK_PCMCTL_REG, &clkreg);
  184. if (!(clkreg & BCM2835_CLK_BUSY))
  185. break;
  186. }
  187. if (!timeout) {
  188. /* KILL the clock */
  189. dev_err(dev->dev, "I2S clock didn't stop. Kill the clock!\n");
  190. regmap_update_bits(dev->clk_regmap, BCM2835_CLK_PCMCTL_REG,
  191. BCM2835_CLK_KILL | BCM2835_CLK_PASSWD_MASK,
  192. BCM2835_CLK_KILL | BCM2835_CLK_PASSWD);
  193. }
  194. }
  195. static void bcm2835_i2s_clear_fifos(struct bcm2835_i2s_dev *dev,
  196. bool tx, bool rx)
  197. {
  198. int timeout = 1000;
  199. uint32_t syncval;
  200. uint32_t csreg;
  201. uint32_t i2s_active_state;
  202. uint32_t clkreg;
  203. uint32_t clk_active_state;
  204. uint32_t off;
  205. uint32_t clr;
  206. off = tx ? BCM2835_I2S_TXON : 0;
  207. off |= rx ? BCM2835_I2S_RXON : 0;
  208. clr = tx ? BCM2835_I2S_TXCLR : 0;
  209. clr |= rx ? BCM2835_I2S_RXCLR : 0;
  210. /* Backup the current state */
  211. regmap_read(dev->i2s_regmap, BCM2835_I2S_CS_A_REG, &csreg);
  212. i2s_active_state = csreg & (BCM2835_I2S_RXON | BCM2835_I2S_TXON);
  213. regmap_read(dev->clk_regmap, BCM2835_CLK_PCMCTL_REG, &clkreg);
  214. clk_active_state = clkreg & BCM2835_CLK_ENAB;
  215. /* Start clock if not running */
  216. if (!clk_active_state) {
  217. regmap_update_bits(dev->clk_regmap, BCM2835_CLK_PCMCTL_REG,
  218. BCM2835_CLK_PASSWD_MASK | BCM2835_CLK_ENAB,
  219. BCM2835_CLK_PASSWD | BCM2835_CLK_ENAB);
  220. }
  221. /* Stop I2S module */
  222. regmap_update_bits(dev->i2s_regmap, BCM2835_I2S_CS_A_REG, off, 0);
  223. /*
  224. * Clear the FIFOs
  225. * Requires at least 2 PCM clock cycles to take effect
  226. */
  227. regmap_update_bits(dev->i2s_regmap, BCM2835_I2S_CS_A_REG, clr, clr);
  228. /* Wait for 2 PCM clock cycles */
  229. /*
  230. * Toggle the SYNC flag. After 2 PCM clock cycles it can be read back
  231. * FIXME: This does not seem to work for slave mode!
  232. */
  233. regmap_read(dev->i2s_regmap, BCM2835_I2S_CS_A_REG, &syncval);
  234. syncval &= BCM2835_I2S_SYNC;
  235. regmap_update_bits(dev->i2s_regmap, BCM2835_I2S_CS_A_REG,
  236. BCM2835_I2S_SYNC, ~syncval);
  237. /* Wait for the SYNC flag changing it's state */
  238. while (--timeout) {
  239. regmap_read(dev->i2s_regmap, BCM2835_I2S_CS_A_REG, &csreg);
  240. if ((csreg & BCM2835_I2S_SYNC) != syncval)
  241. break;
  242. }
  243. if (!timeout)
  244. dev_err(dev->dev, "I2S SYNC error!\n");
  245. /* Stop clock if it was not running before */
  246. if (!clk_active_state)
  247. bcm2835_i2s_stop_clock(dev);
  248. /* Restore I2S state */
  249. regmap_update_bits(dev->i2s_regmap, BCM2835_I2S_CS_A_REG,
  250. BCM2835_I2S_RXON | BCM2835_I2S_TXON, i2s_active_state);
  251. }
  252. static int bcm2835_i2s_set_dai_fmt(struct snd_soc_dai *dai,
  253. unsigned int fmt)
  254. {
  255. struct bcm2835_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
  256. dev->fmt = fmt;
  257. return 0;
  258. }
  259. static int bcm2835_i2s_set_dai_bclk_ratio(struct snd_soc_dai *dai,
  260. unsigned int ratio)
  261. {
  262. struct bcm2835_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
  263. dev->bclk_ratio = ratio;
  264. return 0;
  265. }
  266. static int bcm2835_i2s_hw_params(struct snd_pcm_substream *substream,
  267. struct snd_pcm_hw_params *params,
  268. struct snd_soc_dai *dai)
  269. {
  270. struct bcm2835_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
  271. unsigned int sampling_rate = params_rate(params);
  272. unsigned int data_length, data_delay, bclk_ratio;
  273. unsigned int ch1pos, ch2pos, mode, format;
  274. unsigned int mash = BCM2835_CLK_MASH_1;
  275. unsigned int divi, divf, target_frequency;
  276. int clk_src = -1;
  277. unsigned int master = dev->fmt & SND_SOC_DAIFMT_MASTER_MASK;
  278. bool bit_master = (master == SND_SOC_DAIFMT_CBS_CFS
  279. || master == SND_SOC_DAIFMT_CBS_CFM);
  280. bool frame_master = (master == SND_SOC_DAIFMT_CBS_CFS
  281. || master == SND_SOC_DAIFMT_CBM_CFS);
  282. uint32_t csreg;
  283. /*
  284. * If a stream is already enabled,
  285. * the registers are already set properly.
  286. */
  287. regmap_read(dev->i2s_regmap, BCM2835_I2S_CS_A_REG, &csreg);
  288. if (csreg & (BCM2835_I2S_TXON | BCM2835_I2S_RXON))
  289. return 0;
  290. /*
  291. * Adjust the data length according to the format.
  292. * We prefill the half frame length with an integer
  293. * divider of 2400 as explained at the clock settings.
  294. * Maybe it is overwritten there, if the Integer mode
  295. * does not apply.
  296. */
  297. switch (params_format(params)) {
  298. case SNDRV_PCM_FORMAT_S16_LE:
  299. data_length = 16;
  300. bclk_ratio = 40;
  301. break;
  302. case SNDRV_PCM_FORMAT_S32_LE:
  303. data_length = 32;
  304. bclk_ratio = 80;
  305. break;
  306. default:
  307. return -EINVAL;
  308. }
  309. /* If bclk_ratio already set, use that one. */
  310. if (dev->bclk_ratio)
  311. bclk_ratio = dev->bclk_ratio;
  312. /*
  313. * Clock Settings
  314. *
  315. * The target frequency of the bit clock is
  316. * sampling rate * frame length
  317. *
  318. * Integer mode:
  319. * Sampling rates that are multiples of 8000 kHz
  320. * can be driven by the oscillator of 19.2 MHz
  321. * with an integer divider as long as the frame length
  322. * is an integer divider of 19200000/8000=2400 as set up above.
  323. * This is no longer possible if the sampling rate
  324. * is too high (e.g. 192 kHz), because the oscillator is too slow.
  325. *
  326. * MASH mode:
  327. * For all other sampling rates, it is not possible to
  328. * have an integer divider. Approximate the clock
  329. * with the MASH module that induces a slight frequency
  330. * variance. To minimize that it is best to have the fastest
  331. * clock here. That is PLLD with 500 MHz.
  332. */
  333. target_frequency = sampling_rate * bclk_ratio;
  334. clk_src = BCM2835_CLK_SRC_OSC;
  335. mash = BCM2835_CLK_MASH_0;
  336. if (bcm2835_clk_freq[clk_src] % target_frequency == 0
  337. && bit_master && frame_master) {
  338. divi = bcm2835_clk_freq[clk_src] / target_frequency;
  339. divf = 0;
  340. } else {
  341. uint64_t dividend;
  342. if (!dev->bclk_ratio) {
  343. /*
  344. * Overwrite bclk_ratio, because the
  345. * above trick is not needed or can
  346. * not be used.
  347. */
  348. bclk_ratio = 2 * data_length;
  349. }
  350. target_frequency = sampling_rate * bclk_ratio;
  351. clk_src = BCM2835_CLK_SRC_PLLD;
  352. mash = BCM2835_CLK_MASH_1;
  353. dividend = bcm2835_clk_freq[clk_src];
  354. dividend <<= BCM2835_CLK_SHIFT;
  355. do_div(dividend, target_frequency);
  356. divi = dividend >> BCM2835_CLK_SHIFT;
  357. divf = dividend & BCM2835_CLK_DIVF_MASK;
  358. }
  359. /* Set clock divider */
  360. regmap_write(dev->clk_regmap, BCM2835_CLK_PCMDIV_REG, BCM2835_CLK_PASSWD
  361. | BCM2835_CLK_DIVI(divi)
  362. | BCM2835_CLK_DIVF(divf));
  363. /* Setup clock, but don't start it yet */
  364. regmap_write(dev->clk_regmap, BCM2835_CLK_PCMCTL_REG, BCM2835_CLK_PASSWD
  365. | BCM2835_CLK_MASH(mash)
  366. | BCM2835_CLK_SRC(clk_src));
  367. /* Setup the frame format */
  368. format = BCM2835_I2S_CHEN;
  369. if (data_length > 24)
  370. format |= BCM2835_I2S_CHWEX;
  371. format |= BCM2835_I2S_CHWID((data_length-8)&0xf);
  372. switch (dev->fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  373. case SND_SOC_DAIFMT_I2S:
  374. data_delay = 1;
  375. break;
  376. default:
  377. /*
  378. * TODO
  379. * Others are possible but are not implemented at the moment.
  380. */
  381. dev_err(dev->dev, "%s:bad format\n", __func__);
  382. return -EINVAL;
  383. }
  384. ch1pos = data_delay;
  385. ch2pos = bclk_ratio / 2 + data_delay;
  386. switch (params_channels(params)) {
  387. case 2:
  388. format = BCM2835_I2S_CH1(format) | BCM2835_I2S_CH2(format);
  389. format |= BCM2835_I2S_CH1(BCM2835_I2S_CHPOS(ch1pos));
  390. format |= BCM2835_I2S_CH2(BCM2835_I2S_CHPOS(ch2pos));
  391. break;
  392. default:
  393. return -EINVAL;
  394. }
  395. /*
  396. * Set format for both streams.
  397. * We cannot set another frame length
  398. * (and therefore word length) anyway,
  399. * so the format will be the same.
  400. */
  401. regmap_write(dev->i2s_regmap, BCM2835_I2S_RXC_A_REG, format);
  402. regmap_write(dev->i2s_regmap, BCM2835_I2S_TXC_A_REG, format);
  403. /* Setup the I2S mode */
  404. mode = 0;
  405. if (data_length <= 16) {
  406. /*
  407. * Use frame packed mode (2 channels per 32 bit word)
  408. * We cannot set another frame length in the second stream
  409. * (and therefore word length) anyway,
  410. * so the format will be the same.
  411. */
  412. mode |= BCM2835_I2S_FTXP | BCM2835_I2S_FRXP;
  413. }
  414. mode |= BCM2835_I2S_FLEN(bclk_ratio - 1);
  415. mode |= BCM2835_I2S_FSLEN(bclk_ratio / 2);
  416. /* Master or slave? */
  417. switch (dev->fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  418. case SND_SOC_DAIFMT_CBS_CFS:
  419. /* CPU is master */
  420. break;
  421. case SND_SOC_DAIFMT_CBM_CFS:
  422. /*
  423. * CODEC is bit clock master
  424. * CPU is frame master
  425. */
  426. mode |= BCM2835_I2S_CLKM;
  427. break;
  428. case SND_SOC_DAIFMT_CBS_CFM:
  429. /*
  430. * CODEC is frame master
  431. * CPU is bit clock master
  432. */
  433. mode |= BCM2835_I2S_FSM;
  434. break;
  435. case SND_SOC_DAIFMT_CBM_CFM:
  436. /* CODEC is master */
  437. mode |= BCM2835_I2S_CLKM;
  438. mode |= BCM2835_I2S_FSM;
  439. break;
  440. default:
  441. dev_err(dev->dev, "%s:bad master\n", __func__);
  442. return -EINVAL;
  443. }
  444. /*
  445. * Invert clocks?
  446. *
  447. * The BCM approach seems to be inverted to the classical I2S approach.
  448. */
  449. switch (dev->fmt & SND_SOC_DAIFMT_INV_MASK) {
  450. case SND_SOC_DAIFMT_NB_NF:
  451. /* None. Therefore, both for BCM */
  452. mode |= BCM2835_I2S_CLKI;
  453. mode |= BCM2835_I2S_FSI;
  454. break;
  455. case SND_SOC_DAIFMT_IB_IF:
  456. /* Both. Therefore, none for BCM */
  457. break;
  458. case SND_SOC_DAIFMT_NB_IF:
  459. /*
  460. * Invert only frame sync. Therefore,
  461. * invert only bit clock for BCM
  462. */
  463. mode |= BCM2835_I2S_CLKI;
  464. break;
  465. case SND_SOC_DAIFMT_IB_NF:
  466. /*
  467. * Invert only bit clock. Therefore,
  468. * invert only frame sync for BCM
  469. */
  470. mode |= BCM2835_I2S_FSI;
  471. break;
  472. default:
  473. return -EINVAL;
  474. }
  475. regmap_write(dev->i2s_regmap, BCM2835_I2S_MODE_A_REG, mode);
  476. /* Setup the DMA parameters */
  477. regmap_update_bits(dev->i2s_regmap, BCM2835_I2S_CS_A_REG,
  478. BCM2835_I2S_RXTHR(1)
  479. | BCM2835_I2S_TXTHR(1)
  480. | BCM2835_I2S_DMAEN, 0xffffffff);
  481. regmap_update_bits(dev->i2s_regmap, BCM2835_I2S_DREQ_A_REG,
  482. BCM2835_I2S_TX_PANIC(0x10)
  483. | BCM2835_I2S_RX_PANIC(0x30)
  484. | BCM2835_I2S_TX(0x30)
  485. | BCM2835_I2S_RX(0x20), 0xffffffff);
  486. /* Clear FIFOs */
  487. bcm2835_i2s_clear_fifos(dev, true, true);
  488. return 0;
  489. }
  490. static int bcm2835_i2s_prepare(struct snd_pcm_substream *substream,
  491. struct snd_soc_dai *dai)
  492. {
  493. struct bcm2835_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
  494. uint32_t cs_reg;
  495. bcm2835_i2s_start_clock(dev);
  496. /*
  497. * Clear both FIFOs if the one that should be started
  498. * is not empty at the moment. This should only happen
  499. * after overrun. Otherwise, hw_params would have cleared
  500. * the FIFO.
  501. */
  502. regmap_read(dev->i2s_regmap, BCM2835_I2S_CS_A_REG, &cs_reg);
  503. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK
  504. && !(cs_reg & BCM2835_I2S_TXE))
  505. bcm2835_i2s_clear_fifos(dev, true, false);
  506. else if (substream->stream == SNDRV_PCM_STREAM_CAPTURE
  507. && (cs_reg & BCM2835_I2S_RXD))
  508. bcm2835_i2s_clear_fifos(dev, false, true);
  509. return 0;
  510. }
  511. static void bcm2835_i2s_stop(struct bcm2835_i2s_dev *dev,
  512. struct snd_pcm_substream *substream,
  513. struct snd_soc_dai *dai)
  514. {
  515. uint32_t mask;
  516. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
  517. mask = BCM2835_I2S_RXON;
  518. else
  519. mask = BCM2835_I2S_TXON;
  520. regmap_update_bits(dev->i2s_regmap,
  521. BCM2835_I2S_CS_A_REG, mask, 0);
  522. /* Stop also the clock when not SND_SOC_DAIFMT_CONT */
  523. if (!dai->active && !(dev->fmt & SND_SOC_DAIFMT_CONT))
  524. bcm2835_i2s_stop_clock(dev);
  525. }
  526. static int bcm2835_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
  527. struct snd_soc_dai *dai)
  528. {
  529. struct bcm2835_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
  530. uint32_t mask;
  531. switch (cmd) {
  532. case SNDRV_PCM_TRIGGER_START:
  533. case SNDRV_PCM_TRIGGER_RESUME:
  534. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  535. bcm2835_i2s_start_clock(dev);
  536. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
  537. mask = BCM2835_I2S_RXON;
  538. else
  539. mask = BCM2835_I2S_TXON;
  540. regmap_update_bits(dev->i2s_regmap,
  541. BCM2835_I2S_CS_A_REG, mask, mask);
  542. break;
  543. case SNDRV_PCM_TRIGGER_STOP:
  544. case SNDRV_PCM_TRIGGER_SUSPEND:
  545. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  546. bcm2835_i2s_stop(dev, substream, dai);
  547. break;
  548. default:
  549. return -EINVAL;
  550. }
  551. return 0;
  552. }
  553. static int bcm2835_i2s_startup(struct snd_pcm_substream *substream,
  554. struct snd_soc_dai *dai)
  555. {
  556. struct bcm2835_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
  557. if (dai->active)
  558. return 0;
  559. /* Should this still be running stop it */
  560. bcm2835_i2s_stop_clock(dev);
  561. /* Enable PCM block */
  562. regmap_update_bits(dev->i2s_regmap, BCM2835_I2S_CS_A_REG,
  563. BCM2835_I2S_EN, BCM2835_I2S_EN);
  564. /*
  565. * Disable STBY.
  566. * Requires at least 4 PCM clock cycles to take effect.
  567. */
  568. regmap_update_bits(dev->i2s_regmap, BCM2835_I2S_CS_A_REG,
  569. BCM2835_I2S_STBY, BCM2835_I2S_STBY);
  570. return 0;
  571. }
  572. static void bcm2835_i2s_shutdown(struct snd_pcm_substream *substream,
  573. struct snd_soc_dai *dai)
  574. {
  575. struct bcm2835_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
  576. bcm2835_i2s_stop(dev, substream, dai);
  577. /* If both streams are stopped, disable module and clock */
  578. if (dai->active)
  579. return;
  580. /* Disable the module */
  581. regmap_update_bits(dev->i2s_regmap, BCM2835_I2S_CS_A_REG,
  582. BCM2835_I2S_EN, 0);
  583. /*
  584. * Stopping clock is necessary, because stop does
  585. * not stop the clock when SND_SOC_DAIFMT_CONT
  586. */
  587. bcm2835_i2s_stop_clock(dev);
  588. }
  589. static const struct snd_soc_dai_ops bcm2835_i2s_dai_ops = {
  590. .startup = bcm2835_i2s_startup,
  591. .shutdown = bcm2835_i2s_shutdown,
  592. .prepare = bcm2835_i2s_prepare,
  593. .trigger = bcm2835_i2s_trigger,
  594. .hw_params = bcm2835_i2s_hw_params,
  595. .set_fmt = bcm2835_i2s_set_dai_fmt,
  596. .set_bclk_ratio = bcm2835_i2s_set_dai_bclk_ratio
  597. };
  598. static int bcm2835_i2s_dai_probe(struct snd_soc_dai *dai)
  599. {
  600. struct bcm2835_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
  601. snd_soc_dai_init_dma_data(dai,
  602. &dev->dma_data[SNDRV_PCM_STREAM_PLAYBACK],
  603. &dev->dma_data[SNDRV_PCM_STREAM_CAPTURE]);
  604. return 0;
  605. }
  606. static struct snd_soc_dai_driver bcm2835_i2s_dai = {
  607. .name = "bcm2835-i2s",
  608. .probe = bcm2835_i2s_dai_probe,
  609. .playback = {
  610. .channels_min = 2,
  611. .channels_max = 2,
  612. .rates = SNDRV_PCM_RATE_8000_192000,
  613. .formats = SNDRV_PCM_FMTBIT_S16_LE
  614. | SNDRV_PCM_FMTBIT_S32_LE
  615. },
  616. .capture = {
  617. .channels_min = 2,
  618. .channels_max = 2,
  619. .rates = SNDRV_PCM_RATE_8000_192000,
  620. .formats = SNDRV_PCM_FMTBIT_S16_LE
  621. | SNDRV_PCM_FMTBIT_S32_LE
  622. },
  623. .ops = &bcm2835_i2s_dai_ops,
  624. .symmetric_rates = 1
  625. };
  626. static bool bcm2835_i2s_volatile_reg(struct device *dev, unsigned int reg)
  627. {
  628. switch (reg) {
  629. case BCM2835_I2S_CS_A_REG:
  630. case BCM2835_I2S_FIFO_A_REG:
  631. case BCM2835_I2S_INTSTC_A_REG:
  632. case BCM2835_I2S_GRAY_REG:
  633. return true;
  634. default:
  635. return false;
  636. };
  637. }
  638. static bool bcm2835_i2s_precious_reg(struct device *dev, unsigned int reg)
  639. {
  640. switch (reg) {
  641. case BCM2835_I2S_FIFO_A_REG:
  642. return true;
  643. default:
  644. return false;
  645. };
  646. }
  647. static bool bcm2835_clk_volatile_reg(struct device *dev, unsigned int reg)
  648. {
  649. switch (reg) {
  650. case BCM2835_CLK_PCMCTL_REG:
  651. return true;
  652. default:
  653. return false;
  654. };
  655. }
  656. static const struct regmap_config bcm2835_regmap_config[] = {
  657. {
  658. .reg_bits = 32,
  659. .reg_stride = 4,
  660. .val_bits = 32,
  661. .max_register = BCM2835_I2S_GRAY_REG,
  662. .precious_reg = bcm2835_i2s_precious_reg,
  663. .volatile_reg = bcm2835_i2s_volatile_reg,
  664. .cache_type = REGCACHE_RBTREE,
  665. },
  666. {
  667. .reg_bits = 32,
  668. .reg_stride = 4,
  669. .val_bits = 32,
  670. .max_register = BCM2835_CLK_PCMDIV_REG,
  671. .volatile_reg = bcm2835_clk_volatile_reg,
  672. .cache_type = REGCACHE_RBTREE,
  673. },
  674. };
  675. static const struct snd_soc_component_driver bcm2835_i2s_component = {
  676. .name = "bcm2835-i2s-comp",
  677. };
  678. static int bcm2835_i2s_probe(struct platform_device *pdev)
  679. {
  680. struct bcm2835_i2s_dev *dev;
  681. int i;
  682. int ret;
  683. struct regmap *regmap[2];
  684. struct resource *mem[2];
  685. /* Request both ioareas */
  686. for (i = 0; i <= 1; i++) {
  687. void __iomem *base;
  688. mem[i] = platform_get_resource(pdev, IORESOURCE_MEM, i);
  689. base = devm_ioremap_resource(&pdev->dev, mem[i]);
  690. if (IS_ERR(base))
  691. return PTR_ERR(base);
  692. regmap[i] = devm_regmap_init_mmio(&pdev->dev, base,
  693. &bcm2835_regmap_config[i]);
  694. if (IS_ERR(regmap[i]))
  695. return PTR_ERR(regmap[i]);
  696. }
  697. dev = devm_kzalloc(&pdev->dev, sizeof(*dev),
  698. GFP_KERNEL);
  699. if (!dev)
  700. return -ENOMEM;
  701. dev->i2s_regmap = regmap[0];
  702. dev->clk_regmap = regmap[1];
  703. /* Set the DMA address */
  704. dev->dma_data[SNDRV_PCM_STREAM_PLAYBACK].addr =
  705. (dma_addr_t)mem[0]->start + BCM2835_I2S_FIFO_A_REG
  706. + BCM2835_VCMMU_SHIFT;
  707. dev->dma_data[SNDRV_PCM_STREAM_CAPTURE].addr =
  708. (dma_addr_t)mem[0]->start + BCM2835_I2S_FIFO_A_REG
  709. + BCM2835_VCMMU_SHIFT;
  710. /* Set the bus width */
  711. dev->dma_data[SNDRV_PCM_STREAM_PLAYBACK].addr_width =
  712. DMA_SLAVE_BUSWIDTH_4_BYTES;
  713. dev->dma_data[SNDRV_PCM_STREAM_CAPTURE].addr_width =
  714. DMA_SLAVE_BUSWIDTH_4_BYTES;
  715. /* Set burst */
  716. dev->dma_data[SNDRV_PCM_STREAM_PLAYBACK].maxburst = 2;
  717. dev->dma_data[SNDRV_PCM_STREAM_CAPTURE].maxburst = 2;
  718. /* BCLK ratio - use default */
  719. dev->bclk_ratio = 0;
  720. /* Store the pdev */
  721. dev->dev = &pdev->dev;
  722. dev_set_drvdata(&pdev->dev, dev);
  723. ret = devm_snd_soc_register_component(&pdev->dev,
  724. &bcm2835_i2s_component, &bcm2835_i2s_dai, 1);
  725. if (ret) {
  726. dev_err(&pdev->dev, "Could not register DAI: %d\n", ret);
  727. return ret;
  728. }
  729. ret = devm_snd_dmaengine_pcm_register(&pdev->dev, NULL, 0);
  730. if (ret) {
  731. dev_err(&pdev->dev, "Could not register PCM: %d\n", ret);
  732. return ret;
  733. }
  734. return 0;
  735. }
  736. static const struct of_device_id bcm2835_i2s_of_match[] = {
  737. { .compatible = "brcm,bcm2835-i2s", },
  738. {},
  739. };
  740. MODULE_DEVICE_TABLE(of, bcm2835_i2s_of_match);
  741. static struct platform_driver bcm2835_i2s_driver = {
  742. .probe = bcm2835_i2s_probe,
  743. .driver = {
  744. .name = "bcm2835-i2s",
  745. .of_match_table = bcm2835_i2s_of_match,
  746. },
  747. };
  748. module_platform_driver(bcm2835_i2s_driver);
  749. MODULE_ALIAS("platform:bcm2835-i2s");
  750. MODULE_DESCRIPTION("BCM2835 I2S interface");
  751. MODULE_AUTHOR("Florian Meier <florian.meier@koalo.de>");
  752. MODULE_LICENSE("GPL v2");