vme_ca91cx42.c 49 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959
  1. /*
  2. * Support for the Tundra Universe I/II VME-PCI Bridge Chips
  3. *
  4. * Author: Martyn Welch <martyn.welch@ge.com>
  5. * Copyright 2008 GE Intelligent Platforms Embedded Systems, Inc.
  6. *
  7. * Based on work by Tom Armistead and Ajit Prem
  8. * Copyright 2004 Motorola Inc.
  9. *
  10. * Derived from ca91c042.c by Michael Wyrick
  11. *
  12. * This program is free software; you can redistribute it and/or modify it
  13. * under the terms of the GNU General Public License as published by the
  14. * Free Software Foundation; either version 2 of the License, or (at your
  15. * option) any later version.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/mm.h>
  19. #include <linux/types.h>
  20. #include <linux/errno.h>
  21. #include <linux/pci.h>
  22. #include <linux/dma-mapping.h>
  23. #include <linux/poll.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/spinlock.h>
  26. #include <linux/sched.h>
  27. #include <linux/slab.h>
  28. #include <linux/time.h>
  29. #include <linux/io.h>
  30. #include <linux/uaccess.h>
  31. #include <linux/vme.h>
  32. #include "../vme_bridge.h"
  33. #include "vme_ca91cx42.h"
  34. static int ca91cx42_probe(struct pci_dev *, const struct pci_device_id *);
  35. static void ca91cx42_remove(struct pci_dev *);
  36. /* Module parameters */
  37. static int geoid;
  38. static const char driver_name[] = "vme_ca91cx42";
  39. static const struct pci_device_id ca91cx42_ids[] = {
  40. { PCI_DEVICE(PCI_VENDOR_ID_TUNDRA, PCI_DEVICE_ID_TUNDRA_CA91C142) },
  41. { },
  42. };
  43. static struct pci_driver ca91cx42_driver = {
  44. .name = driver_name,
  45. .id_table = ca91cx42_ids,
  46. .probe = ca91cx42_probe,
  47. .remove = ca91cx42_remove,
  48. };
  49. static u32 ca91cx42_DMA_irqhandler(struct ca91cx42_driver *bridge)
  50. {
  51. wake_up(&bridge->dma_queue);
  52. return CA91CX42_LINT_DMA;
  53. }
  54. static u32 ca91cx42_LM_irqhandler(struct ca91cx42_driver *bridge, u32 stat)
  55. {
  56. int i;
  57. u32 serviced = 0;
  58. for (i = 0; i < 4; i++) {
  59. if (stat & CA91CX42_LINT_LM[i]) {
  60. /* We only enable interrupts if the callback is set */
  61. bridge->lm_callback[i](i);
  62. serviced |= CA91CX42_LINT_LM[i];
  63. }
  64. }
  65. return serviced;
  66. }
  67. /* XXX This needs to be split into 4 queues */
  68. static u32 ca91cx42_MB_irqhandler(struct ca91cx42_driver *bridge, int mbox_mask)
  69. {
  70. wake_up(&bridge->mbox_queue);
  71. return CA91CX42_LINT_MBOX;
  72. }
  73. static u32 ca91cx42_IACK_irqhandler(struct ca91cx42_driver *bridge)
  74. {
  75. wake_up(&bridge->iack_queue);
  76. return CA91CX42_LINT_SW_IACK;
  77. }
  78. static u32 ca91cx42_VERR_irqhandler(struct vme_bridge *ca91cx42_bridge)
  79. {
  80. int val;
  81. struct ca91cx42_driver *bridge;
  82. bridge = ca91cx42_bridge->driver_priv;
  83. val = ioread32(bridge->base + DGCS);
  84. if (!(val & 0x00000800)) {
  85. dev_err(ca91cx42_bridge->parent, "ca91cx42_VERR_irqhandler DMA "
  86. "Read Error DGCS=%08X\n", val);
  87. }
  88. return CA91CX42_LINT_VERR;
  89. }
  90. static u32 ca91cx42_LERR_irqhandler(struct vme_bridge *ca91cx42_bridge)
  91. {
  92. int val;
  93. struct ca91cx42_driver *bridge;
  94. bridge = ca91cx42_bridge->driver_priv;
  95. val = ioread32(bridge->base + DGCS);
  96. if (!(val & 0x00000800))
  97. dev_err(ca91cx42_bridge->parent, "ca91cx42_LERR_irqhandler DMA "
  98. "Read Error DGCS=%08X\n", val);
  99. return CA91CX42_LINT_LERR;
  100. }
  101. static u32 ca91cx42_VIRQ_irqhandler(struct vme_bridge *ca91cx42_bridge,
  102. int stat)
  103. {
  104. int vec, i, serviced = 0;
  105. struct ca91cx42_driver *bridge;
  106. bridge = ca91cx42_bridge->driver_priv;
  107. for (i = 7; i > 0; i--) {
  108. if (stat & (1 << i)) {
  109. vec = ioread32(bridge->base +
  110. CA91CX42_V_STATID[i]) & 0xff;
  111. vme_irq_handler(ca91cx42_bridge, i, vec);
  112. serviced |= (1 << i);
  113. }
  114. }
  115. return serviced;
  116. }
  117. static irqreturn_t ca91cx42_irqhandler(int irq, void *ptr)
  118. {
  119. u32 stat, enable, serviced = 0;
  120. struct vme_bridge *ca91cx42_bridge;
  121. struct ca91cx42_driver *bridge;
  122. ca91cx42_bridge = ptr;
  123. bridge = ca91cx42_bridge->driver_priv;
  124. enable = ioread32(bridge->base + LINT_EN);
  125. stat = ioread32(bridge->base + LINT_STAT);
  126. /* Only look at unmasked interrupts */
  127. stat &= enable;
  128. if (unlikely(!stat))
  129. return IRQ_NONE;
  130. if (stat & CA91CX42_LINT_DMA)
  131. serviced |= ca91cx42_DMA_irqhandler(bridge);
  132. if (stat & (CA91CX42_LINT_LM0 | CA91CX42_LINT_LM1 | CA91CX42_LINT_LM2 |
  133. CA91CX42_LINT_LM3))
  134. serviced |= ca91cx42_LM_irqhandler(bridge, stat);
  135. if (stat & CA91CX42_LINT_MBOX)
  136. serviced |= ca91cx42_MB_irqhandler(bridge, stat);
  137. if (stat & CA91CX42_LINT_SW_IACK)
  138. serviced |= ca91cx42_IACK_irqhandler(bridge);
  139. if (stat & CA91CX42_LINT_VERR)
  140. serviced |= ca91cx42_VERR_irqhandler(ca91cx42_bridge);
  141. if (stat & CA91CX42_LINT_LERR)
  142. serviced |= ca91cx42_LERR_irqhandler(ca91cx42_bridge);
  143. if (stat & (CA91CX42_LINT_VIRQ1 | CA91CX42_LINT_VIRQ2 |
  144. CA91CX42_LINT_VIRQ3 | CA91CX42_LINT_VIRQ4 |
  145. CA91CX42_LINT_VIRQ5 | CA91CX42_LINT_VIRQ6 |
  146. CA91CX42_LINT_VIRQ7))
  147. serviced |= ca91cx42_VIRQ_irqhandler(ca91cx42_bridge, stat);
  148. /* Clear serviced interrupts */
  149. iowrite32(serviced, bridge->base + LINT_STAT);
  150. return IRQ_HANDLED;
  151. }
  152. static int ca91cx42_irq_init(struct vme_bridge *ca91cx42_bridge)
  153. {
  154. int result, tmp;
  155. struct pci_dev *pdev;
  156. struct ca91cx42_driver *bridge;
  157. bridge = ca91cx42_bridge->driver_priv;
  158. /* Need pdev */
  159. pdev = container_of(ca91cx42_bridge->parent, struct pci_dev, dev);
  160. /* Initialise list for VME bus errors */
  161. INIT_LIST_HEAD(&ca91cx42_bridge->vme_errors);
  162. mutex_init(&ca91cx42_bridge->irq_mtx);
  163. /* Disable interrupts from PCI to VME */
  164. iowrite32(0, bridge->base + VINT_EN);
  165. /* Disable PCI interrupts */
  166. iowrite32(0, bridge->base + LINT_EN);
  167. /* Clear Any Pending PCI Interrupts */
  168. iowrite32(0x00FFFFFF, bridge->base + LINT_STAT);
  169. result = request_irq(pdev->irq, ca91cx42_irqhandler, IRQF_SHARED,
  170. driver_name, ca91cx42_bridge);
  171. if (result) {
  172. dev_err(&pdev->dev, "Can't get assigned pci irq vector %02X\n",
  173. pdev->irq);
  174. return result;
  175. }
  176. /* Ensure all interrupts are mapped to PCI Interrupt 0 */
  177. iowrite32(0, bridge->base + LINT_MAP0);
  178. iowrite32(0, bridge->base + LINT_MAP1);
  179. iowrite32(0, bridge->base + LINT_MAP2);
  180. /* Enable DMA, mailbox & LM Interrupts */
  181. tmp = CA91CX42_LINT_MBOX3 | CA91CX42_LINT_MBOX2 | CA91CX42_LINT_MBOX1 |
  182. CA91CX42_LINT_MBOX0 | CA91CX42_LINT_SW_IACK |
  183. CA91CX42_LINT_VERR | CA91CX42_LINT_LERR | CA91CX42_LINT_DMA;
  184. iowrite32(tmp, bridge->base + LINT_EN);
  185. return 0;
  186. }
  187. static void ca91cx42_irq_exit(struct ca91cx42_driver *bridge,
  188. struct pci_dev *pdev)
  189. {
  190. struct vme_bridge *ca91cx42_bridge;
  191. /* Disable interrupts from PCI to VME */
  192. iowrite32(0, bridge->base + VINT_EN);
  193. /* Disable PCI interrupts */
  194. iowrite32(0, bridge->base + LINT_EN);
  195. /* Clear Any Pending PCI Interrupts */
  196. iowrite32(0x00FFFFFF, bridge->base + LINT_STAT);
  197. ca91cx42_bridge = container_of((void *)bridge, struct vme_bridge,
  198. driver_priv);
  199. free_irq(pdev->irq, ca91cx42_bridge);
  200. }
  201. static int ca91cx42_iack_received(struct ca91cx42_driver *bridge, int level)
  202. {
  203. u32 tmp;
  204. tmp = ioread32(bridge->base + LINT_STAT);
  205. if (tmp & (1 << level))
  206. return 0;
  207. else
  208. return 1;
  209. }
  210. /*
  211. * Set up an VME interrupt
  212. */
  213. static void ca91cx42_irq_set(struct vme_bridge *ca91cx42_bridge, int level,
  214. int state, int sync)
  215. {
  216. struct pci_dev *pdev;
  217. u32 tmp;
  218. struct ca91cx42_driver *bridge;
  219. bridge = ca91cx42_bridge->driver_priv;
  220. /* Enable IRQ level */
  221. tmp = ioread32(bridge->base + LINT_EN);
  222. if (state == 0)
  223. tmp &= ~CA91CX42_LINT_VIRQ[level];
  224. else
  225. tmp |= CA91CX42_LINT_VIRQ[level];
  226. iowrite32(tmp, bridge->base + LINT_EN);
  227. if ((state == 0) && (sync != 0)) {
  228. pdev = container_of(ca91cx42_bridge->parent, struct pci_dev,
  229. dev);
  230. synchronize_irq(pdev->irq);
  231. }
  232. }
  233. static int ca91cx42_irq_generate(struct vme_bridge *ca91cx42_bridge, int level,
  234. int statid)
  235. {
  236. u32 tmp;
  237. struct ca91cx42_driver *bridge;
  238. bridge = ca91cx42_bridge->driver_priv;
  239. /* Universe can only generate even vectors */
  240. if (statid & 1)
  241. return -EINVAL;
  242. mutex_lock(&bridge->vme_int);
  243. tmp = ioread32(bridge->base + VINT_EN);
  244. /* Set Status/ID */
  245. iowrite32(statid << 24, bridge->base + STATID);
  246. /* Assert VMEbus IRQ */
  247. tmp = tmp | (1 << (level + 24));
  248. iowrite32(tmp, bridge->base + VINT_EN);
  249. /* Wait for IACK */
  250. wait_event_interruptible(bridge->iack_queue,
  251. ca91cx42_iack_received(bridge, level));
  252. /* Return interrupt to low state */
  253. tmp = ioread32(bridge->base + VINT_EN);
  254. tmp = tmp & ~(1 << (level + 24));
  255. iowrite32(tmp, bridge->base + VINT_EN);
  256. mutex_unlock(&bridge->vme_int);
  257. return 0;
  258. }
  259. static int ca91cx42_slave_set(struct vme_slave_resource *image, int enabled,
  260. unsigned long long vme_base, unsigned long long size,
  261. dma_addr_t pci_base, u32 aspace, u32 cycle)
  262. {
  263. unsigned int i, addr = 0, granularity;
  264. unsigned int temp_ctl = 0;
  265. unsigned int vme_bound, pci_offset;
  266. struct vme_bridge *ca91cx42_bridge;
  267. struct ca91cx42_driver *bridge;
  268. ca91cx42_bridge = image->parent;
  269. bridge = ca91cx42_bridge->driver_priv;
  270. i = image->number;
  271. switch (aspace) {
  272. case VME_A16:
  273. addr |= CA91CX42_VSI_CTL_VAS_A16;
  274. break;
  275. case VME_A24:
  276. addr |= CA91CX42_VSI_CTL_VAS_A24;
  277. break;
  278. case VME_A32:
  279. addr |= CA91CX42_VSI_CTL_VAS_A32;
  280. break;
  281. case VME_USER1:
  282. addr |= CA91CX42_VSI_CTL_VAS_USER1;
  283. break;
  284. case VME_USER2:
  285. addr |= CA91CX42_VSI_CTL_VAS_USER2;
  286. break;
  287. case VME_A64:
  288. case VME_CRCSR:
  289. case VME_USER3:
  290. case VME_USER4:
  291. default:
  292. dev_err(ca91cx42_bridge->parent, "Invalid address space\n");
  293. return -EINVAL;
  294. break;
  295. }
  296. /*
  297. * Bound address is a valid address for the window, adjust
  298. * accordingly
  299. */
  300. vme_bound = vme_base + size;
  301. pci_offset = pci_base - vme_base;
  302. if ((i == 0) || (i == 4))
  303. granularity = 0x1000;
  304. else
  305. granularity = 0x10000;
  306. if (vme_base & (granularity - 1)) {
  307. dev_err(ca91cx42_bridge->parent, "Invalid VME base "
  308. "alignment\n");
  309. return -EINVAL;
  310. }
  311. if (vme_bound & (granularity - 1)) {
  312. dev_err(ca91cx42_bridge->parent, "Invalid VME bound "
  313. "alignment\n");
  314. return -EINVAL;
  315. }
  316. if (pci_offset & (granularity - 1)) {
  317. dev_err(ca91cx42_bridge->parent, "Invalid PCI Offset "
  318. "alignment\n");
  319. return -EINVAL;
  320. }
  321. /* Disable while we are mucking around */
  322. temp_ctl = ioread32(bridge->base + CA91CX42_VSI_CTL[i]);
  323. temp_ctl &= ~CA91CX42_VSI_CTL_EN;
  324. iowrite32(temp_ctl, bridge->base + CA91CX42_VSI_CTL[i]);
  325. /* Setup mapping */
  326. iowrite32(vme_base, bridge->base + CA91CX42_VSI_BS[i]);
  327. iowrite32(vme_bound, bridge->base + CA91CX42_VSI_BD[i]);
  328. iowrite32(pci_offset, bridge->base + CA91CX42_VSI_TO[i]);
  329. /* Setup address space */
  330. temp_ctl &= ~CA91CX42_VSI_CTL_VAS_M;
  331. temp_ctl |= addr;
  332. /* Setup cycle types */
  333. temp_ctl &= ~(CA91CX42_VSI_CTL_PGM_M | CA91CX42_VSI_CTL_SUPER_M);
  334. if (cycle & VME_SUPER)
  335. temp_ctl |= CA91CX42_VSI_CTL_SUPER_SUPR;
  336. if (cycle & VME_USER)
  337. temp_ctl |= CA91CX42_VSI_CTL_SUPER_NPRIV;
  338. if (cycle & VME_PROG)
  339. temp_ctl |= CA91CX42_VSI_CTL_PGM_PGM;
  340. if (cycle & VME_DATA)
  341. temp_ctl |= CA91CX42_VSI_CTL_PGM_DATA;
  342. /* Write ctl reg without enable */
  343. iowrite32(temp_ctl, bridge->base + CA91CX42_VSI_CTL[i]);
  344. if (enabled)
  345. temp_ctl |= CA91CX42_VSI_CTL_EN;
  346. iowrite32(temp_ctl, bridge->base + CA91CX42_VSI_CTL[i]);
  347. return 0;
  348. }
  349. static int ca91cx42_slave_get(struct vme_slave_resource *image, int *enabled,
  350. unsigned long long *vme_base, unsigned long long *size,
  351. dma_addr_t *pci_base, u32 *aspace, u32 *cycle)
  352. {
  353. unsigned int i, granularity = 0, ctl = 0;
  354. unsigned long long vme_bound, pci_offset;
  355. struct ca91cx42_driver *bridge;
  356. bridge = image->parent->driver_priv;
  357. i = image->number;
  358. if ((i == 0) || (i == 4))
  359. granularity = 0x1000;
  360. else
  361. granularity = 0x10000;
  362. /* Read Registers */
  363. ctl = ioread32(bridge->base + CA91CX42_VSI_CTL[i]);
  364. *vme_base = ioread32(bridge->base + CA91CX42_VSI_BS[i]);
  365. vme_bound = ioread32(bridge->base + CA91CX42_VSI_BD[i]);
  366. pci_offset = ioread32(bridge->base + CA91CX42_VSI_TO[i]);
  367. *pci_base = (dma_addr_t)vme_base + pci_offset;
  368. *size = (unsigned long long)((vme_bound - *vme_base) + granularity);
  369. *enabled = 0;
  370. *aspace = 0;
  371. *cycle = 0;
  372. if (ctl & CA91CX42_VSI_CTL_EN)
  373. *enabled = 1;
  374. if ((ctl & CA91CX42_VSI_CTL_VAS_M) == CA91CX42_VSI_CTL_VAS_A16)
  375. *aspace = VME_A16;
  376. if ((ctl & CA91CX42_VSI_CTL_VAS_M) == CA91CX42_VSI_CTL_VAS_A24)
  377. *aspace = VME_A24;
  378. if ((ctl & CA91CX42_VSI_CTL_VAS_M) == CA91CX42_VSI_CTL_VAS_A32)
  379. *aspace = VME_A32;
  380. if ((ctl & CA91CX42_VSI_CTL_VAS_M) == CA91CX42_VSI_CTL_VAS_USER1)
  381. *aspace = VME_USER1;
  382. if ((ctl & CA91CX42_VSI_CTL_VAS_M) == CA91CX42_VSI_CTL_VAS_USER2)
  383. *aspace = VME_USER2;
  384. if (ctl & CA91CX42_VSI_CTL_SUPER_SUPR)
  385. *cycle |= VME_SUPER;
  386. if (ctl & CA91CX42_VSI_CTL_SUPER_NPRIV)
  387. *cycle |= VME_USER;
  388. if (ctl & CA91CX42_VSI_CTL_PGM_PGM)
  389. *cycle |= VME_PROG;
  390. if (ctl & CA91CX42_VSI_CTL_PGM_DATA)
  391. *cycle |= VME_DATA;
  392. return 0;
  393. }
  394. /*
  395. * Allocate and map PCI Resource
  396. */
  397. static int ca91cx42_alloc_resource(struct vme_master_resource *image,
  398. unsigned long long size)
  399. {
  400. unsigned long long existing_size;
  401. int retval = 0;
  402. struct pci_dev *pdev;
  403. struct vme_bridge *ca91cx42_bridge;
  404. ca91cx42_bridge = image->parent;
  405. /* Find pci_dev container of dev */
  406. if (ca91cx42_bridge->parent == NULL) {
  407. dev_err(ca91cx42_bridge->parent, "Dev entry NULL\n");
  408. return -EINVAL;
  409. }
  410. pdev = container_of(ca91cx42_bridge->parent, struct pci_dev, dev);
  411. existing_size = (unsigned long long)(image->bus_resource.end -
  412. image->bus_resource.start);
  413. /* If the existing size is OK, return */
  414. if (existing_size == (size - 1))
  415. return 0;
  416. if (existing_size != 0) {
  417. iounmap(image->kern_base);
  418. image->kern_base = NULL;
  419. kfree(image->bus_resource.name);
  420. release_resource(&image->bus_resource);
  421. memset(&image->bus_resource, 0, sizeof(struct resource));
  422. }
  423. if (image->bus_resource.name == NULL) {
  424. image->bus_resource.name = kmalloc(VMENAMSIZ+3, GFP_ATOMIC);
  425. if (image->bus_resource.name == NULL) {
  426. dev_err(ca91cx42_bridge->parent, "Unable to allocate "
  427. "memory for resource name\n");
  428. retval = -ENOMEM;
  429. goto err_name;
  430. }
  431. }
  432. sprintf((char *)image->bus_resource.name, "%s.%d",
  433. ca91cx42_bridge->name, image->number);
  434. image->bus_resource.start = 0;
  435. image->bus_resource.end = (unsigned long)size;
  436. image->bus_resource.flags = IORESOURCE_MEM;
  437. retval = pci_bus_alloc_resource(pdev->bus,
  438. &image->bus_resource, size, size, PCIBIOS_MIN_MEM,
  439. 0, NULL, NULL);
  440. if (retval) {
  441. dev_err(ca91cx42_bridge->parent, "Failed to allocate mem "
  442. "resource for window %d size 0x%lx start 0x%lx\n",
  443. image->number, (unsigned long)size,
  444. (unsigned long)image->bus_resource.start);
  445. goto err_resource;
  446. }
  447. image->kern_base = ioremap_nocache(
  448. image->bus_resource.start, size);
  449. if (image->kern_base == NULL) {
  450. dev_err(ca91cx42_bridge->parent, "Failed to remap resource\n");
  451. retval = -ENOMEM;
  452. goto err_remap;
  453. }
  454. return 0;
  455. err_remap:
  456. release_resource(&image->bus_resource);
  457. err_resource:
  458. kfree(image->bus_resource.name);
  459. memset(&image->bus_resource, 0, sizeof(struct resource));
  460. err_name:
  461. return retval;
  462. }
  463. /*
  464. * Free and unmap PCI Resource
  465. */
  466. static void ca91cx42_free_resource(struct vme_master_resource *image)
  467. {
  468. iounmap(image->kern_base);
  469. image->kern_base = NULL;
  470. release_resource(&image->bus_resource);
  471. kfree(image->bus_resource.name);
  472. memset(&image->bus_resource, 0, sizeof(struct resource));
  473. }
  474. static int ca91cx42_master_set(struct vme_master_resource *image, int enabled,
  475. unsigned long long vme_base, unsigned long long size, u32 aspace,
  476. u32 cycle, u32 dwidth)
  477. {
  478. int retval = 0;
  479. unsigned int i, granularity = 0;
  480. unsigned int temp_ctl = 0;
  481. unsigned long long pci_bound, vme_offset, pci_base;
  482. struct vme_bridge *ca91cx42_bridge;
  483. struct ca91cx42_driver *bridge;
  484. ca91cx42_bridge = image->parent;
  485. bridge = ca91cx42_bridge->driver_priv;
  486. i = image->number;
  487. if ((i == 0) || (i == 4))
  488. granularity = 0x1000;
  489. else
  490. granularity = 0x10000;
  491. /* Verify input data */
  492. if (vme_base & (granularity - 1)) {
  493. dev_err(ca91cx42_bridge->parent, "Invalid VME Window "
  494. "alignment\n");
  495. retval = -EINVAL;
  496. goto err_window;
  497. }
  498. if (size & (granularity - 1)) {
  499. dev_err(ca91cx42_bridge->parent, "Invalid VME Window "
  500. "alignment\n");
  501. retval = -EINVAL;
  502. goto err_window;
  503. }
  504. spin_lock(&image->lock);
  505. /*
  506. * Let's allocate the resource here rather than further up the stack as
  507. * it avoids pushing loads of bus dependent stuff up the stack
  508. */
  509. retval = ca91cx42_alloc_resource(image, size);
  510. if (retval) {
  511. spin_unlock(&image->lock);
  512. dev_err(ca91cx42_bridge->parent, "Unable to allocate memory "
  513. "for resource name\n");
  514. retval = -ENOMEM;
  515. goto err_res;
  516. }
  517. pci_base = (unsigned long long)image->bus_resource.start;
  518. /*
  519. * Bound address is a valid address for the window, adjust
  520. * according to window granularity.
  521. */
  522. pci_bound = pci_base + size;
  523. vme_offset = vme_base - pci_base;
  524. /* Disable while we are mucking around */
  525. temp_ctl = ioread32(bridge->base + CA91CX42_LSI_CTL[i]);
  526. temp_ctl &= ~CA91CX42_LSI_CTL_EN;
  527. iowrite32(temp_ctl, bridge->base + CA91CX42_LSI_CTL[i]);
  528. /* Setup cycle types */
  529. temp_ctl &= ~CA91CX42_LSI_CTL_VCT_M;
  530. if (cycle & VME_BLT)
  531. temp_ctl |= CA91CX42_LSI_CTL_VCT_BLT;
  532. if (cycle & VME_MBLT)
  533. temp_ctl |= CA91CX42_LSI_CTL_VCT_MBLT;
  534. /* Setup data width */
  535. temp_ctl &= ~CA91CX42_LSI_CTL_VDW_M;
  536. switch (dwidth) {
  537. case VME_D8:
  538. temp_ctl |= CA91CX42_LSI_CTL_VDW_D8;
  539. break;
  540. case VME_D16:
  541. temp_ctl |= CA91CX42_LSI_CTL_VDW_D16;
  542. break;
  543. case VME_D32:
  544. temp_ctl |= CA91CX42_LSI_CTL_VDW_D32;
  545. break;
  546. case VME_D64:
  547. temp_ctl |= CA91CX42_LSI_CTL_VDW_D64;
  548. break;
  549. default:
  550. spin_unlock(&image->lock);
  551. dev_err(ca91cx42_bridge->parent, "Invalid data width\n");
  552. retval = -EINVAL;
  553. goto err_dwidth;
  554. break;
  555. }
  556. /* Setup address space */
  557. temp_ctl &= ~CA91CX42_LSI_CTL_VAS_M;
  558. switch (aspace) {
  559. case VME_A16:
  560. temp_ctl |= CA91CX42_LSI_CTL_VAS_A16;
  561. break;
  562. case VME_A24:
  563. temp_ctl |= CA91CX42_LSI_CTL_VAS_A24;
  564. break;
  565. case VME_A32:
  566. temp_ctl |= CA91CX42_LSI_CTL_VAS_A32;
  567. break;
  568. case VME_CRCSR:
  569. temp_ctl |= CA91CX42_LSI_CTL_VAS_CRCSR;
  570. break;
  571. case VME_USER1:
  572. temp_ctl |= CA91CX42_LSI_CTL_VAS_USER1;
  573. break;
  574. case VME_USER2:
  575. temp_ctl |= CA91CX42_LSI_CTL_VAS_USER2;
  576. break;
  577. case VME_A64:
  578. case VME_USER3:
  579. case VME_USER4:
  580. default:
  581. spin_unlock(&image->lock);
  582. dev_err(ca91cx42_bridge->parent, "Invalid address space\n");
  583. retval = -EINVAL;
  584. goto err_aspace;
  585. break;
  586. }
  587. temp_ctl &= ~(CA91CX42_LSI_CTL_PGM_M | CA91CX42_LSI_CTL_SUPER_M);
  588. if (cycle & VME_SUPER)
  589. temp_ctl |= CA91CX42_LSI_CTL_SUPER_SUPR;
  590. if (cycle & VME_PROG)
  591. temp_ctl |= CA91CX42_LSI_CTL_PGM_PGM;
  592. /* Setup mapping */
  593. iowrite32(pci_base, bridge->base + CA91CX42_LSI_BS[i]);
  594. iowrite32(pci_bound, bridge->base + CA91CX42_LSI_BD[i]);
  595. iowrite32(vme_offset, bridge->base + CA91CX42_LSI_TO[i]);
  596. /* Write ctl reg without enable */
  597. iowrite32(temp_ctl, bridge->base + CA91CX42_LSI_CTL[i]);
  598. if (enabled)
  599. temp_ctl |= CA91CX42_LSI_CTL_EN;
  600. iowrite32(temp_ctl, bridge->base + CA91CX42_LSI_CTL[i]);
  601. spin_unlock(&image->lock);
  602. return 0;
  603. err_aspace:
  604. err_dwidth:
  605. ca91cx42_free_resource(image);
  606. err_res:
  607. err_window:
  608. return retval;
  609. }
  610. static int __ca91cx42_master_get(struct vme_master_resource *image,
  611. int *enabled, unsigned long long *vme_base, unsigned long long *size,
  612. u32 *aspace, u32 *cycle, u32 *dwidth)
  613. {
  614. unsigned int i, ctl;
  615. unsigned long long pci_base, pci_bound, vme_offset;
  616. struct ca91cx42_driver *bridge;
  617. bridge = image->parent->driver_priv;
  618. i = image->number;
  619. ctl = ioread32(bridge->base + CA91CX42_LSI_CTL[i]);
  620. pci_base = ioread32(bridge->base + CA91CX42_LSI_BS[i]);
  621. vme_offset = ioread32(bridge->base + CA91CX42_LSI_TO[i]);
  622. pci_bound = ioread32(bridge->base + CA91CX42_LSI_BD[i]);
  623. *vme_base = pci_base + vme_offset;
  624. *size = (unsigned long long)(pci_bound - pci_base);
  625. *enabled = 0;
  626. *aspace = 0;
  627. *cycle = 0;
  628. *dwidth = 0;
  629. if (ctl & CA91CX42_LSI_CTL_EN)
  630. *enabled = 1;
  631. /* Setup address space */
  632. switch (ctl & CA91CX42_LSI_CTL_VAS_M) {
  633. case CA91CX42_LSI_CTL_VAS_A16:
  634. *aspace = VME_A16;
  635. break;
  636. case CA91CX42_LSI_CTL_VAS_A24:
  637. *aspace = VME_A24;
  638. break;
  639. case CA91CX42_LSI_CTL_VAS_A32:
  640. *aspace = VME_A32;
  641. break;
  642. case CA91CX42_LSI_CTL_VAS_CRCSR:
  643. *aspace = VME_CRCSR;
  644. break;
  645. case CA91CX42_LSI_CTL_VAS_USER1:
  646. *aspace = VME_USER1;
  647. break;
  648. case CA91CX42_LSI_CTL_VAS_USER2:
  649. *aspace = VME_USER2;
  650. break;
  651. }
  652. /* XXX Not sure howto check for MBLT */
  653. /* Setup cycle types */
  654. if (ctl & CA91CX42_LSI_CTL_VCT_BLT)
  655. *cycle |= VME_BLT;
  656. else
  657. *cycle |= VME_SCT;
  658. if (ctl & CA91CX42_LSI_CTL_SUPER_SUPR)
  659. *cycle |= VME_SUPER;
  660. else
  661. *cycle |= VME_USER;
  662. if (ctl & CA91CX42_LSI_CTL_PGM_PGM)
  663. *cycle = VME_PROG;
  664. else
  665. *cycle = VME_DATA;
  666. /* Setup data width */
  667. switch (ctl & CA91CX42_LSI_CTL_VDW_M) {
  668. case CA91CX42_LSI_CTL_VDW_D8:
  669. *dwidth = VME_D8;
  670. break;
  671. case CA91CX42_LSI_CTL_VDW_D16:
  672. *dwidth = VME_D16;
  673. break;
  674. case CA91CX42_LSI_CTL_VDW_D32:
  675. *dwidth = VME_D32;
  676. break;
  677. case CA91CX42_LSI_CTL_VDW_D64:
  678. *dwidth = VME_D64;
  679. break;
  680. }
  681. return 0;
  682. }
  683. static int ca91cx42_master_get(struct vme_master_resource *image, int *enabled,
  684. unsigned long long *vme_base, unsigned long long *size, u32 *aspace,
  685. u32 *cycle, u32 *dwidth)
  686. {
  687. int retval;
  688. spin_lock(&image->lock);
  689. retval = __ca91cx42_master_get(image, enabled, vme_base, size, aspace,
  690. cycle, dwidth);
  691. spin_unlock(&image->lock);
  692. return retval;
  693. }
  694. static ssize_t ca91cx42_master_read(struct vme_master_resource *image,
  695. void *buf, size_t count, loff_t offset)
  696. {
  697. ssize_t retval;
  698. void __iomem *addr = image->kern_base + offset;
  699. unsigned int done = 0;
  700. unsigned int count32;
  701. if (count == 0)
  702. return 0;
  703. spin_lock(&image->lock);
  704. /* The following code handles VME address alignment. We cannot use
  705. * memcpy_xxx here because it may cut data transfers in to 8-bit
  706. * cycles when D16 or D32 cycles are required on the VME bus.
  707. * On the other hand, the bridge itself assures that the maximum data
  708. * cycle configured for the transfer is used and splits it
  709. * automatically for non-aligned addresses, so we don't want the
  710. * overhead of needlessly forcing small transfers for the entire cycle.
  711. */
  712. if ((uintptr_t)addr & 0x1) {
  713. *(u8 *)buf = ioread8(addr);
  714. done += 1;
  715. if (done == count)
  716. goto out;
  717. }
  718. if ((uintptr_t)(addr + done) & 0x2) {
  719. if ((count - done) < 2) {
  720. *(u8 *)(buf + done) = ioread8(addr + done);
  721. done += 1;
  722. goto out;
  723. } else {
  724. *(u16 *)(buf + done) = ioread16(addr + done);
  725. done += 2;
  726. }
  727. }
  728. count32 = (count - done) & ~0x3;
  729. while (done < count32) {
  730. *(u32 *)(buf + done) = ioread32(addr + done);
  731. done += 4;
  732. }
  733. if ((count - done) & 0x2) {
  734. *(u16 *)(buf + done) = ioread16(addr + done);
  735. done += 2;
  736. }
  737. if ((count - done) & 0x1) {
  738. *(u8 *)(buf + done) = ioread8(addr + done);
  739. done += 1;
  740. }
  741. out:
  742. retval = count;
  743. spin_unlock(&image->lock);
  744. return retval;
  745. }
  746. static ssize_t ca91cx42_master_write(struct vme_master_resource *image,
  747. void *buf, size_t count, loff_t offset)
  748. {
  749. ssize_t retval;
  750. void __iomem *addr = image->kern_base + offset;
  751. unsigned int done = 0;
  752. unsigned int count32;
  753. if (count == 0)
  754. return 0;
  755. spin_lock(&image->lock);
  756. /* Here we apply for the same strategy we do in master_read
  757. * function in order to assure the correct cycles.
  758. */
  759. if ((uintptr_t)addr & 0x1) {
  760. iowrite8(*(u8 *)buf, addr);
  761. done += 1;
  762. if (done == count)
  763. goto out;
  764. }
  765. if ((uintptr_t)(addr + done) & 0x2) {
  766. if ((count - done) < 2) {
  767. iowrite8(*(u8 *)(buf + done), addr + done);
  768. done += 1;
  769. goto out;
  770. } else {
  771. iowrite16(*(u16 *)(buf + done), addr + done);
  772. done += 2;
  773. }
  774. }
  775. count32 = (count - done) & ~0x3;
  776. while (done < count32) {
  777. iowrite32(*(u32 *)(buf + done), addr + done);
  778. done += 4;
  779. }
  780. if ((count - done) & 0x2) {
  781. iowrite16(*(u16 *)(buf + done), addr + done);
  782. done += 2;
  783. }
  784. if ((count - done) & 0x1) {
  785. iowrite8(*(u8 *)(buf + done), addr + done);
  786. done += 1;
  787. }
  788. out:
  789. retval = count;
  790. spin_unlock(&image->lock);
  791. return retval;
  792. }
  793. static unsigned int ca91cx42_master_rmw(struct vme_master_resource *image,
  794. unsigned int mask, unsigned int compare, unsigned int swap,
  795. loff_t offset)
  796. {
  797. u32 result;
  798. uintptr_t pci_addr;
  799. int i;
  800. struct ca91cx42_driver *bridge;
  801. struct device *dev;
  802. bridge = image->parent->driver_priv;
  803. dev = image->parent->parent;
  804. /* Find the PCI address that maps to the desired VME address */
  805. i = image->number;
  806. /* Locking as we can only do one of these at a time */
  807. mutex_lock(&bridge->vme_rmw);
  808. /* Lock image */
  809. spin_lock(&image->lock);
  810. pci_addr = (uintptr_t)image->kern_base + offset;
  811. /* Address must be 4-byte aligned */
  812. if (pci_addr & 0x3) {
  813. dev_err(dev, "RMW Address not 4-byte aligned\n");
  814. result = -EINVAL;
  815. goto out;
  816. }
  817. /* Ensure RMW Disabled whilst configuring */
  818. iowrite32(0, bridge->base + SCYC_CTL);
  819. /* Configure registers */
  820. iowrite32(mask, bridge->base + SCYC_EN);
  821. iowrite32(compare, bridge->base + SCYC_CMP);
  822. iowrite32(swap, bridge->base + SCYC_SWP);
  823. iowrite32(pci_addr, bridge->base + SCYC_ADDR);
  824. /* Enable RMW */
  825. iowrite32(CA91CX42_SCYC_CTL_CYC_RMW, bridge->base + SCYC_CTL);
  826. /* Kick process off with a read to the required address. */
  827. result = ioread32(image->kern_base + offset);
  828. /* Disable RMW */
  829. iowrite32(0, bridge->base + SCYC_CTL);
  830. out:
  831. spin_unlock(&image->lock);
  832. mutex_unlock(&bridge->vme_rmw);
  833. return result;
  834. }
  835. static int ca91cx42_dma_list_add(struct vme_dma_list *list,
  836. struct vme_dma_attr *src, struct vme_dma_attr *dest, size_t count)
  837. {
  838. struct ca91cx42_dma_entry *entry, *prev;
  839. struct vme_dma_pci *pci_attr;
  840. struct vme_dma_vme *vme_attr;
  841. dma_addr_t desc_ptr;
  842. int retval = 0;
  843. struct device *dev;
  844. dev = list->parent->parent->parent;
  845. /* XXX descriptor must be aligned on 64-bit boundaries */
  846. entry = kmalloc(sizeof(struct ca91cx42_dma_entry), GFP_KERNEL);
  847. if (entry == NULL) {
  848. dev_err(dev, "Failed to allocate memory for dma resource "
  849. "structure\n");
  850. retval = -ENOMEM;
  851. goto err_mem;
  852. }
  853. /* Test descriptor alignment */
  854. if ((unsigned long)&entry->descriptor & CA91CX42_DCPP_M) {
  855. dev_err(dev, "Descriptor not aligned to 16 byte boundary as "
  856. "required: %p\n", &entry->descriptor);
  857. retval = -EINVAL;
  858. goto err_align;
  859. }
  860. memset(&entry->descriptor, 0, sizeof(struct ca91cx42_dma_descriptor));
  861. if (dest->type == VME_DMA_VME) {
  862. entry->descriptor.dctl |= CA91CX42_DCTL_L2V;
  863. vme_attr = dest->private;
  864. pci_attr = src->private;
  865. } else {
  866. vme_attr = src->private;
  867. pci_attr = dest->private;
  868. }
  869. /* Check we can do fulfill required attributes */
  870. if ((vme_attr->aspace & ~(VME_A16 | VME_A24 | VME_A32 | VME_USER1 |
  871. VME_USER2)) != 0) {
  872. dev_err(dev, "Unsupported cycle type\n");
  873. retval = -EINVAL;
  874. goto err_aspace;
  875. }
  876. if ((vme_attr->cycle & ~(VME_SCT | VME_BLT | VME_SUPER | VME_USER |
  877. VME_PROG | VME_DATA)) != 0) {
  878. dev_err(dev, "Unsupported cycle type\n");
  879. retval = -EINVAL;
  880. goto err_cycle;
  881. }
  882. /* Check to see if we can fulfill source and destination */
  883. if (!(((src->type == VME_DMA_PCI) && (dest->type == VME_DMA_VME)) ||
  884. ((src->type == VME_DMA_VME) && (dest->type == VME_DMA_PCI)))) {
  885. dev_err(dev, "Cannot perform transfer with this "
  886. "source-destination combination\n");
  887. retval = -EINVAL;
  888. goto err_direct;
  889. }
  890. /* Setup cycle types */
  891. if (vme_attr->cycle & VME_BLT)
  892. entry->descriptor.dctl |= CA91CX42_DCTL_VCT_BLT;
  893. /* Setup data width */
  894. switch (vme_attr->dwidth) {
  895. case VME_D8:
  896. entry->descriptor.dctl |= CA91CX42_DCTL_VDW_D8;
  897. break;
  898. case VME_D16:
  899. entry->descriptor.dctl |= CA91CX42_DCTL_VDW_D16;
  900. break;
  901. case VME_D32:
  902. entry->descriptor.dctl |= CA91CX42_DCTL_VDW_D32;
  903. break;
  904. case VME_D64:
  905. entry->descriptor.dctl |= CA91CX42_DCTL_VDW_D64;
  906. break;
  907. default:
  908. dev_err(dev, "Invalid data width\n");
  909. return -EINVAL;
  910. }
  911. /* Setup address space */
  912. switch (vme_attr->aspace) {
  913. case VME_A16:
  914. entry->descriptor.dctl |= CA91CX42_DCTL_VAS_A16;
  915. break;
  916. case VME_A24:
  917. entry->descriptor.dctl |= CA91CX42_DCTL_VAS_A24;
  918. break;
  919. case VME_A32:
  920. entry->descriptor.dctl |= CA91CX42_DCTL_VAS_A32;
  921. break;
  922. case VME_USER1:
  923. entry->descriptor.dctl |= CA91CX42_DCTL_VAS_USER1;
  924. break;
  925. case VME_USER2:
  926. entry->descriptor.dctl |= CA91CX42_DCTL_VAS_USER2;
  927. break;
  928. default:
  929. dev_err(dev, "Invalid address space\n");
  930. return -EINVAL;
  931. break;
  932. }
  933. if (vme_attr->cycle & VME_SUPER)
  934. entry->descriptor.dctl |= CA91CX42_DCTL_SUPER_SUPR;
  935. if (vme_attr->cycle & VME_PROG)
  936. entry->descriptor.dctl |= CA91CX42_DCTL_PGM_PGM;
  937. entry->descriptor.dtbc = count;
  938. entry->descriptor.dla = pci_attr->address;
  939. entry->descriptor.dva = vme_attr->address;
  940. entry->descriptor.dcpp = CA91CX42_DCPP_NULL;
  941. /* Add to list */
  942. list_add_tail(&entry->list, &list->entries);
  943. /* Fill out previous descriptors "Next Address" */
  944. if (entry->list.prev != &list->entries) {
  945. prev = list_entry(entry->list.prev, struct ca91cx42_dma_entry,
  946. list);
  947. /* We need the bus address for the pointer */
  948. desc_ptr = virt_to_bus(&entry->descriptor);
  949. prev->descriptor.dcpp = desc_ptr & ~CA91CX42_DCPP_M;
  950. }
  951. return 0;
  952. err_cycle:
  953. err_aspace:
  954. err_direct:
  955. err_align:
  956. kfree(entry);
  957. err_mem:
  958. return retval;
  959. }
  960. static int ca91cx42_dma_busy(struct vme_bridge *ca91cx42_bridge)
  961. {
  962. u32 tmp;
  963. struct ca91cx42_driver *bridge;
  964. bridge = ca91cx42_bridge->driver_priv;
  965. tmp = ioread32(bridge->base + DGCS);
  966. if (tmp & CA91CX42_DGCS_ACT)
  967. return 0;
  968. else
  969. return 1;
  970. }
  971. static int ca91cx42_dma_list_exec(struct vme_dma_list *list)
  972. {
  973. struct vme_dma_resource *ctrlr;
  974. struct ca91cx42_dma_entry *entry;
  975. int retval;
  976. dma_addr_t bus_addr;
  977. u32 val;
  978. struct device *dev;
  979. struct ca91cx42_driver *bridge;
  980. ctrlr = list->parent;
  981. bridge = ctrlr->parent->driver_priv;
  982. dev = ctrlr->parent->parent;
  983. mutex_lock(&ctrlr->mtx);
  984. if (!(list_empty(&ctrlr->running))) {
  985. /*
  986. * XXX We have an active DMA transfer and currently haven't
  987. * sorted out the mechanism for "pending" DMA transfers.
  988. * Return busy.
  989. */
  990. /* Need to add to pending here */
  991. mutex_unlock(&ctrlr->mtx);
  992. return -EBUSY;
  993. } else {
  994. list_add(&list->list, &ctrlr->running);
  995. }
  996. /* Get first bus address and write into registers */
  997. entry = list_first_entry(&list->entries, struct ca91cx42_dma_entry,
  998. list);
  999. bus_addr = virt_to_bus(&entry->descriptor);
  1000. mutex_unlock(&ctrlr->mtx);
  1001. iowrite32(0, bridge->base + DTBC);
  1002. iowrite32(bus_addr & ~CA91CX42_DCPP_M, bridge->base + DCPP);
  1003. /* Start the operation */
  1004. val = ioread32(bridge->base + DGCS);
  1005. /* XXX Could set VMEbus On and Off Counters here */
  1006. val &= (CA91CX42_DGCS_VON_M | CA91CX42_DGCS_VOFF_M);
  1007. val |= (CA91CX42_DGCS_CHAIN | CA91CX42_DGCS_STOP | CA91CX42_DGCS_HALT |
  1008. CA91CX42_DGCS_DONE | CA91CX42_DGCS_LERR | CA91CX42_DGCS_VERR |
  1009. CA91CX42_DGCS_PERR);
  1010. iowrite32(val, bridge->base + DGCS);
  1011. val |= CA91CX42_DGCS_GO;
  1012. iowrite32(val, bridge->base + DGCS);
  1013. retval = wait_event_interruptible(bridge->dma_queue,
  1014. ca91cx42_dma_busy(ctrlr->parent));
  1015. if (retval) {
  1016. val = ioread32(bridge->base + DGCS);
  1017. iowrite32(val | CA91CX42_DGCS_STOP_REQ, bridge->base + DGCS);
  1018. /* Wait for the operation to abort */
  1019. wait_event(bridge->dma_queue,
  1020. ca91cx42_dma_busy(ctrlr->parent));
  1021. retval = -EINTR;
  1022. goto exit;
  1023. }
  1024. /*
  1025. * Read status register, this register is valid until we kick off a
  1026. * new transfer.
  1027. */
  1028. val = ioread32(bridge->base + DGCS);
  1029. if (val & (CA91CX42_DGCS_LERR | CA91CX42_DGCS_VERR |
  1030. CA91CX42_DGCS_PERR)) {
  1031. dev_err(dev, "ca91c042: DMA Error. DGCS=%08X\n", val);
  1032. val = ioread32(bridge->base + DCTL);
  1033. retval = -EIO;
  1034. }
  1035. exit:
  1036. /* Remove list from running list */
  1037. mutex_lock(&ctrlr->mtx);
  1038. list_del(&list->list);
  1039. mutex_unlock(&ctrlr->mtx);
  1040. return retval;
  1041. }
  1042. static int ca91cx42_dma_list_empty(struct vme_dma_list *list)
  1043. {
  1044. struct list_head *pos, *temp;
  1045. struct ca91cx42_dma_entry *entry;
  1046. /* detach and free each entry */
  1047. list_for_each_safe(pos, temp, &list->entries) {
  1048. list_del(pos);
  1049. entry = list_entry(pos, struct ca91cx42_dma_entry, list);
  1050. kfree(entry);
  1051. }
  1052. return 0;
  1053. }
  1054. /*
  1055. * All 4 location monitors reside at the same base - this is therefore a
  1056. * system wide configuration.
  1057. *
  1058. * This does not enable the LM monitor - that should be done when the first
  1059. * callback is attached and disabled when the last callback is removed.
  1060. */
  1061. static int ca91cx42_lm_set(struct vme_lm_resource *lm,
  1062. unsigned long long lm_base, u32 aspace, u32 cycle)
  1063. {
  1064. u32 temp_base, lm_ctl = 0;
  1065. int i;
  1066. struct ca91cx42_driver *bridge;
  1067. struct device *dev;
  1068. bridge = lm->parent->driver_priv;
  1069. dev = lm->parent->parent;
  1070. /* Check the alignment of the location monitor */
  1071. temp_base = (u32)lm_base;
  1072. if (temp_base & 0xffff) {
  1073. dev_err(dev, "Location monitor must be aligned to 64KB "
  1074. "boundary");
  1075. return -EINVAL;
  1076. }
  1077. mutex_lock(&lm->mtx);
  1078. /* If we already have a callback attached, we can't move it! */
  1079. for (i = 0; i < lm->monitors; i++) {
  1080. if (bridge->lm_callback[i] != NULL) {
  1081. mutex_unlock(&lm->mtx);
  1082. dev_err(dev, "Location monitor callback attached, "
  1083. "can't reset\n");
  1084. return -EBUSY;
  1085. }
  1086. }
  1087. switch (aspace) {
  1088. case VME_A16:
  1089. lm_ctl |= CA91CX42_LM_CTL_AS_A16;
  1090. break;
  1091. case VME_A24:
  1092. lm_ctl |= CA91CX42_LM_CTL_AS_A24;
  1093. break;
  1094. case VME_A32:
  1095. lm_ctl |= CA91CX42_LM_CTL_AS_A32;
  1096. break;
  1097. default:
  1098. mutex_unlock(&lm->mtx);
  1099. dev_err(dev, "Invalid address space\n");
  1100. return -EINVAL;
  1101. break;
  1102. }
  1103. if (cycle & VME_SUPER)
  1104. lm_ctl |= CA91CX42_LM_CTL_SUPR;
  1105. if (cycle & VME_USER)
  1106. lm_ctl |= CA91CX42_LM_CTL_NPRIV;
  1107. if (cycle & VME_PROG)
  1108. lm_ctl |= CA91CX42_LM_CTL_PGM;
  1109. if (cycle & VME_DATA)
  1110. lm_ctl |= CA91CX42_LM_CTL_DATA;
  1111. iowrite32(lm_base, bridge->base + LM_BS);
  1112. iowrite32(lm_ctl, bridge->base + LM_CTL);
  1113. mutex_unlock(&lm->mtx);
  1114. return 0;
  1115. }
  1116. /* Get configuration of the callback monitor and return whether it is enabled
  1117. * or disabled.
  1118. */
  1119. static int ca91cx42_lm_get(struct vme_lm_resource *lm,
  1120. unsigned long long *lm_base, u32 *aspace, u32 *cycle)
  1121. {
  1122. u32 lm_ctl, enabled = 0;
  1123. struct ca91cx42_driver *bridge;
  1124. bridge = lm->parent->driver_priv;
  1125. mutex_lock(&lm->mtx);
  1126. *lm_base = (unsigned long long)ioread32(bridge->base + LM_BS);
  1127. lm_ctl = ioread32(bridge->base + LM_CTL);
  1128. if (lm_ctl & CA91CX42_LM_CTL_EN)
  1129. enabled = 1;
  1130. if ((lm_ctl & CA91CX42_LM_CTL_AS_M) == CA91CX42_LM_CTL_AS_A16)
  1131. *aspace = VME_A16;
  1132. if ((lm_ctl & CA91CX42_LM_CTL_AS_M) == CA91CX42_LM_CTL_AS_A24)
  1133. *aspace = VME_A24;
  1134. if ((lm_ctl & CA91CX42_LM_CTL_AS_M) == CA91CX42_LM_CTL_AS_A32)
  1135. *aspace = VME_A32;
  1136. *cycle = 0;
  1137. if (lm_ctl & CA91CX42_LM_CTL_SUPR)
  1138. *cycle |= VME_SUPER;
  1139. if (lm_ctl & CA91CX42_LM_CTL_NPRIV)
  1140. *cycle |= VME_USER;
  1141. if (lm_ctl & CA91CX42_LM_CTL_PGM)
  1142. *cycle |= VME_PROG;
  1143. if (lm_ctl & CA91CX42_LM_CTL_DATA)
  1144. *cycle |= VME_DATA;
  1145. mutex_unlock(&lm->mtx);
  1146. return enabled;
  1147. }
  1148. /*
  1149. * Attach a callback to a specific location monitor.
  1150. *
  1151. * Callback will be passed the monitor triggered.
  1152. */
  1153. static int ca91cx42_lm_attach(struct vme_lm_resource *lm, int monitor,
  1154. void (*callback)(int))
  1155. {
  1156. u32 lm_ctl, tmp;
  1157. struct ca91cx42_driver *bridge;
  1158. struct device *dev;
  1159. bridge = lm->parent->driver_priv;
  1160. dev = lm->parent->parent;
  1161. mutex_lock(&lm->mtx);
  1162. /* Ensure that the location monitor is configured - need PGM or DATA */
  1163. lm_ctl = ioread32(bridge->base + LM_CTL);
  1164. if ((lm_ctl & (CA91CX42_LM_CTL_PGM | CA91CX42_LM_CTL_DATA)) == 0) {
  1165. mutex_unlock(&lm->mtx);
  1166. dev_err(dev, "Location monitor not properly configured\n");
  1167. return -EINVAL;
  1168. }
  1169. /* Check that a callback isn't already attached */
  1170. if (bridge->lm_callback[monitor] != NULL) {
  1171. mutex_unlock(&lm->mtx);
  1172. dev_err(dev, "Existing callback attached\n");
  1173. return -EBUSY;
  1174. }
  1175. /* Attach callback */
  1176. bridge->lm_callback[monitor] = callback;
  1177. /* Enable Location Monitor interrupt */
  1178. tmp = ioread32(bridge->base + LINT_EN);
  1179. tmp |= CA91CX42_LINT_LM[monitor];
  1180. iowrite32(tmp, bridge->base + LINT_EN);
  1181. /* Ensure that global Location Monitor Enable set */
  1182. if ((lm_ctl & CA91CX42_LM_CTL_EN) == 0) {
  1183. lm_ctl |= CA91CX42_LM_CTL_EN;
  1184. iowrite32(lm_ctl, bridge->base + LM_CTL);
  1185. }
  1186. mutex_unlock(&lm->mtx);
  1187. return 0;
  1188. }
  1189. /*
  1190. * Detach a callback function forn a specific location monitor.
  1191. */
  1192. static int ca91cx42_lm_detach(struct vme_lm_resource *lm, int monitor)
  1193. {
  1194. u32 tmp;
  1195. struct ca91cx42_driver *bridge;
  1196. bridge = lm->parent->driver_priv;
  1197. mutex_lock(&lm->mtx);
  1198. /* Disable Location Monitor and ensure previous interrupts are clear */
  1199. tmp = ioread32(bridge->base + LINT_EN);
  1200. tmp &= ~CA91CX42_LINT_LM[monitor];
  1201. iowrite32(tmp, bridge->base + LINT_EN);
  1202. iowrite32(CA91CX42_LINT_LM[monitor],
  1203. bridge->base + LINT_STAT);
  1204. /* Detach callback */
  1205. bridge->lm_callback[monitor] = NULL;
  1206. /* If all location monitors disabled, disable global Location Monitor */
  1207. if ((tmp & (CA91CX42_LINT_LM0 | CA91CX42_LINT_LM1 | CA91CX42_LINT_LM2 |
  1208. CA91CX42_LINT_LM3)) == 0) {
  1209. tmp = ioread32(bridge->base + LM_CTL);
  1210. tmp &= ~CA91CX42_LM_CTL_EN;
  1211. iowrite32(tmp, bridge->base + LM_CTL);
  1212. }
  1213. mutex_unlock(&lm->mtx);
  1214. return 0;
  1215. }
  1216. static int ca91cx42_slot_get(struct vme_bridge *ca91cx42_bridge)
  1217. {
  1218. u32 slot = 0;
  1219. struct ca91cx42_driver *bridge;
  1220. bridge = ca91cx42_bridge->driver_priv;
  1221. if (!geoid) {
  1222. slot = ioread32(bridge->base + VCSR_BS);
  1223. slot = ((slot & CA91CX42_VCSR_BS_SLOT_M) >> 27);
  1224. } else
  1225. slot = geoid;
  1226. return (int)slot;
  1227. }
  1228. static void *ca91cx42_alloc_consistent(struct device *parent, size_t size,
  1229. dma_addr_t *dma)
  1230. {
  1231. struct pci_dev *pdev;
  1232. /* Find pci_dev container of dev */
  1233. pdev = container_of(parent, struct pci_dev, dev);
  1234. return pci_alloc_consistent(pdev, size, dma);
  1235. }
  1236. static void ca91cx42_free_consistent(struct device *parent, size_t size,
  1237. void *vaddr, dma_addr_t dma)
  1238. {
  1239. struct pci_dev *pdev;
  1240. /* Find pci_dev container of dev */
  1241. pdev = container_of(parent, struct pci_dev, dev);
  1242. pci_free_consistent(pdev, size, vaddr, dma);
  1243. }
  1244. /*
  1245. * Configure CR/CSR space
  1246. *
  1247. * Access to the CR/CSR can be configured at power-up. The location of the
  1248. * CR/CSR registers in the CR/CSR address space is determined by the boards
  1249. * Auto-ID or Geographic address. This function ensures that the window is
  1250. * enabled at an offset consistent with the boards geopgraphic address.
  1251. */
  1252. static int ca91cx42_crcsr_init(struct vme_bridge *ca91cx42_bridge,
  1253. struct pci_dev *pdev)
  1254. {
  1255. unsigned int crcsr_addr;
  1256. int tmp, slot;
  1257. struct ca91cx42_driver *bridge;
  1258. bridge = ca91cx42_bridge->driver_priv;
  1259. slot = ca91cx42_slot_get(ca91cx42_bridge);
  1260. /* Write CSR Base Address if slot ID is supplied as a module param */
  1261. if (geoid)
  1262. iowrite32(geoid << 27, bridge->base + VCSR_BS);
  1263. dev_info(&pdev->dev, "CR/CSR Offset: %d\n", slot);
  1264. if (slot == 0) {
  1265. dev_err(&pdev->dev, "Slot number is unset, not configuring "
  1266. "CR/CSR space\n");
  1267. return -EINVAL;
  1268. }
  1269. /* Allocate mem for CR/CSR image */
  1270. bridge->crcsr_kernel = pci_zalloc_consistent(pdev, VME_CRCSR_BUF_SIZE,
  1271. &bridge->crcsr_bus);
  1272. if (bridge->crcsr_kernel == NULL) {
  1273. dev_err(&pdev->dev, "Failed to allocate memory for CR/CSR "
  1274. "image\n");
  1275. return -ENOMEM;
  1276. }
  1277. crcsr_addr = slot * (512 * 1024);
  1278. iowrite32(bridge->crcsr_bus - crcsr_addr, bridge->base + VCSR_TO);
  1279. tmp = ioread32(bridge->base + VCSR_CTL);
  1280. tmp |= CA91CX42_VCSR_CTL_EN;
  1281. iowrite32(tmp, bridge->base + VCSR_CTL);
  1282. return 0;
  1283. }
  1284. static void ca91cx42_crcsr_exit(struct vme_bridge *ca91cx42_bridge,
  1285. struct pci_dev *pdev)
  1286. {
  1287. u32 tmp;
  1288. struct ca91cx42_driver *bridge;
  1289. bridge = ca91cx42_bridge->driver_priv;
  1290. /* Turn off CR/CSR space */
  1291. tmp = ioread32(bridge->base + VCSR_CTL);
  1292. tmp &= ~CA91CX42_VCSR_CTL_EN;
  1293. iowrite32(tmp, bridge->base + VCSR_CTL);
  1294. /* Free image */
  1295. iowrite32(0, bridge->base + VCSR_TO);
  1296. pci_free_consistent(pdev, VME_CRCSR_BUF_SIZE, bridge->crcsr_kernel,
  1297. bridge->crcsr_bus);
  1298. }
  1299. static int ca91cx42_probe(struct pci_dev *pdev, const struct pci_device_id *id)
  1300. {
  1301. int retval, i;
  1302. u32 data;
  1303. struct list_head *pos = NULL, *n;
  1304. struct vme_bridge *ca91cx42_bridge;
  1305. struct ca91cx42_driver *ca91cx42_device;
  1306. struct vme_master_resource *master_image;
  1307. struct vme_slave_resource *slave_image;
  1308. struct vme_dma_resource *dma_ctrlr;
  1309. struct vme_lm_resource *lm;
  1310. /* We want to support more than one of each bridge so we need to
  1311. * dynamically allocate the bridge structure
  1312. */
  1313. ca91cx42_bridge = kzalloc(sizeof(struct vme_bridge), GFP_KERNEL);
  1314. if (ca91cx42_bridge == NULL) {
  1315. dev_err(&pdev->dev, "Failed to allocate memory for device "
  1316. "structure\n");
  1317. retval = -ENOMEM;
  1318. goto err_struct;
  1319. }
  1320. ca91cx42_device = kzalloc(sizeof(struct ca91cx42_driver), GFP_KERNEL);
  1321. if (ca91cx42_device == NULL) {
  1322. dev_err(&pdev->dev, "Failed to allocate memory for device "
  1323. "structure\n");
  1324. retval = -ENOMEM;
  1325. goto err_driver;
  1326. }
  1327. ca91cx42_bridge->driver_priv = ca91cx42_device;
  1328. /* Enable the device */
  1329. retval = pci_enable_device(pdev);
  1330. if (retval) {
  1331. dev_err(&pdev->dev, "Unable to enable device\n");
  1332. goto err_enable;
  1333. }
  1334. /* Map Registers */
  1335. retval = pci_request_regions(pdev, driver_name);
  1336. if (retval) {
  1337. dev_err(&pdev->dev, "Unable to reserve resources\n");
  1338. goto err_resource;
  1339. }
  1340. /* map registers in BAR 0 */
  1341. ca91cx42_device->base = ioremap_nocache(pci_resource_start(pdev, 0),
  1342. 4096);
  1343. if (!ca91cx42_device->base) {
  1344. dev_err(&pdev->dev, "Unable to remap CRG region\n");
  1345. retval = -EIO;
  1346. goto err_remap;
  1347. }
  1348. /* Check to see if the mapping worked out */
  1349. data = ioread32(ca91cx42_device->base + CA91CX42_PCI_ID) & 0x0000FFFF;
  1350. if (data != PCI_VENDOR_ID_TUNDRA) {
  1351. dev_err(&pdev->dev, "PCI_ID check failed\n");
  1352. retval = -EIO;
  1353. goto err_test;
  1354. }
  1355. /* Initialize wait queues & mutual exclusion flags */
  1356. init_waitqueue_head(&ca91cx42_device->dma_queue);
  1357. init_waitqueue_head(&ca91cx42_device->iack_queue);
  1358. mutex_init(&ca91cx42_device->vme_int);
  1359. mutex_init(&ca91cx42_device->vme_rmw);
  1360. ca91cx42_bridge->parent = &pdev->dev;
  1361. strcpy(ca91cx42_bridge->name, driver_name);
  1362. /* Setup IRQ */
  1363. retval = ca91cx42_irq_init(ca91cx42_bridge);
  1364. if (retval != 0) {
  1365. dev_err(&pdev->dev, "Chip Initialization failed.\n");
  1366. goto err_irq;
  1367. }
  1368. /* Add master windows to list */
  1369. INIT_LIST_HEAD(&ca91cx42_bridge->master_resources);
  1370. for (i = 0; i < CA91C142_MAX_MASTER; i++) {
  1371. master_image = kmalloc(sizeof(struct vme_master_resource),
  1372. GFP_KERNEL);
  1373. if (master_image == NULL) {
  1374. dev_err(&pdev->dev, "Failed to allocate memory for "
  1375. "master resource structure\n");
  1376. retval = -ENOMEM;
  1377. goto err_master;
  1378. }
  1379. master_image->parent = ca91cx42_bridge;
  1380. spin_lock_init(&master_image->lock);
  1381. master_image->locked = 0;
  1382. master_image->number = i;
  1383. master_image->address_attr = VME_A16 | VME_A24 | VME_A32 |
  1384. VME_CRCSR | VME_USER1 | VME_USER2;
  1385. master_image->cycle_attr = VME_SCT | VME_BLT | VME_MBLT |
  1386. VME_SUPER | VME_USER | VME_PROG | VME_DATA;
  1387. master_image->width_attr = VME_D8 | VME_D16 | VME_D32 | VME_D64;
  1388. memset(&master_image->bus_resource, 0,
  1389. sizeof(struct resource));
  1390. master_image->kern_base = NULL;
  1391. list_add_tail(&master_image->list,
  1392. &ca91cx42_bridge->master_resources);
  1393. }
  1394. /* Add slave windows to list */
  1395. INIT_LIST_HEAD(&ca91cx42_bridge->slave_resources);
  1396. for (i = 0; i < CA91C142_MAX_SLAVE; i++) {
  1397. slave_image = kmalloc(sizeof(struct vme_slave_resource),
  1398. GFP_KERNEL);
  1399. if (slave_image == NULL) {
  1400. dev_err(&pdev->dev, "Failed to allocate memory for "
  1401. "slave resource structure\n");
  1402. retval = -ENOMEM;
  1403. goto err_slave;
  1404. }
  1405. slave_image->parent = ca91cx42_bridge;
  1406. mutex_init(&slave_image->mtx);
  1407. slave_image->locked = 0;
  1408. slave_image->number = i;
  1409. slave_image->address_attr = VME_A24 | VME_A32 | VME_USER1 |
  1410. VME_USER2;
  1411. /* Only windows 0 and 4 support A16 */
  1412. if (i == 0 || i == 4)
  1413. slave_image->address_attr |= VME_A16;
  1414. slave_image->cycle_attr = VME_SCT | VME_BLT | VME_MBLT |
  1415. VME_SUPER | VME_USER | VME_PROG | VME_DATA;
  1416. list_add_tail(&slave_image->list,
  1417. &ca91cx42_bridge->slave_resources);
  1418. }
  1419. /* Add dma engines to list */
  1420. INIT_LIST_HEAD(&ca91cx42_bridge->dma_resources);
  1421. for (i = 0; i < CA91C142_MAX_DMA; i++) {
  1422. dma_ctrlr = kmalloc(sizeof(struct vme_dma_resource),
  1423. GFP_KERNEL);
  1424. if (dma_ctrlr == NULL) {
  1425. dev_err(&pdev->dev, "Failed to allocate memory for "
  1426. "dma resource structure\n");
  1427. retval = -ENOMEM;
  1428. goto err_dma;
  1429. }
  1430. dma_ctrlr->parent = ca91cx42_bridge;
  1431. mutex_init(&dma_ctrlr->mtx);
  1432. dma_ctrlr->locked = 0;
  1433. dma_ctrlr->number = i;
  1434. dma_ctrlr->route_attr = VME_DMA_VME_TO_MEM |
  1435. VME_DMA_MEM_TO_VME;
  1436. INIT_LIST_HEAD(&dma_ctrlr->pending);
  1437. INIT_LIST_HEAD(&dma_ctrlr->running);
  1438. list_add_tail(&dma_ctrlr->list,
  1439. &ca91cx42_bridge->dma_resources);
  1440. }
  1441. /* Add location monitor to list */
  1442. INIT_LIST_HEAD(&ca91cx42_bridge->lm_resources);
  1443. lm = kmalloc(sizeof(struct vme_lm_resource), GFP_KERNEL);
  1444. if (lm == NULL) {
  1445. dev_err(&pdev->dev, "Failed to allocate memory for "
  1446. "location monitor resource structure\n");
  1447. retval = -ENOMEM;
  1448. goto err_lm;
  1449. }
  1450. lm->parent = ca91cx42_bridge;
  1451. mutex_init(&lm->mtx);
  1452. lm->locked = 0;
  1453. lm->number = 1;
  1454. lm->monitors = 4;
  1455. list_add_tail(&lm->list, &ca91cx42_bridge->lm_resources);
  1456. ca91cx42_bridge->slave_get = ca91cx42_slave_get;
  1457. ca91cx42_bridge->slave_set = ca91cx42_slave_set;
  1458. ca91cx42_bridge->master_get = ca91cx42_master_get;
  1459. ca91cx42_bridge->master_set = ca91cx42_master_set;
  1460. ca91cx42_bridge->master_read = ca91cx42_master_read;
  1461. ca91cx42_bridge->master_write = ca91cx42_master_write;
  1462. ca91cx42_bridge->master_rmw = ca91cx42_master_rmw;
  1463. ca91cx42_bridge->dma_list_add = ca91cx42_dma_list_add;
  1464. ca91cx42_bridge->dma_list_exec = ca91cx42_dma_list_exec;
  1465. ca91cx42_bridge->dma_list_empty = ca91cx42_dma_list_empty;
  1466. ca91cx42_bridge->irq_set = ca91cx42_irq_set;
  1467. ca91cx42_bridge->irq_generate = ca91cx42_irq_generate;
  1468. ca91cx42_bridge->lm_set = ca91cx42_lm_set;
  1469. ca91cx42_bridge->lm_get = ca91cx42_lm_get;
  1470. ca91cx42_bridge->lm_attach = ca91cx42_lm_attach;
  1471. ca91cx42_bridge->lm_detach = ca91cx42_lm_detach;
  1472. ca91cx42_bridge->slot_get = ca91cx42_slot_get;
  1473. ca91cx42_bridge->alloc_consistent = ca91cx42_alloc_consistent;
  1474. ca91cx42_bridge->free_consistent = ca91cx42_free_consistent;
  1475. data = ioread32(ca91cx42_device->base + MISC_CTL);
  1476. dev_info(&pdev->dev, "Board is%s the VME system controller\n",
  1477. (data & CA91CX42_MISC_CTL_SYSCON) ? "" : " not");
  1478. dev_info(&pdev->dev, "Slot ID is %d\n",
  1479. ca91cx42_slot_get(ca91cx42_bridge));
  1480. if (ca91cx42_crcsr_init(ca91cx42_bridge, pdev))
  1481. dev_err(&pdev->dev, "CR/CSR configuration failed.\n");
  1482. /* Need to save ca91cx42_bridge pointer locally in link list for use in
  1483. * ca91cx42_remove()
  1484. */
  1485. retval = vme_register_bridge(ca91cx42_bridge);
  1486. if (retval != 0) {
  1487. dev_err(&pdev->dev, "Chip Registration failed.\n");
  1488. goto err_reg;
  1489. }
  1490. pci_set_drvdata(pdev, ca91cx42_bridge);
  1491. return 0;
  1492. err_reg:
  1493. ca91cx42_crcsr_exit(ca91cx42_bridge, pdev);
  1494. err_lm:
  1495. /* resources are stored in link list */
  1496. list_for_each_safe(pos, n, &ca91cx42_bridge->lm_resources) {
  1497. lm = list_entry(pos, struct vme_lm_resource, list);
  1498. list_del(pos);
  1499. kfree(lm);
  1500. }
  1501. err_dma:
  1502. /* resources are stored in link list */
  1503. list_for_each_safe(pos, n, &ca91cx42_bridge->dma_resources) {
  1504. dma_ctrlr = list_entry(pos, struct vme_dma_resource, list);
  1505. list_del(pos);
  1506. kfree(dma_ctrlr);
  1507. }
  1508. err_slave:
  1509. /* resources are stored in link list */
  1510. list_for_each_safe(pos, n, &ca91cx42_bridge->slave_resources) {
  1511. slave_image = list_entry(pos, struct vme_slave_resource, list);
  1512. list_del(pos);
  1513. kfree(slave_image);
  1514. }
  1515. err_master:
  1516. /* resources are stored in link list */
  1517. list_for_each_safe(pos, n, &ca91cx42_bridge->master_resources) {
  1518. master_image = list_entry(pos, struct vme_master_resource,
  1519. list);
  1520. list_del(pos);
  1521. kfree(master_image);
  1522. }
  1523. ca91cx42_irq_exit(ca91cx42_device, pdev);
  1524. err_irq:
  1525. err_test:
  1526. iounmap(ca91cx42_device->base);
  1527. err_remap:
  1528. pci_release_regions(pdev);
  1529. err_resource:
  1530. pci_disable_device(pdev);
  1531. err_enable:
  1532. kfree(ca91cx42_device);
  1533. err_driver:
  1534. kfree(ca91cx42_bridge);
  1535. err_struct:
  1536. return retval;
  1537. }
  1538. static void ca91cx42_remove(struct pci_dev *pdev)
  1539. {
  1540. struct list_head *pos = NULL, *n;
  1541. struct vme_master_resource *master_image;
  1542. struct vme_slave_resource *slave_image;
  1543. struct vme_dma_resource *dma_ctrlr;
  1544. struct vme_lm_resource *lm;
  1545. struct ca91cx42_driver *bridge;
  1546. struct vme_bridge *ca91cx42_bridge = pci_get_drvdata(pdev);
  1547. bridge = ca91cx42_bridge->driver_priv;
  1548. /* Turn off Ints */
  1549. iowrite32(0, bridge->base + LINT_EN);
  1550. /* Turn off the windows */
  1551. iowrite32(0x00800000, bridge->base + LSI0_CTL);
  1552. iowrite32(0x00800000, bridge->base + LSI1_CTL);
  1553. iowrite32(0x00800000, bridge->base + LSI2_CTL);
  1554. iowrite32(0x00800000, bridge->base + LSI3_CTL);
  1555. iowrite32(0x00800000, bridge->base + LSI4_CTL);
  1556. iowrite32(0x00800000, bridge->base + LSI5_CTL);
  1557. iowrite32(0x00800000, bridge->base + LSI6_CTL);
  1558. iowrite32(0x00800000, bridge->base + LSI7_CTL);
  1559. iowrite32(0x00F00000, bridge->base + VSI0_CTL);
  1560. iowrite32(0x00F00000, bridge->base + VSI1_CTL);
  1561. iowrite32(0x00F00000, bridge->base + VSI2_CTL);
  1562. iowrite32(0x00F00000, bridge->base + VSI3_CTL);
  1563. iowrite32(0x00F00000, bridge->base + VSI4_CTL);
  1564. iowrite32(0x00F00000, bridge->base + VSI5_CTL);
  1565. iowrite32(0x00F00000, bridge->base + VSI6_CTL);
  1566. iowrite32(0x00F00000, bridge->base + VSI7_CTL);
  1567. vme_unregister_bridge(ca91cx42_bridge);
  1568. ca91cx42_crcsr_exit(ca91cx42_bridge, pdev);
  1569. /* resources are stored in link list */
  1570. list_for_each_safe(pos, n, &ca91cx42_bridge->lm_resources) {
  1571. lm = list_entry(pos, struct vme_lm_resource, list);
  1572. list_del(pos);
  1573. kfree(lm);
  1574. }
  1575. /* resources are stored in link list */
  1576. list_for_each_safe(pos, n, &ca91cx42_bridge->dma_resources) {
  1577. dma_ctrlr = list_entry(pos, struct vme_dma_resource, list);
  1578. list_del(pos);
  1579. kfree(dma_ctrlr);
  1580. }
  1581. /* resources are stored in link list */
  1582. list_for_each_safe(pos, n, &ca91cx42_bridge->slave_resources) {
  1583. slave_image = list_entry(pos, struct vme_slave_resource, list);
  1584. list_del(pos);
  1585. kfree(slave_image);
  1586. }
  1587. /* resources are stored in link list */
  1588. list_for_each_safe(pos, n, &ca91cx42_bridge->master_resources) {
  1589. master_image = list_entry(pos, struct vme_master_resource,
  1590. list);
  1591. list_del(pos);
  1592. kfree(master_image);
  1593. }
  1594. ca91cx42_irq_exit(bridge, pdev);
  1595. iounmap(bridge->base);
  1596. pci_release_regions(pdev);
  1597. pci_disable_device(pdev);
  1598. kfree(ca91cx42_bridge);
  1599. }
  1600. module_pci_driver(ca91cx42_driver);
  1601. MODULE_PARM_DESC(geoid, "Override geographical addressing");
  1602. module_param(geoid, int, 0);
  1603. MODULE_DESCRIPTION("VME driver for the Tundra Universe II VME bridge");
  1604. MODULE_LICENSE("GPL");