tridentfb.c 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665
  1. /*
  2. * Frame buffer driver for Trident TGUI, Blade and Image series
  3. *
  4. * Copyright 2001, 2002 - Jani Monoses <jani@iv.ro>
  5. * Copyright 2009 Krzysztof Helt <krzysztof.h1@wp.pl>
  6. *
  7. * CREDITS:(in order of appearance)
  8. * skeletonfb.c by Geert Uytterhoeven and other fb code in drivers/video
  9. * Special thanks ;) to Mattia Crivellini <tia@mclink.it>
  10. * much inspired by the XFree86 4.x Trident driver sources
  11. * by Alan Hourihane the FreeVGA project
  12. * Francesco Salvestrini <salvestrini@users.sf.net> XP support,
  13. * code, suggestions
  14. * TODO:
  15. * timing value tweaking so it looks good on every monitor in every mode
  16. */
  17. #include <linux/module.h>
  18. #include <linux/fb.h>
  19. #include <linux/init.h>
  20. #include <linux/pci.h>
  21. #include <linux/slab.h>
  22. #include <linux/delay.h>
  23. #include <video/vga.h>
  24. #include <video/trident.h>
  25. struct tridentfb_par {
  26. void __iomem *io_virt; /* iospace virtual memory address */
  27. u32 pseudo_pal[16];
  28. int chip_id;
  29. int flatpanel;
  30. void (*init_accel) (struct tridentfb_par *, int, int);
  31. void (*wait_engine) (struct tridentfb_par *);
  32. void (*fill_rect)
  33. (struct tridentfb_par *par, u32, u32, u32, u32, u32, u32);
  34. void (*copy_rect)
  35. (struct tridentfb_par *par, u32, u32, u32, u32, u32, u32);
  36. void (*image_blit)
  37. (struct tridentfb_par *par, const char*,
  38. u32, u32, u32, u32, u32, u32);
  39. unsigned char eng_oper; /* engine operation... */
  40. };
  41. static struct fb_fix_screeninfo tridentfb_fix = {
  42. .id = "Trident",
  43. .type = FB_TYPE_PACKED_PIXELS,
  44. .ypanstep = 1,
  45. .visual = FB_VISUAL_PSEUDOCOLOR,
  46. .accel = FB_ACCEL_NONE,
  47. };
  48. /* defaults which are normally overriden by user values */
  49. /* video mode */
  50. static char *mode_option = "640x480-8@60";
  51. static int bpp = 8;
  52. static int noaccel;
  53. static int center;
  54. static int stretch;
  55. static int fp;
  56. static int crt;
  57. static int memsize;
  58. static int memdiff;
  59. static int nativex;
  60. module_param(mode_option, charp, 0);
  61. MODULE_PARM_DESC(mode_option, "Initial video mode e.g. '648x480-8@60'");
  62. module_param_named(mode, mode_option, charp, 0);
  63. MODULE_PARM_DESC(mode, "Initial video mode e.g. '648x480-8@60' (deprecated)");
  64. module_param(bpp, int, 0);
  65. module_param(center, int, 0);
  66. module_param(stretch, int, 0);
  67. module_param(noaccel, int, 0);
  68. module_param(memsize, int, 0);
  69. module_param(memdiff, int, 0);
  70. module_param(nativex, int, 0);
  71. module_param(fp, int, 0);
  72. MODULE_PARM_DESC(fp, "Define if flatpanel is connected");
  73. module_param(crt, int, 0);
  74. MODULE_PARM_DESC(crt, "Define if CRT is connected");
  75. static inline int is_oldclock(int id)
  76. {
  77. return (id == TGUI9440) ||
  78. (id == TGUI9660) ||
  79. (id == CYBER9320);
  80. }
  81. static inline int is_oldprotect(int id)
  82. {
  83. return is_oldclock(id) ||
  84. (id == PROVIDIA9685) ||
  85. (id == CYBER9382) ||
  86. (id == CYBER9385);
  87. }
  88. static inline int is_blade(int id)
  89. {
  90. return (id == BLADE3D) ||
  91. (id == CYBERBLADEE4) ||
  92. (id == CYBERBLADEi7) ||
  93. (id == CYBERBLADEi7D) ||
  94. (id == CYBERBLADEi1) ||
  95. (id == CYBERBLADEi1D) ||
  96. (id == CYBERBLADEAi1) ||
  97. (id == CYBERBLADEAi1D);
  98. }
  99. static inline int is_xp(int id)
  100. {
  101. return (id == CYBERBLADEXPAi1) ||
  102. (id == CYBERBLADEXPm8) ||
  103. (id == CYBERBLADEXPm16);
  104. }
  105. static inline int is3Dchip(int id)
  106. {
  107. return is_blade(id) || is_xp(id) ||
  108. (id == CYBER9397) || (id == CYBER9397DVD) ||
  109. (id == CYBER9520) || (id == CYBER9525DVD) ||
  110. (id == IMAGE975) || (id == IMAGE985);
  111. }
  112. static inline int iscyber(int id)
  113. {
  114. switch (id) {
  115. case CYBER9388:
  116. case CYBER9382:
  117. case CYBER9385:
  118. case CYBER9397:
  119. case CYBER9397DVD:
  120. case CYBER9520:
  121. case CYBER9525DVD:
  122. case CYBERBLADEE4:
  123. case CYBERBLADEi7D:
  124. case CYBERBLADEi1:
  125. case CYBERBLADEi1D:
  126. case CYBERBLADEAi1:
  127. case CYBERBLADEAi1D:
  128. case CYBERBLADEXPAi1:
  129. return 1;
  130. case CYBER9320:
  131. case CYBERBLADEi7: /* VIA MPV4 integrated version */
  132. default:
  133. /* case CYBERBLDAEXPm8: Strange */
  134. /* case CYBERBLDAEXPm16: Strange */
  135. return 0;
  136. }
  137. }
  138. static inline void t_outb(struct tridentfb_par *p, u8 val, u16 reg)
  139. {
  140. fb_writeb(val, p->io_virt + reg);
  141. }
  142. static inline u8 t_inb(struct tridentfb_par *p, u16 reg)
  143. {
  144. return fb_readb(p->io_virt + reg);
  145. }
  146. static inline void writemmr(struct tridentfb_par *par, u16 r, u32 v)
  147. {
  148. fb_writel(v, par->io_virt + r);
  149. }
  150. static inline u32 readmmr(struct tridentfb_par *par, u16 r)
  151. {
  152. return fb_readl(par->io_virt + r);
  153. }
  154. /*
  155. * Blade specific acceleration.
  156. */
  157. #define point(x, y) ((y) << 16 | (x))
  158. static void blade_init_accel(struct tridentfb_par *par, int pitch, int bpp)
  159. {
  160. int v1 = (pitch >> 3) << 20;
  161. int tmp = bpp == 24 ? 2 : (bpp >> 4);
  162. int v2 = v1 | (tmp << 29);
  163. writemmr(par, 0x21C0, v2);
  164. writemmr(par, 0x21C4, v2);
  165. writemmr(par, 0x21B8, v2);
  166. writemmr(par, 0x21BC, v2);
  167. writemmr(par, 0x21D0, v1);
  168. writemmr(par, 0x21D4, v1);
  169. writemmr(par, 0x21C8, v1);
  170. writemmr(par, 0x21CC, v1);
  171. writemmr(par, 0x216C, 0);
  172. }
  173. static void blade_wait_engine(struct tridentfb_par *par)
  174. {
  175. while (readmmr(par, STATUS) & 0xFA800000)
  176. cpu_relax();
  177. }
  178. static void blade_fill_rect(struct tridentfb_par *par,
  179. u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
  180. {
  181. writemmr(par, COLOR, c);
  182. writemmr(par, ROP, rop ? ROP_X : ROP_S);
  183. writemmr(par, CMD, 0x20000000 | 1 << 19 | 1 << 4 | 2 << 2);
  184. writemmr(par, DST1, point(x, y));
  185. writemmr(par, DST2, point(x + w - 1, y + h - 1));
  186. }
  187. static void blade_image_blit(struct tridentfb_par *par, const char *data,
  188. u32 x, u32 y, u32 w, u32 h, u32 c, u32 b)
  189. {
  190. unsigned size = ((w + 31) >> 5) * h;
  191. writemmr(par, COLOR, c);
  192. writemmr(par, BGCOLOR, b);
  193. writemmr(par, CMD, 0xa0000000 | 3 << 19);
  194. writemmr(par, DST1, point(x, y));
  195. writemmr(par, DST2, point(x + w - 1, y + h - 1));
  196. iowrite32_rep(par->io_virt + 0x10000, data, size);
  197. }
  198. static void blade_copy_rect(struct tridentfb_par *par,
  199. u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
  200. {
  201. int direction = 2;
  202. u32 s1 = point(x1, y1);
  203. u32 s2 = point(x1 + w - 1, y1 + h - 1);
  204. u32 d1 = point(x2, y2);
  205. u32 d2 = point(x2 + w - 1, y2 + h - 1);
  206. if ((y1 > y2) || ((y1 == y2) && (x1 > x2)))
  207. direction = 0;
  208. writemmr(par, ROP, ROP_S);
  209. writemmr(par, CMD, 0xE0000000 | 1 << 19 | 1 << 4 | 1 << 2 | direction);
  210. writemmr(par, SRC1, direction ? s2 : s1);
  211. writemmr(par, SRC2, direction ? s1 : s2);
  212. writemmr(par, DST1, direction ? d2 : d1);
  213. writemmr(par, DST2, direction ? d1 : d2);
  214. }
  215. /*
  216. * BladeXP specific acceleration functions
  217. */
  218. static void xp_init_accel(struct tridentfb_par *par, int pitch, int bpp)
  219. {
  220. unsigned char x = bpp == 24 ? 3 : (bpp >> 4);
  221. int v1 = pitch << (bpp == 24 ? 20 : (18 + x));
  222. switch (pitch << (bpp >> 3)) {
  223. case 8192:
  224. case 512:
  225. x |= 0x00;
  226. break;
  227. case 1024:
  228. x |= 0x04;
  229. break;
  230. case 2048:
  231. x |= 0x08;
  232. break;
  233. case 4096:
  234. x |= 0x0C;
  235. break;
  236. }
  237. t_outb(par, x, 0x2125);
  238. par->eng_oper = x | 0x40;
  239. writemmr(par, 0x2154, v1);
  240. writemmr(par, 0x2150, v1);
  241. t_outb(par, 3, 0x2126);
  242. }
  243. static void xp_wait_engine(struct tridentfb_par *par)
  244. {
  245. int count = 0;
  246. int timeout = 0;
  247. while (t_inb(par, STATUS) & 0x80) {
  248. count++;
  249. if (count == 10000000) {
  250. /* Timeout */
  251. count = 9990000;
  252. timeout++;
  253. if (timeout == 8) {
  254. /* Reset engine */
  255. t_outb(par, 0x00, STATUS);
  256. return;
  257. }
  258. }
  259. cpu_relax();
  260. }
  261. }
  262. static void xp_fill_rect(struct tridentfb_par *par,
  263. u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
  264. {
  265. writemmr(par, 0x2127, ROP_P);
  266. writemmr(par, 0x2158, c);
  267. writemmr(par, DRAWFL, 0x4000);
  268. writemmr(par, OLDDIM, point(h, w));
  269. writemmr(par, OLDDST, point(y, x));
  270. t_outb(par, 0x01, OLDCMD);
  271. t_outb(par, par->eng_oper, 0x2125);
  272. }
  273. static void xp_copy_rect(struct tridentfb_par *par,
  274. u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
  275. {
  276. u32 x1_tmp, x2_tmp, y1_tmp, y2_tmp;
  277. int direction = 0x0004;
  278. if ((x1 < x2) && (y1 == y2)) {
  279. direction |= 0x0200;
  280. x1_tmp = x1 + w - 1;
  281. x2_tmp = x2 + w - 1;
  282. } else {
  283. x1_tmp = x1;
  284. x2_tmp = x2;
  285. }
  286. if (y1 < y2) {
  287. direction |= 0x0100;
  288. y1_tmp = y1 + h - 1;
  289. y2_tmp = y2 + h - 1;
  290. } else {
  291. y1_tmp = y1;
  292. y2_tmp = y2;
  293. }
  294. writemmr(par, DRAWFL, direction);
  295. t_outb(par, ROP_S, 0x2127);
  296. writemmr(par, OLDSRC, point(y1_tmp, x1_tmp));
  297. writemmr(par, OLDDST, point(y2_tmp, x2_tmp));
  298. writemmr(par, OLDDIM, point(h, w));
  299. t_outb(par, 0x01, OLDCMD);
  300. }
  301. /*
  302. * Image specific acceleration functions
  303. */
  304. static void image_init_accel(struct tridentfb_par *par, int pitch, int bpp)
  305. {
  306. int tmp = bpp == 24 ? 2: (bpp >> 4);
  307. writemmr(par, 0x2120, 0xF0000000);
  308. writemmr(par, 0x2120, 0x40000000 | tmp);
  309. writemmr(par, 0x2120, 0x80000000);
  310. writemmr(par, 0x2144, 0x00000000);
  311. writemmr(par, 0x2148, 0x00000000);
  312. writemmr(par, 0x2150, 0x00000000);
  313. writemmr(par, 0x2154, 0x00000000);
  314. writemmr(par, 0x2120, 0x60000000 | (pitch << 16) | pitch);
  315. writemmr(par, 0x216C, 0x00000000);
  316. writemmr(par, 0x2170, 0x00000000);
  317. writemmr(par, 0x217C, 0x00000000);
  318. writemmr(par, 0x2120, 0x10000000);
  319. writemmr(par, 0x2130, (2047 << 16) | 2047);
  320. }
  321. static void image_wait_engine(struct tridentfb_par *par)
  322. {
  323. while (readmmr(par, 0x2164) & 0xF0000000)
  324. cpu_relax();
  325. }
  326. static void image_fill_rect(struct tridentfb_par *par,
  327. u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
  328. {
  329. writemmr(par, 0x2120, 0x80000000);
  330. writemmr(par, 0x2120, 0x90000000 | ROP_S);
  331. writemmr(par, 0x2144, c);
  332. writemmr(par, DST1, point(x, y));
  333. writemmr(par, DST2, point(x + w - 1, y + h - 1));
  334. writemmr(par, 0x2124, 0x80000000 | 3 << 22 | 1 << 10 | 1 << 9);
  335. }
  336. static void image_copy_rect(struct tridentfb_par *par,
  337. u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
  338. {
  339. int direction = 0x4;
  340. u32 s1 = point(x1, y1);
  341. u32 s2 = point(x1 + w - 1, y1 + h - 1);
  342. u32 d1 = point(x2, y2);
  343. u32 d2 = point(x2 + w - 1, y2 + h - 1);
  344. if ((y1 > y2) || ((y1 == y2) && (x1 > x2)))
  345. direction = 0;
  346. writemmr(par, 0x2120, 0x80000000);
  347. writemmr(par, 0x2120, 0x90000000 | ROP_S);
  348. writemmr(par, SRC1, direction ? s2 : s1);
  349. writemmr(par, SRC2, direction ? s1 : s2);
  350. writemmr(par, DST1, direction ? d2 : d1);
  351. writemmr(par, DST2, direction ? d1 : d2);
  352. writemmr(par, 0x2124,
  353. 0x80000000 | 1 << 22 | 1 << 10 | 1 << 7 | direction);
  354. }
  355. /*
  356. * TGUI 9440/96XX acceleration
  357. */
  358. static void tgui_init_accel(struct tridentfb_par *par, int pitch, int bpp)
  359. {
  360. unsigned char x = bpp == 24 ? 3 : (bpp >> 4);
  361. /* disable clipping */
  362. writemmr(par, 0x2148, 0);
  363. writemmr(par, 0x214C, point(4095, 2047));
  364. switch ((pitch * bpp) / 8) {
  365. case 8192:
  366. case 512:
  367. x |= 0x00;
  368. break;
  369. case 1024:
  370. x |= 0x04;
  371. break;
  372. case 2048:
  373. x |= 0x08;
  374. break;
  375. case 4096:
  376. x |= 0x0C;
  377. break;
  378. }
  379. fb_writew(x, par->io_virt + 0x2122);
  380. }
  381. static void tgui_fill_rect(struct tridentfb_par *par,
  382. u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
  383. {
  384. t_outb(par, ROP_P, 0x2127);
  385. writemmr(par, OLDCLR, c);
  386. writemmr(par, DRAWFL, 0x4020);
  387. writemmr(par, OLDDIM, point(w - 1, h - 1));
  388. writemmr(par, OLDDST, point(x, y));
  389. t_outb(par, 1, OLDCMD);
  390. }
  391. static void tgui_copy_rect(struct tridentfb_par *par,
  392. u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
  393. {
  394. int flags = 0;
  395. u16 x1_tmp, x2_tmp, y1_tmp, y2_tmp;
  396. if ((x1 < x2) && (y1 == y2)) {
  397. flags |= 0x0200;
  398. x1_tmp = x1 + w - 1;
  399. x2_tmp = x2 + w - 1;
  400. } else {
  401. x1_tmp = x1;
  402. x2_tmp = x2;
  403. }
  404. if (y1 < y2) {
  405. flags |= 0x0100;
  406. y1_tmp = y1 + h - 1;
  407. y2_tmp = y2 + h - 1;
  408. } else {
  409. y1_tmp = y1;
  410. y2_tmp = y2;
  411. }
  412. writemmr(par, DRAWFL, 0x4 | flags);
  413. t_outb(par, ROP_S, 0x2127);
  414. writemmr(par, OLDSRC, point(x1_tmp, y1_tmp));
  415. writemmr(par, OLDDST, point(x2_tmp, y2_tmp));
  416. writemmr(par, OLDDIM, point(w - 1, h - 1));
  417. t_outb(par, 1, OLDCMD);
  418. }
  419. /*
  420. * Accel functions called by the upper layers
  421. */
  422. static void tridentfb_fillrect(struct fb_info *info,
  423. const struct fb_fillrect *fr)
  424. {
  425. struct tridentfb_par *par = info->par;
  426. int col;
  427. if (info->flags & FBINFO_HWACCEL_DISABLED) {
  428. cfb_fillrect(info, fr);
  429. return;
  430. }
  431. if (info->var.bits_per_pixel == 8) {
  432. col = fr->color;
  433. col |= col << 8;
  434. col |= col << 16;
  435. } else
  436. col = ((u32 *)(info->pseudo_palette))[fr->color];
  437. par->wait_engine(par);
  438. par->fill_rect(par, fr->dx, fr->dy, fr->width,
  439. fr->height, col, fr->rop);
  440. }
  441. static void tridentfb_imageblit(struct fb_info *info,
  442. const struct fb_image *img)
  443. {
  444. struct tridentfb_par *par = info->par;
  445. int col, bgcol;
  446. if ((info->flags & FBINFO_HWACCEL_DISABLED) || img->depth != 1) {
  447. cfb_imageblit(info, img);
  448. return;
  449. }
  450. if (info->var.bits_per_pixel == 8) {
  451. col = img->fg_color;
  452. col |= col << 8;
  453. col |= col << 16;
  454. bgcol = img->bg_color;
  455. bgcol |= bgcol << 8;
  456. bgcol |= bgcol << 16;
  457. } else {
  458. col = ((u32 *)(info->pseudo_palette))[img->fg_color];
  459. bgcol = ((u32 *)(info->pseudo_palette))[img->bg_color];
  460. }
  461. par->wait_engine(par);
  462. if (par->image_blit)
  463. par->image_blit(par, img->data, img->dx, img->dy,
  464. img->width, img->height, col, bgcol);
  465. else
  466. cfb_imageblit(info, img);
  467. }
  468. static void tridentfb_copyarea(struct fb_info *info,
  469. const struct fb_copyarea *ca)
  470. {
  471. struct tridentfb_par *par = info->par;
  472. if (info->flags & FBINFO_HWACCEL_DISABLED) {
  473. cfb_copyarea(info, ca);
  474. return;
  475. }
  476. par->wait_engine(par);
  477. par->copy_rect(par, ca->sx, ca->sy, ca->dx, ca->dy,
  478. ca->width, ca->height);
  479. }
  480. static int tridentfb_sync(struct fb_info *info)
  481. {
  482. struct tridentfb_par *par = info->par;
  483. if (!(info->flags & FBINFO_HWACCEL_DISABLED))
  484. par->wait_engine(par);
  485. return 0;
  486. }
  487. /*
  488. * Hardware access functions
  489. */
  490. static inline unsigned char read3X4(struct tridentfb_par *par, int reg)
  491. {
  492. return vga_mm_rcrt(par->io_virt, reg);
  493. }
  494. static inline void write3X4(struct tridentfb_par *par, int reg,
  495. unsigned char val)
  496. {
  497. vga_mm_wcrt(par->io_virt, reg, val);
  498. }
  499. static inline unsigned char read3CE(struct tridentfb_par *par,
  500. unsigned char reg)
  501. {
  502. return vga_mm_rgfx(par->io_virt, reg);
  503. }
  504. static inline void writeAttr(struct tridentfb_par *par, int reg,
  505. unsigned char val)
  506. {
  507. fb_readb(par->io_virt + VGA_IS1_RC); /* flip-flop to index */
  508. vga_mm_wattr(par->io_virt, reg, val);
  509. }
  510. static inline void write3CE(struct tridentfb_par *par, int reg,
  511. unsigned char val)
  512. {
  513. vga_mm_wgfx(par->io_virt, reg, val);
  514. }
  515. static void enable_mmio(struct tridentfb_par *par)
  516. {
  517. /* Goto New Mode */
  518. vga_io_rseq(0x0B);
  519. /* Unprotect registers */
  520. vga_io_wseq(NewMode1, 0x80);
  521. if (!is_oldprotect(par->chip_id))
  522. vga_io_wseq(Protection, 0x92);
  523. /* Enable MMIO */
  524. outb(PCIReg, 0x3D4);
  525. outb(inb(0x3D5) | 0x01, 0x3D5);
  526. }
  527. static void disable_mmio(struct tridentfb_par *par)
  528. {
  529. /* Goto New Mode */
  530. vga_mm_rseq(par->io_virt, 0x0B);
  531. /* Unprotect registers */
  532. vga_mm_wseq(par->io_virt, NewMode1, 0x80);
  533. if (!is_oldprotect(par->chip_id))
  534. vga_mm_wseq(par->io_virt, Protection, 0x92);
  535. /* Disable MMIO */
  536. t_outb(par, PCIReg, 0x3D4);
  537. t_outb(par, t_inb(par, 0x3D5) & ~0x01, 0x3D5);
  538. }
  539. static inline void crtc_unlock(struct tridentfb_par *par)
  540. {
  541. write3X4(par, VGA_CRTC_V_SYNC_END,
  542. read3X4(par, VGA_CRTC_V_SYNC_END) & 0x7F);
  543. }
  544. /* Return flat panel's maximum x resolution */
  545. static int get_nativex(struct tridentfb_par *par)
  546. {
  547. int x, y, tmp;
  548. if (nativex)
  549. return nativex;
  550. tmp = (read3CE(par, VertStretch) >> 4) & 3;
  551. switch (tmp) {
  552. case 0:
  553. x = 1280; y = 1024;
  554. break;
  555. case 2:
  556. x = 1024; y = 768;
  557. break;
  558. case 3:
  559. x = 800; y = 600;
  560. break;
  561. case 4:
  562. x = 1400; y = 1050;
  563. break;
  564. case 1:
  565. default:
  566. x = 640; y = 480;
  567. break;
  568. }
  569. output("%dx%d flat panel found\n", x, y);
  570. return x;
  571. }
  572. /* Set pitch */
  573. static inline void set_lwidth(struct tridentfb_par *par, int width)
  574. {
  575. write3X4(par, VGA_CRTC_OFFSET, width & 0xFF);
  576. /* chips older than TGUI9660 have only 1 width bit in AddColReg */
  577. /* touching the other one breaks I2C/DDC */
  578. if (par->chip_id == TGUI9440 || par->chip_id == CYBER9320)
  579. write3X4(par, AddColReg,
  580. (read3X4(par, AddColReg) & 0xEF) | ((width & 0x100) >> 4));
  581. else
  582. write3X4(par, AddColReg,
  583. (read3X4(par, AddColReg) & 0xCF) | ((width & 0x300) >> 4));
  584. }
  585. /* For resolutions smaller than FP resolution stretch */
  586. static void screen_stretch(struct tridentfb_par *par)
  587. {
  588. if (par->chip_id != CYBERBLADEXPAi1)
  589. write3CE(par, BiosReg, 0);
  590. else
  591. write3CE(par, BiosReg, 8);
  592. write3CE(par, VertStretch, (read3CE(par, VertStretch) & 0x7C) | 1);
  593. write3CE(par, HorStretch, (read3CE(par, HorStretch) & 0x7C) | 1);
  594. }
  595. /* For resolutions smaller than FP resolution center */
  596. static inline void screen_center(struct tridentfb_par *par)
  597. {
  598. write3CE(par, VertStretch, (read3CE(par, VertStretch) & 0x7C) | 0x80);
  599. write3CE(par, HorStretch, (read3CE(par, HorStretch) & 0x7C) | 0x80);
  600. }
  601. /* Address of first shown pixel in display memory */
  602. static void set_screen_start(struct tridentfb_par *par, int base)
  603. {
  604. u8 tmp;
  605. write3X4(par, VGA_CRTC_START_LO, base & 0xFF);
  606. write3X4(par, VGA_CRTC_START_HI, (base & 0xFF00) >> 8);
  607. tmp = read3X4(par, CRTCModuleTest) & 0xDF;
  608. write3X4(par, CRTCModuleTest, tmp | ((base & 0x10000) >> 11));
  609. tmp = read3X4(par, CRTHiOrd) & 0xF8;
  610. write3X4(par, CRTHiOrd, tmp | ((base & 0xE0000) >> 17));
  611. }
  612. /* Set dotclock frequency */
  613. static void set_vclk(struct tridentfb_par *par, unsigned long freq)
  614. {
  615. int m, n, k;
  616. unsigned long fi, d, di;
  617. unsigned char best_m = 0, best_n = 0, best_k = 0;
  618. unsigned char hi, lo;
  619. unsigned char shift = !is_oldclock(par->chip_id) ? 2 : 1;
  620. d = 20000;
  621. for (k = shift; k >= 0; k--)
  622. for (m = 1; m < 32; m++) {
  623. n = ((m + 2) << shift) - 8;
  624. for (n = (n < 0 ? 0 : n); n < 122; n++) {
  625. fi = ((14318l * (n + 8)) / (m + 2)) >> k;
  626. di = abs(fi - freq);
  627. if (di < d || (di == d && k == best_k)) {
  628. d = di;
  629. best_n = n;
  630. best_m = m;
  631. best_k = k;
  632. }
  633. if (fi > freq)
  634. break;
  635. }
  636. }
  637. if (is_oldclock(par->chip_id)) {
  638. lo = best_n | (best_m << 7);
  639. hi = (best_m >> 1) | (best_k << 4);
  640. } else {
  641. lo = best_n;
  642. hi = best_m | (best_k << 6);
  643. }
  644. if (is3Dchip(par->chip_id)) {
  645. vga_mm_wseq(par->io_virt, ClockHigh, hi);
  646. vga_mm_wseq(par->io_virt, ClockLow, lo);
  647. } else {
  648. t_outb(par, lo, 0x43C8);
  649. t_outb(par, hi, 0x43C9);
  650. }
  651. debug("VCLK = %X %X\n", hi, lo);
  652. }
  653. /* Set number of lines for flat panels*/
  654. static void set_number_of_lines(struct tridentfb_par *par, int lines)
  655. {
  656. int tmp = read3CE(par, CyberEnhance) & 0x8F;
  657. if (lines > 1024)
  658. tmp |= 0x50;
  659. else if (lines > 768)
  660. tmp |= 0x30;
  661. else if (lines > 600)
  662. tmp |= 0x20;
  663. else if (lines > 480)
  664. tmp |= 0x10;
  665. write3CE(par, CyberEnhance, tmp);
  666. }
  667. /*
  668. * If we see that FP is active we assume we have one.
  669. * Otherwise we have a CRT display. User can override.
  670. */
  671. static int is_flatpanel(struct tridentfb_par *par)
  672. {
  673. if (fp)
  674. return 1;
  675. if (crt || !iscyber(par->chip_id))
  676. return 0;
  677. return (read3CE(par, FPConfig) & 0x10) ? 1 : 0;
  678. }
  679. /* Try detecting the video memory size */
  680. static unsigned int get_memsize(struct tridentfb_par *par)
  681. {
  682. unsigned char tmp, tmp2;
  683. unsigned int k;
  684. /* If memory size provided by user */
  685. if (memsize)
  686. k = memsize * Kb;
  687. else
  688. switch (par->chip_id) {
  689. case CYBER9525DVD:
  690. k = 2560 * Kb;
  691. break;
  692. default:
  693. tmp = read3X4(par, SPR) & 0x0F;
  694. switch (tmp) {
  695. case 0x01:
  696. k = 512 * Kb;
  697. break;
  698. case 0x02:
  699. k = 6 * Mb; /* XP */
  700. break;
  701. case 0x03:
  702. k = 1 * Mb;
  703. break;
  704. case 0x04:
  705. k = 8 * Mb;
  706. break;
  707. case 0x06:
  708. k = 10 * Mb; /* XP */
  709. break;
  710. case 0x07:
  711. k = 2 * Mb;
  712. break;
  713. case 0x08:
  714. k = 12 * Mb; /* XP */
  715. break;
  716. case 0x0A:
  717. k = 14 * Mb; /* XP */
  718. break;
  719. case 0x0C:
  720. k = 16 * Mb; /* XP */
  721. break;
  722. case 0x0E: /* XP */
  723. tmp2 = vga_mm_rseq(par->io_virt, 0xC1);
  724. switch (tmp2) {
  725. case 0x00:
  726. k = 20 * Mb;
  727. break;
  728. case 0x01:
  729. k = 24 * Mb;
  730. break;
  731. case 0x10:
  732. k = 28 * Mb;
  733. break;
  734. case 0x11:
  735. k = 32 * Mb;
  736. break;
  737. default:
  738. k = 1 * Mb;
  739. break;
  740. }
  741. break;
  742. case 0x0F:
  743. k = 4 * Mb;
  744. break;
  745. default:
  746. k = 1 * Mb;
  747. break;
  748. }
  749. }
  750. k -= memdiff * Kb;
  751. output("framebuffer size = %d Kb\n", k / Kb);
  752. return k;
  753. }
  754. /* See if we can handle the video mode described in var */
  755. static int tridentfb_check_var(struct fb_var_screeninfo *var,
  756. struct fb_info *info)
  757. {
  758. struct tridentfb_par *par = info->par;
  759. int bpp = var->bits_per_pixel;
  760. int line_length;
  761. int ramdac = 230000; /* 230MHz for most 3D chips */
  762. debug("enter\n");
  763. /* check color depth */
  764. if (bpp == 24)
  765. bpp = var->bits_per_pixel = 32;
  766. if (bpp != 8 && bpp != 16 && bpp != 32)
  767. return -EINVAL;
  768. if (par->chip_id == TGUI9440 && bpp == 32)
  769. return -EINVAL;
  770. /* check whether resolution fits on panel and in memory */
  771. if (par->flatpanel && nativex && var->xres > nativex)
  772. return -EINVAL;
  773. /* various resolution checks */
  774. var->xres = (var->xres + 7) & ~0x7;
  775. if (var->xres > var->xres_virtual)
  776. var->xres_virtual = var->xres;
  777. if (var->yres > var->yres_virtual)
  778. var->yres_virtual = var->yres;
  779. if (var->xres_virtual > 4095 || var->yres > 2048)
  780. return -EINVAL;
  781. /* prevent from position overflow for acceleration */
  782. if (var->yres_virtual > 0xffff)
  783. return -EINVAL;
  784. line_length = var->xres_virtual * bpp / 8;
  785. if (!is3Dchip(par->chip_id) &&
  786. !(info->flags & FBINFO_HWACCEL_DISABLED)) {
  787. /* acceleration requires line length to be power of 2 */
  788. if (line_length <= 512)
  789. var->xres_virtual = 512 * 8 / bpp;
  790. else if (line_length <= 1024)
  791. var->xres_virtual = 1024 * 8 / bpp;
  792. else if (line_length <= 2048)
  793. var->xres_virtual = 2048 * 8 / bpp;
  794. else if (line_length <= 4096)
  795. var->xres_virtual = 4096 * 8 / bpp;
  796. else if (line_length <= 8192)
  797. var->xres_virtual = 8192 * 8 / bpp;
  798. else
  799. return -EINVAL;
  800. line_length = var->xres_virtual * bpp / 8;
  801. }
  802. /* datasheet specifies how to set panning only up to 4 MB */
  803. if (line_length * (var->yres_virtual - var->yres) > (4 << 20))
  804. var->yres_virtual = ((4 << 20) / line_length) + var->yres;
  805. if (line_length * var->yres_virtual > info->fix.smem_len)
  806. return -EINVAL;
  807. switch (bpp) {
  808. case 8:
  809. var->red.offset = 0;
  810. var->red.length = 8;
  811. var->green = var->red;
  812. var->blue = var->red;
  813. break;
  814. case 16:
  815. var->red.offset = 11;
  816. var->green.offset = 5;
  817. var->blue.offset = 0;
  818. var->red.length = 5;
  819. var->green.length = 6;
  820. var->blue.length = 5;
  821. break;
  822. case 32:
  823. var->red.offset = 16;
  824. var->green.offset = 8;
  825. var->blue.offset = 0;
  826. var->red.length = 8;
  827. var->green.length = 8;
  828. var->blue.length = 8;
  829. break;
  830. default:
  831. return -EINVAL;
  832. }
  833. if (is_xp(par->chip_id))
  834. ramdac = 350000;
  835. switch (par->chip_id) {
  836. case TGUI9440:
  837. ramdac = (bpp >= 16) ? 45000 : 90000;
  838. break;
  839. case CYBER9320:
  840. case TGUI9660:
  841. ramdac = 135000;
  842. break;
  843. case PROVIDIA9685:
  844. case CYBER9388:
  845. case CYBER9382:
  846. case CYBER9385:
  847. ramdac = 170000;
  848. break;
  849. }
  850. /* The clock is doubled for 32 bpp */
  851. if (bpp == 32)
  852. ramdac /= 2;
  853. if (PICOS2KHZ(var->pixclock) > ramdac)
  854. return -EINVAL;
  855. debug("exit\n");
  856. return 0;
  857. }
  858. /* Pan the display */
  859. static int tridentfb_pan_display(struct fb_var_screeninfo *var,
  860. struct fb_info *info)
  861. {
  862. struct tridentfb_par *par = info->par;
  863. unsigned int offset;
  864. debug("enter\n");
  865. offset = (var->xoffset + (var->yoffset * info->var.xres_virtual))
  866. * info->var.bits_per_pixel / 32;
  867. set_screen_start(par, offset);
  868. debug("exit\n");
  869. return 0;
  870. }
  871. static inline void shadowmode_on(struct tridentfb_par *par)
  872. {
  873. write3CE(par, CyberControl, read3CE(par, CyberControl) | 0x81);
  874. }
  875. static inline void shadowmode_off(struct tridentfb_par *par)
  876. {
  877. write3CE(par, CyberControl, read3CE(par, CyberControl) & 0x7E);
  878. }
  879. /* Set the hardware to the requested video mode */
  880. static int tridentfb_set_par(struct fb_info *info)
  881. {
  882. struct tridentfb_par *par = info->par;
  883. u32 htotal, hdispend, hsyncstart, hsyncend, hblankstart, hblankend;
  884. u32 vtotal, vdispend, vsyncstart, vsyncend, vblankstart, vblankend;
  885. struct fb_var_screeninfo *var = &info->var;
  886. int bpp = var->bits_per_pixel;
  887. unsigned char tmp;
  888. unsigned long vclk;
  889. debug("enter\n");
  890. hdispend = var->xres / 8 - 1;
  891. hsyncstart = (var->xres + var->right_margin) / 8;
  892. hsyncend = (var->xres + var->right_margin + var->hsync_len) / 8;
  893. htotal = (var->xres + var->left_margin + var->right_margin +
  894. var->hsync_len) / 8 - 5;
  895. hblankstart = hdispend + 1;
  896. hblankend = htotal + 3;
  897. vdispend = var->yres - 1;
  898. vsyncstart = var->yres + var->lower_margin;
  899. vsyncend = vsyncstart + var->vsync_len;
  900. vtotal = var->upper_margin + vsyncend - 2;
  901. vblankstart = vdispend + 1;
  902. vblankend = vtotal;
  903. if (info->var.vmode & FB_VMODE_INTERLACED) {
  904. vtotal /= 2;
  905. vdispend /= 2;
  906. vsyncstart /= 2;
  907. vsyncend /= 2;
  908. vblankstart /= 2;
  909. vblankend /= 2;
  910. }
  911. enable_mmio(par);
  912. crtc_unlock(par);
  913. write3CE(par, CyberControl, 8);
  914. tmp = 0xEB;
  915. if (var->sync & FB_SYNC_HOR_HIGH_ACT)
  916. tmp &= ~0x40;
  917. if (var->sync & FB_SYNC_VERT_HIGH_ACT)
  918. tmp &= ~0x80;
  919. if (par->flatpanel && var->xres < nativex) {
  920. /*
  921. * on flat panels with native size larger
  922. * than requested resolution decide whether
  923. * we stretch or center
  924. */
  925. t_outb(par, tmp | 0xC0, VGA_MIS_W);
  926. shadowmode_on(par);
  927. if (center)
  928. screen_center(par);
  929. else if (stretch)
  930. screen_stretch(par);
  931. } else {
  932. t_outb(par, tmp, VGA_MIS_W);
  933. write3CE(par, CyberControl, 8);
  934. }
  935. /* vertical timing values */
  936. write3X4(par, VGA_CRTC_V_TOTAL, vtotal & 0xFF);
  937. write3X4(par, VGA_CRTC_V_DISP_END, vdispend & 0xFF);
  938. write3X4(par, VGA_CRTC_V_SYNC_START, vsyncstart & 0xFF);
  939. write3X4(par, VGA_CRTC_V_SYNC_END, (vsyncend & 0x0F));
  940. write3X4(par, VGA_CRTC_V_BLANK_START, vblankstart & 0xFF);
  941. write3X4(par, VGA_CRTC_V_BLANK_END, vblankend & 0xFF);
  942. /* horizontal timing values */
  943. write3X4(par, VGA_CRTC_H_TOTAL, htotal & 0xFF);
  944. write3X4(par, VGA_CRTC_H_DISP, hdispend & 0xFF);
  945. write3X4(par, VGA_CRTC_H_SYNC_START, hsyncstart & 0xFF);
  946. write3X4(par, VGA_CRTC_H_SYNC_END,
  947. (hsyncend & 0x1F) | ((hblankend & 0x20) << 2));
  948. write3X4(par, VGA_CRTC_H_BLANK_START, hblankstart & 0xFF);
  949. write3X4(par, VGA_CRTC_H_BLANK_END, hblankend & 0x1F);
  950. /* higher bits of vertical timing values */
  951. tmp = 0x10;
  952. if (vtotal & 0x100) tmp |= 0x01;
  953. if (vdispend & 0x100) tmp |= 0x02;
  954. if (vsyncstart & 0x100) tmp |= 0x04;
  955. if (vblankstart & 0x100) tmp |= 0x08;
  956. if (vtotal & 0x200) tmp |= 0x20;
  957. if (vdispend & 0x200) tmp |= 0x40;
  958. if (vsyncstart & 0x200) tmp |= 0x80;
  959. write3X4(par, VGA_CRTC_OVERFLOW, tmp);
  960. tmp = read3X4(par, CRTHiOrd) & 0x07;
  961. tmp |= 0x08; /* line compare bit 10 */
  962. if (vtotal & 0x400) tmp |= 0x80;
  963. if (vblankstart & 0x400) tmp |= 0x40;
  964. if (vsyncstart & 0x400) tmp |= 0x20;
  965. if (vdispend & 0x400) tmp |= 0x10;
  966. write3X4(par, CRTHiOrd, tmp);
  967. tmp = (htotal >> 8) & 0x01;
  968. tmp |= (hdispend >> 7) & 0x02;
  969. tmp |= (hsyncstart >> 5) & 0x08;
  970. tmp |= (hblankstart >> 4) & 0x10;
  971. write3X4(par, HorizOverflow, tmp);
  972. tmp = 0x40;
  973. if (vblankstart & 0x200) tmp |= 0x20;
  974. //FIXME if (info->var.vmode & FB_VMODE_DOUBLE) tmp |= 0x80; /* double scan for 200 line modes */
  975. write3X4(par, VGA_CRTC_MAX_SCAN, tmp);
  976. write3X4(par, VGA_CRTC_LINE_COMPARE, 0xFF);
  977. write3X4(par, VGA_CRTC_PRESET_ROW, 0);
  978. write3X4(par, VGA_CRTC_MODE, 0xC3);
  979. write3X4(par, LinearAddReg, 0x20); /* enable linear addressing */
  980. tmp = (info->var.vmode & FB_VMODE_INTERLACED) ? 0x84 : 0x80;
  981. /* enable access extended memory */
  982. write3X4(par, CRTCModuleTest, tmp);
  983. tmp = read3CE(par, MiscIntContReg) & ~0x4;
  984. if (info->var.vmode & FB_VMODE_INTERLACED)
  985. tmp |= 0x4;
  986. write3CE(par, MiscIntContReg, tmp);
  987. /* enable GE for text acceleration */
  988. write3X4(par, GraphEngReg, 0x80);
  989. switch (bpp) {
  990. case 8:
  991. tmp = 0x00;
  992. break;
  993. case 16:
  994. tmp = 0x05;
  995. break;
  996. case 24:
  997. tmp = 0x29;
  998. break;
  999. case 32:
  1000. tmp = 0x09;
  1001. break;
  1002. }
  1003. write3X4(par, PixelBusReg, tmp);
  1004. tmp = read3X4(par, DRAMControl);
  1005. if (!is_oldprotect(par->chip_id))
  1006. tmp |= 0x10;
  1007. if (iscyber(par->chip_id))
  1008. tmp |= 0x20;
  1009. write3X4(par, DRAMControl, tmp); /* both IO, linear enable */
  1010. write3X4(par, InterfaceSel, read3X4(par, InterfaceSel) | 0x40);
  1011. if (!is_xp(par->chip_id))
  1012. write3X4(par, Performance, read3X4(par, Performance) | 0x10);
  1013. /* MMIO & PCI read and write burst enable */
  1014. if (par->chip_id != TGUI9440 && par->chip_id != IMAGE975)
  1015. write3X4(par, PCIReg, read3X4(par, PCIReg) | 0x06);
  1016. vga_mm_wseq(par->io_virt, 0, 3);
  1017. vga_mm_wseq(par->io_virt, 1, 1); /* set char clock 8 dots wide */
  1018. /* enable 4 maps because needed in chain4 mode */
  1019. vga_mm_wseq(par->io_virt, 2, 0x0F);
  1020. vga_mm_wseq(par->io_virt, 3, 0);
  1021. vga_mm_wseq(par->io_virt, 4, 0x0E); /* memory mode enable bitmaps ?? */
  1022. /* convert from picoseconds to kHz */
  1023. vclk = PICOS2KHZ(info->var.pixclock);
  1024. /* divide clock by 2 if 32bpp chain4 mode display and CPU path */
  1025. tmp = read3CE(par, MiscExtFunc) & 0xF0;
  1026. if (bpp == 32 || (par->chip_id == TGUI9440 && bpp == 16)) {
  1027. tmp |= 8;
  1028. vclk *= 2;
  1029. }
  1030. set_vclk(par, vclk);
  1031. write3CE(par, MiscExtFunc, tmp | 0x12);
  1032. write3CE(par, 0x5, 0x40); /* no CGA compat, allow 256 col */
  1033. write3CE(par, 0x6, 0x05); /* graphics mode */
  1034. write3CE(par, 0x7, 0x0F); /* planes? */
  1035. /* graphics mode and support 256 color modes */
  1036. writeAttr(par, 0x10, 0x41);
  1037. writeAttr(par, 0x12, 0x0F); /* planes */
  1038. writeAttr(par, 0x13, 0); /* horizontal pel panning */
  1039. /* colors */
  1040. for (tmp = 0; tmp < 0x10; tmp++)
  1041. writeAttr(par, tmp, tmp);
  1042. fb_readb(par->io_virt + VGA_IS1_RC); /* flip-flop to index */
  1043. t_outb(par, 0x20, VGA_ATT_W); /* enable attr */
  1044. switch (bpp) {
  1045. case 8:
  1046. tmp = 0;
  1047. break;
  1048. case 16:
  1049. tmp = 0x30;
  1050. break;
  1051. case 24:
  1052. case 32:
  1053. tmp = 0xD0;
  1054. break;
  1055. }
  1056. t_inb(par, VGA_PEL_IW);
  1057. t_inb(par, VGA_PEL_MSK);
  1058. t_inb(par, VGA_PEL_MSK);
  1059. t_inb(par, VGA_PEL_MSK);
  1060. t_inb(par, VGA_PEL_MSK);
  1061. t_outb(par, tmp, VGA_PEL_MSK);
  1062. t_inb(par, VGA_PEL_IW);
  1063. if (par->flatpanel)
  1064. set_number_of_lines(par, info->var.yres);
  1065. info->fix.line_length = info->var.xres_virtual * bpp / 8;
  1066. set_lwidth(par, info->fix.line_length / 8);
  1067. if (!(info->flags & FBINFO_HWACCEL_DISABLED))
  1068. par->init_accel(par, info->var.xres_virtual, bpp);
  1069. info->fix.visual = (bpp == 8) ? FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  1070. info->cmap.len = (bpp == 8) ? 256 : 16;
  1071. debug("exit\n");
  1072. return 0;
  1073. }
  1074. /* Set one color register */
  1075. static int tridentfb_setcolreg(unsigned regno, unsigned red, unsigned green,
  1076. unsigned blue, unsigned transp,
  1077. struct fb_info *info)
  1078. {
  1079. int bpp = info->var.bits_per_pixel;
  1080. struct tridentfb_par *par = info->par;
  1081. if (regno >= info->cmap.len)
  1082. return 1;
  1083. if (bpp == 8) {
  1084. t_outb(par, 0xFF, VGA_PEL_MSK);
  1085. t_outb(par, regno, VGA_PEL_IW);
  1086. t_outb(par, red >> 10, VGA_PEL_D);
  1087. t_outb(par, green >> 10, VGA_PEL_D);
  1088. t_outb(par, blue >> 10, VGA_PEL_D);
  1089. } else if (regno < 16) {
  1090. if (bpp == 16) { /* RGB 565 */
  1091. u32 col;
  1092. col = (red & 0xF800) | ((green & 0xFC00) >> 5) |
  1093. ((blue & 0xF800) >> 11);
  1094. col |= col << 16;
  1095. ((u32 *)(info->pseudo_palette))[regno] = col;
  1096. } else if (bpp == 32) /* ARGB 8888 */
  1097. ((u32 *)info->pseudo_palette)[regno] =
  1098. ((transp & 0xFF00) << 16) |
  1099. ((red & 0xFF00) << 8) |
  1100. ((green & 0xFF00)) |
  1101. ((blue & 0xFF00) >> 8);
  1102. }
  1103. return 0;
  1104. }
  1105. /* Try blanking the screen. For flat panels it does nothing */
  1106. static int tridentfb_blank(int blank_mode, struct fb_info *info)
  1107. {
  1108. unsigned char PMCont, DPMSCont;
  1109. struct tridentfb_par *par = info->par;
  1110. debug("enter\n");
  1111. if (par->flatpanel)
  1112. return 0;
  1113. t_outb(par, 0x04, 0x83C8); /* Read DPMS Control */
  1114. PMCont = t_inb(par, 0x83C6) & 0xFC;
  1115. DPMSCont = read3CE(par, PowerStatus) & 0xFC;
  1116. switch (blank_mode) {
  1117. case FB_BLANK_UNBLANK:
  1118. /* Screen: On, HSync: On, VSync: On */
  1119. case FB_BLANK_NORMAL:
  1120. /* Screen: Off, HSync: On, VSync: On */
  1121. PMCont |= 0x03;
  1122. DPMSCont |= 0x00;
  1123. break;
  1124. case FB_BLANK_HSYNC_SUSPEND:
  1125. /* Screen: Off, HSync: Off, VSync: On */
  1126. PMCont |= 0x02;
  1127. DPMSCont |= 0x01;
  1128. break;
  1129. case FB_BLANK_VSYNC_SUSPEND:
  1130. /* Screen: Off, HSync: On, VSync: Off */
  1131. PMCont |= 0x02;
  1132. DPMSCont |= 0x02;
  1133. break;
  1134. case FB_BLANK_POWERDOWN:
  1135. /* Screen: Off, HSync: Off, VSync: Off */
  1136. PMCont |= 0x00;
  1137. DPMSCont |= 0x03;
  1138. break;
  1139. }
  1140. write3CE(par, PowerStatus, DPMSCont);
  1141. t_outb(par, 4, 0x83C8);
  1142. t_outb(par, PMCont, 0x83C6);
  1143. debug("exit\n");
  1144. /* let fbcon do a softblank for us */
  1145. return (blank_mode == FB_BLANK_NORMAL) ? 1 : 0;
  1146. }
  1147. static struct fb_ops tridentfb_ops = {
  1148. .owner = THIS_MODULE,
  1149. .fb_setcolreg = tridentfb_setcolreg,
  1150. .fb_pan_display = tridentfb_pan_display,
  1151. .fb_blank = tridentfb_blank,
  1152. .fb_check_var = tridentfb_check_var,
  1153. .fb_set_par = tridentfb_set_par,
  1154. .fb_fillrect = tridentfb_fillrect,
  1155. .fb_copyarea = tridentfb_copyarea,
  1156. .fb_imageblit = tridentfb_imageblit,
  1157. .fb_sync = tridentfb_sync,
  1158. };
  1159. static int trident_pci_probe(struct pci_dev *dev,
  1160. const struct pci_device_id *id)
  1161. {
  1162. int err;
  1163. unsigned char revision;
  1164. struct fb_info *info;
  1165. struct tridentfb_par *default_par;
  1166. int chip3D;
  1167. int chip_id;
  1168. err = pci_enable_device(dev);
  1169. if (err)
  1170. return err;
  1171. info = framebuffer_alloc(sizeof(struct tridentfb_par), &dev->dev);
  1172. if (!info)
  1173. return -ENOMEM;
  1174. default_par = info->par;
  1175. chip_id = id->device;
  1176. /* If PCI id is 0x9660 then further detect chip type */
  1177. if (chip_id == TGUI9660) {
  1178. revision = vga_io_rseq(RevisionID);
  1179. switch (revision) {
  1180. case 0x21:
  1181. chip_id = PROVIDIA9685;
  1182. break;
  1183. case 0x22:
  1184. case 0x23:
  1185. chip_id = CYBER9397;
  1186. break;
  1187. case 0x2A:
  1188. chip_id = CYBER9397DVD;
  1189. break;
  1190. case 0x30:
  1191. case 0x33:
  1192. case 0x34:
  1193. case 0x35:
  1194. case 0x38:
  1195. case 0x3A:
  1196. case 0xB3:
  1197. chip_id = CYBER9385;
  1198. break;
  1199. case 0x40 ... 0x43:
  1200. chip_id = CYBER9382;
  1201. break;
  1202. case 0x4A:
  1203. chip_id = CYBER9388;
  1204. break;
  1205. default:
  1206. break;
  1207. }
  1208. }
  1209. chip3D = is3Dchip(chip_id);
  1210. if (is_xp(chip_id)) {
  1211. default_par->init_accel = xp_init_accel;
  1212. default_par->wait_engine = xp_wait_engine;
  1213. default_par->fill_rect = xp_fill_rect;
  1214. default_par->copy_rect = xp_copy_rect;
  1215. tridentfb_fix.accel = FB_ACCEL_TRIDENT_BLADEXP;
  1216. } else if (is_blade(chip_id)) {
  1217. default_par->init_accel = blade_init_accel;
  1218. default_par->wait_engine = blade_wait_engine;
  1219. default_par->fill_rect = blade_fill_rect;
  1220. default_par->copy_rect = blade_copy_rect;
  1221. default_par->image_blit = blade_image_blit;
  1222. tridentfb_fix.accel = FB_ACCEL_TRIDENT_BLADE3D;
  1223. } else if (chip3D) { /* 3DImage family left */
  1224. default_par->init_accel = image_init_accel;
  1225. default_par->wait_engine = image_wait_engine;
  1226. default_par->fill_rect = image_fill_rect;
  1227. default_par->copy_rect = image_copy_rect;
  1228. tridentfb_fix.accel = FB_ACCEL_TRIDENT_3DIMAGE;
  1229. } else { /* TGUI 9440/96XX family */
  1230. default_par->init_accel = tgui_init_accel;
  1231. default_par->wait_engine = xp_wait_engine;
  1232. default_par->fill_rect = tgui_fill_rect;
  1233. default_par->copy_rect = tgui_copy_rect;
  1234. tridentfb_fix.accel = FB_ACCEL_TRIDENT_TGUI;
  1235. }
  1236. default_par->chip_id = chip_id;
  1237. /* setup MMIO region */
  1238. tridentfb_fix.mmio_start = pci_resource_start(dev, 1);
  1239. tridentfb_fix.mmio_len = pci_resource_len(dev, 1);
  1240. if (!request_mem_region(tridentfb_fix.mmio_start,
  1241. tridentfb_fix.mmio_len, "tridentfb")) {
  1242. debug("request_region failed!\n");
  1243. framebuffer_release(info);
  1244. return -1;
  1245. }
  1246. default_par->io_virt = ioremap_nocache(tridentfb_fix.mmio_start,
  1247. tridentfb_fix.mmio_len);
  1248. if (!default_par->io_virt) {
  1249. debug("ioremap failed\n");
  1250. err = -1;
  1251. goto out_unmap1;
  1252. }
  1253. enable_mmio(default_par);
  1254. /* setup framebuffer memory */
  1255. tridentfb_fix.smem_start = pci_resource_start(dev, 0);
  1256. tridentfb_fix.smem_len = get_memsize(default_par);
  1257. if (!request_mem_region(tridentfb_fix.smem_start,
  1258. tridentfb_fix.smem_len, "tridentfb")) {
  1259. debug("request_mem_region failed!\n");
  1260. disable_mmio(info->par);
  1261. err = -1;
  1262. goto out_unmap1;
  1263. }
  1264. info->screen_base = ioremap_nocache(tridentfb_fix.smem_start,
  1265. tridentfb_fix.smem_len);
  1266. if (!info->screen_base) {
  1267. debug("ioremap failed\n");
  1268. err = -1;
  1269. goto out_unmap2;
  1270. }
  1271. default_par->flatpanel = is_flatpanel(default_par);
  1272. if (default_par->flatpanel)
  1273. nativex = get_nativex(default_par);
  1274. info->fix = tridentfb_fix;
  1275. info->fbops = &tridentfb_ops;
  1276. info->pseudo_palette = default_par->pseudo_pal;
  1277. info->flags = FBINFO_DEFAULT | FBINFO_HWACCEL_YPAN;
  1278. if (!noaccel && default_par->init_accel) {
  1279. info->flags &= ~FBINFO_HWACCEL_DISABLED;
  1280. info->flags |= FBINFO_HWACCEL_COPYAREA;
  1281. info->flags |= FBINFO_HWACCEL_FILLRECT;
  1282. } else
  1283. info->flags |= FBINFO_HWACCEL_DISABLED;
  1284. if (is_blade(chip_id) && chip_id != BLADE3D)
  1285. info->flags |= FBINFO_READS_FAST;
  1286. info->pixmap.addr = kmalloc(4096, GFP_KERNEL);
  1287. if (!info->pixmap.addr) {
  1288. err = -ENOMEM;
  1289. goto out_unmap2;
  1290. }
  1291. info->pixmap.size = 4096;
  1292. info->pixmap.buf_align = 4;
  1293. info->pixmap.scan_align = 1;
  1294. info->pixmap.access_align = 32;
  1295. info->pixmap.flags = FB_PIXMAP_SYSTEM;
  1296. if (default_par->image_blit) {
  1297. info->flags |= FBINFO_HWACCEL_IMAGEBLIT;
  1298. info->pixmap.scan_align = 4;
  1299. }
  1300. if (noaccel) {
  1301. printk(KERN_DEBUG "disabling acceleration\n");
  1302. info->flags |= FBINFO_HWACCEL_DISABLED;
  1303. info->pixmap.scan_align = 1;
  1304. }
  1305. if (!fb_find_mode(&info->var, info,
  1306. mode_option, NULL, 0, NULL, bpp)) {
  1307. err = -EINVAL;
  1308. goto out_unmap2;
  1309. }
  1310. err = fb_alloc_cmap(&info->cmap, 256, 0);
  1311. if (err < 0)
  1312. goto out_unmap2;
  1313. info->var.activate |= FB_ACTIVATE_NOW;
  1314. info->device = &dev->dev;
  1315. if (register_framebuffer(info) < 0) {
  1316. printk(KERN_ERR "tridentfb: could not register framebuffer\n");
  1317. fb_dealloc_cmap(&info->cmap);
  1318. err = -EINVAL;
  1319. goto out_unmap2;
  1320. }
  1321. output("fb%d: %s frame buffer device %dx%d-%dbpp\n",
  1322. info->node, info->fix.id, info->var.xres,
  1323. info->var.yres, info->var.bits_per_pixel);
  1324. pci_set_drvdata(dev, info);
  1325. return 0;
  1326. out_unmap2:
  1327. kfree(info->pixmap.addr);
  1328. if (info->screen_base)
  1329. iounmap(info->screen_base);
  1330. release_mem_region(tridentfb_fix.smem_start, tridentfb_fix.smem_len);
  1331. disable_mmio(info->par);
  1332. out_unmap1:
  1333. if (default_par->io_virt)
  1334. iounmap(default_par->io_virt);
  1335. release_mem_region(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len);
  1336. framebuffer_release(info);
  1337. return err;
  1338. }
  1339. static void trident_pci_remove(struct pci_dev *dev)
  1340. {
  1341. struct fb_info *info = pci_get_drvdata(dev);
  1342. struct tridentfb_par *par = info->par;
  1343. unregister_framebuffer(info);
  1344. iounmap(par->io_virt);
  1345. iounmap(info->screen_base);
  1346. release_mem_region(tridentfb_fix.smem_start, tridentfb_fix.smem_len);
  1347. release_mem_region(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len);
  1348. kfree(info->pixmap.addr);
  1349. fb_dealloc_cmap(&info->cmap);
  1350. framebuffer_release(info);
  1351. }
  1352. /* List of boards that we are trying to support */
  1353. static struct pci_device_id trident_devices[] = {
  1354. {PCI_VENDOR_ID_TRIDENT, BLADE3D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1355. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1356. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi7D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1357. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1358. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi1D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1359. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEAi1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1360. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEAi1D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1361. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEE4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1362. {PCI_VENDOR_ID_TRIDENT, TGUI9440, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1363. {PCI_VENDOR_ID_TRIDENT, TGUI9660, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1364. {PCI_VENDOR_ID_TRIDENT, IMAGE975, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1365. {PCI_VENDOR_ID_TRIDENT, IMAGE985, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1366. {PCI_VENDOR_ID_TRIDENT, CYBER9320, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1367. {PCI_VENDOR_ID_TRIDENT, CYBER9388, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1368. {PCI_VENDOR_ID_TRIDENT, CYBER9520, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1369. {PCI_VENDOR_ID_TRIDENT, CYBER9525DVD, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1370. {PCI_VENDOR_ID_TRIDENT, CYBER9397, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1371. {PCI_VENDOR_ID_TRIDENT, CYBER9397DVD, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1372. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPAi1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1373. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPm8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1374. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPm16, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1375. {0,}
  1376. };
  1377. MODULE_DEVICE_TABLE(pci, trident_devices);
  1378. static struct pci_driver tridentfb_pci_driver = {
  1379. .name = "tridentfb",
  1380. .id_table = trident_devices,
  1381. .probe = trident_pci_probe,
  1382. .remove = trident_pci_remove,
  1383. };
  1384. /*
  1385. * Parse user specified options (`video=trident:')
  1386. * example:
  1387. * video=trident:800x600,bpp=16,noaccel
  1388. */
  1389. #ifndef MODULE
  1390. static int __init tridentfb_setup(char *options)
  1391. {
  1392. char *opt;
  1393. if (!options || !*options)
  1394. return 0;
  1395. while ((opt = strsep(&options, ",")) != NULL) {
  1396. if (!*opt)
  1397. continue;
  1398. if (!strncmp(opt, "noaccel", 7))
  1399. noaccel = 1;
  1400. else if (!strncmp(opt, "fp", 2))
  1401. fp = 1;
  1402. else if (!strncmp(opt, "crt", 3))
  1403. fp = 0;
  1404. else if (!strncmp(opt, "bpp=", 4))
  1405. bpp = simple_strtoul(opt + 4, NULL, 0);
  1406. else if (!strncmp(opt, "center", 6))
  1407. center = 1;
  1408. else if (!strncmp(opt, "stretch", 7))
  1409. stretch = 1;
  1410. else if (!strncmp(opt, "memsize=", 8))
  1411. memsize = simple_strtoul(opt + 8, NULL, 0);
  1412. else if (!strncmp(opt, "memdiff=", 8))
  1413. memdiff = simple_strtoul(opt + 8, NULL, 0);
  1414. else if (!strncmp(opt, "nativex=", 8))
  1415. nativex = simple_strtoul(opt + 8, NULL, 0);
  1416. else
  1417. mode_option = opt;
  1418. }
  1419. return 0;
  1420. }
  1421. #endif
  1422. static int __init tridentfb_init(void)
  1423. {
  1424. #ifndef MODULE
  1425. char *option = NULL;
  1426. if (fb_get_options("tridentfb", &option))
  1427. return -ENODEV;
  1428. tridentfb_setup(option);
  1429. #endif
  1430. return pci_register_driver(&tridentfb_pci_driver);
  1431. }
  1432. static void __exit tridentfb_exit(void)
  1433. {
  1434. pci_unregister_driver(&tridentfb_pci_driver);
  1435. }
  1436. module_init(tridentfb_init);
  1437. module_exit(tridentfb_exit);
  1438. MODULE_AUTHOR("Jani Monoses <jani@iv.ro>");
  1439. MODULE_DESCRIPTION("Framebuffer driver for Trident cards");
  1440. MODULE_LICENSE("GPL");
  1441. MODULE_ALIAS("cyblafb");