matroxfb_base.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710
  1. /*
  2. *
  3. * Hardware accelerated Matrox Millennium I, II, Mystique, G100, G200, G400 and G450
  4. *
  5. * (c) 1998-2002 Petr Vandrovec <vandrove@vc.cvut.cz>
  6. *
  7. */
  8. #ifndef __MATROXFB_H__
  9. #define __MATROXFB_H__
  10. /* general, but fairly heavy, debugging */
  11. #undef MATROXFB_DEBUG
  12. /* heavy debugging: */
  13. /* -- logs putc[s], so every time a char is displayed, it's logged */
  14. #undef MATROXFB_DEBUG_HEAVY
  15. /* This one _could_ cause infinite loops */
  16. /* It _does_ cause lots and lots of messages during idle loops */
  17. #undef MATROXFB_DEBUG_LOOP
  18. /* Debug register calls, too? */
  19. #undef MATROXFB_DEBUG_REG
  20. /* Guard accelerator accesses with spin_lock_irqsave... */
  21. #undef MATROXFB_USE_SPINLOCKS
  22. #include <linux/module.h>
  23. #include <linux/kernel.h>
  24. #include <linux/errno.h>
  25. #include <linux/string.h>
  26. #include <linux/mm.h>
  27. #include <linux/slab.h>
  28. #include <linux/delay.h>
  29. #include <linux/fb.h>
  30. #include <linux/console.h>
  31. #include <linux/selection.h>
  32. #include <linux/ioport.h>
  33. #include <linux/init.h>
  34. #include <linux/timer.h>
  35. #include <linux/pci.h>
  36. #include <linux/spinlock.h>
  37. #include <linux/kd.h>
  38. #include <asm/io.h>
  39. #include <asm/unaligned.h>
  40. #if defined(CONFIG_PPC_PMAC)
  41. #include <asm/prom.h>
  42. #include <asm/pci-bridge.h>
  43. #include "../macmodes.h"
  44. #endif
  45. #ifdef MATROXFB_DEBUG
  46. #define DEBUG
  47. #define DBG(x) printk(KERN_DEBUG "matroxfb: %s\n", (x));
  48. #ifdef MATROXFB_DEBUG_HEAVY
  49. #define DBG_HEAVY(x) DBG(x)
  50. #else /* MATROXFB_DEBUG_HEAVY */
  51. #define DBG_HEAVY(x) /* DBG_HEAVY */
  52. #endif /* MATROXFB_DEBUG_HEAVY */
  53. #ifdef MATROXFB_DEBUG_LOOP
  54. #define DBG_LOOP(x) DBG(x)
  55. #else /* MATROXFB_DEBUG_LOOP */
  56. #define DBG_LOOP(x) /* DBG_LOOP */
  57. #endif /* MATROXFB_DEBUG_LOOP */
  58. #ifdef MATROXFB_DEBUG_REG
  59. #define DBG_REG(x) DBG(x)
  60. #else /* MATROXFB_DEBUG_REG */
  61. #define DBG_REG(x) /* DBG_REG */
  62. #endif /* MATROXFB_DEBUG_REG */
  63. #else /* MATROXFB_DEBUG */
  64. #define DBG(x) /* DBG */
  65. #define DBG_HEAVY(x) /* DBG_HEAVY */
  66. #define DBG_REG(x) /* DBG_REG */
  67. #define DBG_LOOP(x) /* DBG_LOOP */
  68. #endif /* MATROXFB_DEBUG */
  69. #ifdef DEBUG
  70. #define dprintk(X...) printk(X)
  71. #else
  72. #define dprintk(X...)
  73. #endif
  74. #ifndef PCI_SS_VENDOR_ID_SIEMENS_NIXDORF
  75. #define PCI_SS_VENDOR_ID_SIEMENS_NIXDORF 0x110A
  76. #endif
  77. #ifndef PCI_SS_VENDOR_ID_MATROX
  78. #define PCI_SS_VENDOR_ID_MATROX PCI_VENDOR_ID_MATROX
  79. #endif
  80. #ifndef PCI_SS_ID_MATROX_PRODUCTIVA_G100_AGP
  81. #define PCI_SS_ID_MATROX_GENERIC 0xFF00
  82. #define PCI_SS_ID_MATROX_PRODUCTIVA_G100_AGP 0xFF01
  83. #define PCI_SS_ID_MATROX_MYSTIQUE_G200_AGP 0xFF02
  84. #define PCI_SS_ID_MATROX_MILLENIUM_G200_AGP 0xFF03
  85. #define PCI_SS_ID_MATROX_MARVEL_G200_AGP 0xFF04
  86. #define PCI_SS_ID_MATROX_MGA_G100_PCI 0xFF05
  87. #define PCI_SS_ID_MATROX_MGA_G100_AGP 0x1001
  88. #define PCI_SS_ID_MATROX_MILLENNIUM_G400_MAX_AGP 0x2179
  89. #define PCI_SS_ID_SIEMENS_MGA_G100_AGP 0x001E /* 30 */
  90. #define PCI_SS_ID_SIEMENS_MGA_G200_AGP 0x0032 /* 50 */
  91. #endif
  92. #define MX_VISUAL_TRUECOLOR FB_VISUAL_DIRECTCOLOR
  93. #define MX_VISUAL_DIRECTCOLOR FB_VISUAL_TRUECOLOR
  94. #define MX_VISUAL_PSEUDOCOLOR FB_VISUAL_PSEUDOCOLOR
  95. #define CNVT_TOHW(val,width) ((((val)<<(width))+0x7FFF-(val))>>16)
  96. /* G-series and Mystique have (almost) same DAC */
  97. #undef NEED_DAC1064
  98. #if defined(CONFIG_FB_MATROX_MYSTIQUE) || defined(CONFIG_FB_MATROX_G)
  99. #define NEED_DAC1064 1
  100. #endif
  101. typedef struct {
  102. void __iomem* vaddr;
  103. } vaddr_t;
  104. static inline unsigned int mga_readb(vaddr_t va, unsigned int offs) {
  105. return readb(va.vaddr + offs);
  106. }
  107. static inline void mga_writeb(vaddr_t va, unsigned int offs, u_int8_t value) {
  108. writeb(value, va.vaddr + offs);
  109. }
  110. static inline void mga_writew(vaddr_t va, unsigned int offs, u_int16_t value) {
  111. writew(value, va.vaddr + offs);
  112. }
  113. static inline u_int32_t mga_readl(vaddr_t va, unsigned int offs) {
  114. return readl(va.vaddr + offs);
  115. }
  116. static inline void mga_writel(vaddr_t va, unsigned int offs, u_int32_t value) {
  117. writel(value, va.vaddr + offs);
  118. }
  119. static inline void mga_memcpy_toio(vaddr_t va, const void* src, int len) {
  120. #if defined(__alpha__) || defined(__i386__) || defined(__x86_64__)
  121. /*
  122. * iowrite32_rep works for us if:
  123. * (1) Copies data as 32bit quantities, not byte after byte,
  124. * (2) Performs LE ordered stores, and
  125. * (3) It copes with unaligned source (destination is guaranteed to be page
  126. * aligned and length is guaranteed to be multiple of 4).
  127. */
  128. iowrite32_rep(va.vaddr, src, len >> 2);
  129. #else
  130. u_int32_t __iomem* addr = va.vaddr;
  131. if ((unsigned long)src & 3) {
  132. while (len >= 4) {
  133. fb_writel(get_unaligned((u32 *)src), addr);
  134. addr++;
  135. len -= 4;
  136. src += 4;
  137. }
  138. } else {
  139. while (len >= 4) {
  140. fb_writel(*(u32 *)src, addr);
  141. addr++;
  142. len -= 4;
  143. src += 4;
  144. }
  145. }
  146. #endif
  147. }
  148. static inline void vaddr_add(vaddr_t* va, unsigned long offs) {
  149. va->vaddr += offs;
  150. }
  151. static inline void __iomem* vaddr_va(vaddr_t va) {
  152. return va.vaddr;
  153. }
  154. struct my_timming {
  155. unsigned int pixclock;
  156. int mnp;
  157. unsigned int crtc;
  158. unsigned int HDisplay;
  159. unsigned int HSyncStart;
  160. unsigned int HSyncEnd;
  161. unsigned int HTotal;
  162. unsigned int VDisplay;
  163. unsigned int VSyncStart;
  164. unsigned int VSyncEnd;
  165. unsigned int VTotal;
  166. unsigned int sync;
  167. int dblscan;
  168. int interlaced;
  169. unsigned int delay; /* CRTC delay */
  170. };
  171. enum { M_SYSTEM_PLL, M_PIXEL_PLL_A, M_PIXEL_PLL_B, M_PIXEL_PLL_C, M_VIDEO_PLL };
  172. struct matrox_pll_cache {
  173. unsigned int valid;
  174. struct {
  175. unsigned int mnp_key;
  176. unsigned int mnp_value;
  177. } data[4];
  178. };
  179. struct matrox_pll_limits {
  180. unsigned int vcomin;
  181. unsigned int vcomax;
  182. };
  183. struct matrox_pll_features {
  184. unsigned int vco_freq_min;
  185. unsigned int ref_freq;
  186. unsigned int feed_div_min;
  187. unsigned int feed_div_max;
  188. unsigned int in_div_min;
  189. unsigned int in_div_max;
  190. unsigned int post_shift_max;
  191. };
  192. struct matroxfb_par
  193. {
  194. unsigned int final_bppShift;
  195. unsigned int cmap_len;
  196. struct {
  197. unsigned int bytes;
  198. unsigned int pixels;
  199. unsigned int chunks;
  200. } ydstorg;
  201. };
  202. struct matrox_fb_info;
  203. struct matrox_DAC1064_features {
  204. u_int8_t xvrefctrl;
  205. u_int8_t xmiscctrl;
  206. };
  207. /* current hardware status */
  208. struct mavenregs {
  209. u_int8_t regs[256];
  210. int mode;
  211. int vlines;
  212. int xtal;
  213. int fv;
  214. u_int16_t htotal;
  215. u_int16_t hcorr;
  216. };
  217. struct matrox_crtc2 {
  218. u_int32_t ctl;
  219. };
  220. struct matrox_hw_state {
  221. u_int32_t MXoptionReg;
  222. unsigned char DACclk[6];
  223. unsigned char DACreg[80];
  224. unsigned char MiscOutReg;
  225. unsigned char DACpal[768];
  226. unsigned char CRTC[25];
  227. unsigned char CRTCEXT[9];
  228. unsigned char SEQ[5];
  229. /* unused for MGA mode, but who knows... */
  230. unsigned char GCTL[9];
  231. /* unused for MGA mode, but who knows... */
  232. unsigned char ATTR[21];
  233. /* TVOut only */
  234. struct mavenregs maven;
  235. struct matrox_crtc2 crtc2;
  236. };
  237. struct matrox_accel_data {
  238. #ifdef CONFIG_FB_MATROX_MILLENIUM
  239. unsigned char ramdac_rev;
  240. #endif
  241. u_int32_t m_dwg_rect;
  242. u_int32_t m_opmode;
  243. u_int32_t m_access;
  244. u_int32_t m_pitch;
  245. };
  246. struct v4l2_queryctrl;
  247. struct v4l2_control;
  248. struct matrox_altout {
  249. const char *name;
  250. int (*compute)(void* altout_dev, struct my_timming* input);
  251. int (*program)(void* altout_dev);
  252. int (*start)(void* altout_dev);
  253. int (*verifymode)(void* altout_dev, u_int32_t mode);
  254. int (*getqueryctrl)(void* altout_dev,
  255. struct v4l2_queryctrl* ctrl);
  256. int (*getctrl)(void* altout_dev,
  257. struct v4l2_control* ctrl);
  258. int (*setctrl)(void* altout_dev,
  259. struct v4l2_control* ctrl);
  260. };
  261. #define MATROXFB_SRC_NONE 0
  262. #define MATROXFB_SRC_CRTC1 1
  263. #define MATROXFB_SRC_CRTC2 2
  264. enum mga_chip { MGA_2064, MGA_2164, MGA_1064, MGA_1164, MGA_G100, MGA_G200, MGA_G400, MGA_G450, MGA_G550 };
  265. struct matrox_bios {
  266. unsigned int bios_valid : 1;
  267. unsigned int pins_len;
  268. unsigned char pins[128];
  269. struct {
  270. unsigned char vMaj, vMin, vRev;
  271. } version;
  272. struct {
  273. unsigned char state, tvout;
  274. } output;
  275. };
  276. struct matrox_switch;
  277. struct matroxfb_driver;
  278. struct matroxfb_dh_fb_info;
  279. struct matrox_vsync {
  280. wait_queue_head_t wait;
  281. unsigned int cnt;
  282. };
  283. struct matrox_fb_info {
  284. struct fb_info fbcon;
  285. struct list_head next_fb;
  286. int dead;
  287. int initialized;
  288. unsigned int usecount;
  289. unsigned int userusecount;
  290. unsigned long irq_flags;
  291. struct matroxfb_par curr;
  292. struct matrox_hw_state hw;
  293. struct matrox_accel_data accel;
  294. struct pci_dev* pcidev;
  295. struct {
  296. struct matrox_vsync vsync;
  297. unsigned int pixclock;
  298. int mnp;
  299. int panpos;
  300. } crtc1;
  301. struct {
  302. struct matrox_vsync vsync;
  303. unsigned int pixclock;
  304. int mnp;
  305. struct matroxfb_dh_fb_info* info;
  306. struct rw_semaphore lock;
  307. } crtc2;
  308. struct {
  309. struct rw_semaphore lock;
  310. struct {
  311. int brightness, contrast, saturation, hue, gamma;
  312. int testout, deflicker;
  313. } tvo_params;
  314. } altout;
  315. #define MATROXFB_MAX_OUTPUTS 3
  316. struct {
  317. unsigned int src;
  318. struct matrox_altout* output;
  319. void* data;
  320. unsigned int mode;
  321. unsigned int default_src;
  322. } outputs[MATROXFB_MAX_OUTPUTS];
  323. #define MATROXFB_MAX_FB_DRIVERS 5
  324. struct matroxfb_driver* (drivers[MATROXFB_MAX_FB_DRIVERS]);
  325. void* (drivers_data[MATROXFB_MAX_FB_DRIVERS]);
  326. unsigned int drivers_count;
  327. struct {
  328. unsigned long base; /* physical */
  329. vaddr_t vbase; /* CPU view */
  330. unsigned int len;
  331. unsigned int len_usable;
  332. unsigned int len_maximum;
  333. } video;
  334. struct {
  335. unsigned long base; /* physical */
  336. vaddr_t vbase; /* CPU view */
  337. unsigned int len;
  338. } mmio;
  339. unsigned int max_pixel_clock;
  340. unsigned int max_pixel_clock_panellink;
  341. struct matrox_switch* hw_switch;
  342. struct {
  343. struct matrox_pll_features pll;
  344. struct matrox_DAC1064_features DAC1064;
  345. } features;
  346. struct {
  347. spinlock_t DAC;
  348. spinlock_t accel;
  349. } lock;
  350. enum mga_chip chip;
  351. int interleave;
  352. int millenium;
  353. int milleniumII;
  354. struct {
  355. int cfb4;
  356. const int* vxres;
  357. int cross4MB;
  358. int text;
  359. int plnwt;
  360. int srcorg;
  361. } capable;
  362. int wc_cookie;
  363. struct {
  364. int precise_width;
  365. int mga_24bpp_fix;
  366. int novga;
  367. int nobios;
  368. int nopciretry;
  369. int noinit;
  370. int sgram;
  371. int support32MB;
  372. int accelerator;
  373. int text_type_aux;
  374. int video64bits;
  375. int crtc2;
  376. int maven_capable;
  377. unsigned int vgastep;
  378. unsigned int textmode;
  379. unsigned int textstep;
  380. unsigned int textvram; /* character cells */
  381. unsigned int ydstorg; /* offset in bytes from video start to usable memory */
  382. /* 0 except for 6MB Millenium */
  383. int memtype;
  384. int g450dac;
  385. int dfp_type;
  386. int panellink; /* G400 DFP possible (not G450/G550) */
  387. int dualhead;
  388. unsigned int fbResource;
  389. } devflags;
  390. struct fb_ops fbops;
  391. struct matrox_bios bios;
  392. struct {
  393. struct matrox_pll_limits pixel;
  394. struct matrox_pll_limits system;
  395. struct matrox_pll_limits video;
  396. } limits;
  397. struct {
  398. struct matrox_pll_cache pixel;
  399. struct matrox_pll_cache system;
  400. struct matrox_pll_cache video;
  401. } cache;
  402. struct {
  403. struct {
  404. unsigned int video;
  405. unsigned int system;
  406. } pll;
  407. struct {
  408. u_int32_t opt;
  409. u_int32_t opt2;
  410. u_int32_t opt3;
  411. u_int32_t mctlwtst;
  412. u_int32_t mctlwtst_core;
  413. u_int32_t memmisc;
  414. u_int32_t memrdbk;
  415. u_int32_t maccess;
  416. } reg;
  417. struct {
  418. unsigned int ddr:1,
  419. emrswen:1,
  420. dll:1;
  421. } memory;
  422. } values;
  423. u_int32_t cmap[16];
  424. };
  425. #define info2minfo(info) container_of(info, struct matrox_fb_info, fbcon)
  426. struct matrox_switch {
  427. int (*preinit)(struct matrox_fb_info *minfo);
  428. void (*reset)(struct matrox_fb_info *minfo);
  429. int (*init)(struct matrox_fb_info *minfo, struct my_timming*);
  430. void (*restore)(struct matrox_fb_info *minfo);
  431. };
  432. struct matroxfb_driver {
  433. struct list_head node;
  434. char* name;
  435. void* (*probe)(struct matrox_fb_info* info);
  436. void (*remove)(struct matrox_fb_info* info, void* data);
  437. };
  438. int matroxfb_register_driver(struct matroxfb_driver* drv);
  439. void matroxfb_unregister_driver(struct matroxfb_driver* drv);
  440. #define PCI_OPTION_REG 0x40
  441. #define PCI_OPTION_ENABLE_ROM 0x40000000
  442. #define PCI_MGA_INDEX 0x44
  443. #define PCI_MGA_DATA 0x48
  444. #define PCI_OPTION2_REG 0x50
  445. #define PCI_OPTION3_REG 0x54
  446. #define PCI_MEMMISC_REG 0x58
  447. #define M_DWGCTL 0x1C00
  448. #define M_MACCESS 0x1C04
  449. #define M_CTLWTST 0x1C08
  450. #define M_PLNWT 0x1C1C
  451. #define M_BCOL 0x1C20
  452. #define M_FCOL 0x1C24
  453. #define M_SGN 0x1C58
  454. #define M_LEN 0x1C5C
  455. #define M_AR0 0x1C60
  456. #define M_AR1 0x1C64
  457. #define M_AR2 0x1C68
  458. #define M_AR3 0x1C6C
  459. #define M_AR4 0x1C70
  460. #define M_AR5 0x1C74
  461. #define M_AR6 0x1C78
  462. #define M_CXBNDRY 0x1C80
  463. #define M_FXBNDRY 0x1C84
  464. #define M_YDSTLEN 0x1C88
  465. #define M_PITCH 0x1C8C
  466. #define M_YDST 0x1C90
  467. #define M_YDSTORG 0x1C94
  468. #define M_YTOP 0x1C98
  469. #define M_YBOT 0x1C9C
  470. /* mystique only */
  471. #define M_CACHEFLUSH 0x1FFF
  472. #define M_EXEC 0x0100
  473. #define M_DWG_TRAP 0x04
  474. #define M_DWG_BITBLT 0x08
  475. #define M_DWG_ILOAD 0x09
  476. #define M_DWG_LINEAR 0x0080
  477. #define M_DWG_SOLID 0x0800
  478. #define M_DWG_ARZERO 0x1000
  479. #define M_DWG_SGNZERO 0x2000
  480. #define M_DWG_SHIFTZERO 0x4000
  481. #define M_DWG_REPLACE 0x000C0000
  482. #define M_DWG_REPLACE2 (M_DWG_REPLACE | 0x40)
  483. #define M_DWG_XOR 0x00060010
  484. #define M_DWG_BFCOL 0x04000000
  485. #define M_DWG_BMONOWF 0x08000000
  486. #define M_DWG_TRANSC 0x40000000
  487. #define M_FIFOSTATUS 0x1E10
  488. #define M_STATUS 0x1E14
  489. #define M_ICLEAR 0x1E18
  490. #define M_IEN 0x1E1C
  491. #define M_VCOUNT 0x1E20
  492. #define M_RESET 0x1E40
  493. #define M_MEMRDBK 0x1E44
  494. #define M_AGP2PLL 0x1E4C
  495. #define M_OPMODE 0x1E54
  496. #define M_OPMODE_DMA_GEN_WRITE 0x00
  497. #define M_OPMODE_DMA_BLIT 0x04
  498. #define M_OPMODE_DMA_VECTOR_WRITE 0x08
  499. #define M_OPMODE_DMA_LE 0x0000 /* little endian - no transformation */
  500. #define M_OPMODE_DMA_BE_8BPP 0x0000
  501. #define M_OPMODE_DMA_BE_16BPP 0x0100
  502. #define M_OPMODE_DMA_BE_32BPP 0x0200
  503. #define M_OPMODE_DIR_LE 0x000000 /* little endian - no transformation */
  504. #define M_OPMODE_DIR_BE_8BPP 0x000000
  505. #define M_OPMODE_DIR_BE_16BPP 0x010000
  506. #define M_OPMODE_DIR_BE_32BPP 0x020000
  507. #define M_ATTR_INDEX 0x1FC0
  508. #define M_ATTR_DATA 0x1FC1
  509. #define M_MISC_REG 0x1FC2
  510. #define M_3C2_RD 0x1FC2
  511. #define M_SEQ_INDEX 0x1FC4
  512. #define M_SEQ_DATA 0x1FC5
  513. #define M_SEQ1 0x01
  514. #define M_SEQ1_SCROFF 0x20
  515. #define M_MISC_REG_READ 0x1FCC
  516. #define M_GRAPHICS_INDEX 0x1FCE
  517. #define M_GRAPHICS_DATA 0x1FCF
  518. #define M_CRTC_INDEX 0x1FD4
  519. #define M_ATTR_RESET 0x1FDA
  520. #define M_3DA_WR 0x1FDA
  521. #define M_INSTS1 0x1FDA
  522. #define M_EXTVGA_INDEX 0x1FDE
  523. #define M_EXTVGA_DATA 0x1FDF
  524. /* G200 only */
  525. #define M_SRCORG 0x2CB4
  526. #define M_DSTORG 0x2CB8
  527. #define M_RAMDAC_BASE 0x3C00
  528. /* fortunately, same on TVP3026 and MGA1064 */
  529. #define M_DAC_REG (M_RAMDAC_BASE+0)
  530. #define M_DAC_VAL (M_RAMDAC_BASE+1)
  531. #define M_PALETTE_MASK (M_RAMDAC_BASE+2)
  532. #define M_X_INDEX 0x00
  533. #define M_X_DATAREG 0x0A
  534. #define DAC_XGENIOCTRL 0x2A
  535. #define DAC_XGENIODATA 0x2B
  536. #define M_C2CTL 0x3C10
  537. #define MX_OPTION_BSWAP 0x00000000
  538. #ifdef __LITTLE_ENDIAN
  539. #define M_OPMODE_4BPP (M_OPMODE_DMA_LE | M_OPMODE_DIR_LE | M_OPMODE_DMA_BLIT)
  540. #define M_OPMODE_8BPP (M_OPMODE_DMA_LE | M_OPMODE_DIR_LE | M_OPMODE_DMA_BLIT)
  541. #define M_OPMODE_16BPP (M_OPMODE_DMA_LE | M_OPMODE_DIR_LE | M_OPMODE_DMA_BLIT)
  542. #define M_OPMODE_24BPP (M_OPMODE_DMA_LE | M_OPMODE_DIR_LE | M_OPMODE_DMA_BLIT)
  543. #define M_OPMODE_32BPP (M_OPMODE_DMA_LE | M_OPMODE_DIR_LE | M_OPMODE_DMA_BLIT)
  544. #else
  545. #ifdef __BIG_ENDIAN
  546. #define M_OPMODE_4BPP (M_OPMODE_DMA_LE | M_OPMODE_DIR_LE | M_OPMODE_DMA_BLIT) /* TODO */
  547. #define M_OPMODE_8BPP (M_OPMODE_DMA_LE | M_OPMODE_DIR_BE_8BPP | M_OPMODE_DMA_BLIT)
  548. #define M_OPMODE_16BPP (M_OPMODE_DMA_LE | M_OPMODE_DIR_BE_16BPP | M_OPMODE_DMA_BLIT)
  549. #define M_OPMODE_24BPP (M_OPMODE_DMA_LE | M_OPMODE_DIR_BE_8BPP | M_OPMODE_DMA_BLIT) /* TODO, ?32 */
  550. #define M_OPMODE_32BPP (M_OPMODE_DMA_LE | M_OPMODE_DIR_BE_32BPP | M_OPMODE_DMA_BLIT)
  551. #else
  552. #error "Byte ordering have to be defined. Cannot continue."
  553. #endif
  554. #endif
  555. #define mga_inb(addr) mga_readb(minfo->mmio.vbase, (addr))
  556. #define mga_inl(addr) mga_readl(minfo->mmio.vbase, (addr))
  557. #define mga_outb(addr,val) mga_writeb(minfo->mmio.vbase, (addr), (val))
  558. #define mga_outw(addr,val) mga_writew(minfo->mmio.vbase, (addr), (val))
  559. #define mga_outl(addr,val) mga_writel(minfo->mmio.vbase, (addr), (val))
  560. #define mga_readr(port,idx) (mga_outb((port),(idx)), mga_inb((port)+1))
  561. #define mga_setr(addr,port,val) mga_outw(addr, ((val)<<8) | (port))
  562. #define mga_fifo(n) do {} while ((mga_inl(M_FIFOSTATUS) & 0xFF) < (n))
  563. #define WaitTillIdle() do { mga_inl(M_STATUS); do {} while (mga_inl(M_STATUS) & 0x10000); } while (0)
  564. /* code speedup */
  565. #ifdef CONFIG_FB_MATROX_MILLENIUM
  566. #define isInterleave(x) (x->interleave)
  567. #define isMillenium(x) (x->millenium)
  568. #define isMilleniumII(x) (x->milleniumII)
  569. #else
  570. #define isInterleave(x) (0)
  571. #define isMillenium(x) (0)
  572. #define isMilleniumII(x) (0)
  573. #endif
  574. #define matroxfb_DAC_lock() spin_lock(&minfo->lock.DAC)
  575. #define matroxfb_DAC_unlock() spin_unlock(&minfo->lock.DAC)
  576. #define matroxfb_DAC_lock_irqsave(flags) spin_lock_irqsave(&minfo->lock.DAC, flags)
  577. #define matroxfb_DAC_unlock_irqrestore(flags) spin_unlock_irqrestore(&minfo->lock.DAC, flags)
  578. extern void matroxfb_DAC_out(const struct matrox_fb_info *minfo, int reg,
  579. int val);
  580. extern int matroxfb_DAC_in(const struct matrox_fb_info *minfo, int reg);
  581. extern void matroxfb_var2my(struct fb_var_screeninfo* fvsi, struct my_timming* mt);
  582. extern int matroxfb_wait_for_sync(struct matrox_fb_info *minfo, u_int32_t crtc);
  583. extern int matroxfb_enable_irq(struct matrox_fb_info *minfo, int reenable);
  584. #ifdef MATROXFB_USE_SPINLOCKS
  585. #define CRITBEGIN spin_lock_irqsave(&minfo->lock.accel, critflags);
  586. #define CRITEND spin_unlock_irqrestore(&minfo->lock.accel, critflags);
  587. #define CRITFLAGS unsigned long critflags;
  588. #else
  589. #define CRITBEGIN
  590. #define CRITEND
  591. #define CRITFLAGS
  592. #endif
  593. #endif /* __MATROXFB_H__ */