ehci.h 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895
  1. /*
  2. * Copyright (c) 2001-2002 by David Brownell
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the
  6. * Free Software Foundation; either version 2 of the License, or (at your
  7. * option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful, but
  10. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  11. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  12. * for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software Foundation,
  16. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  17. */
  18. #ifndef __LINUX_EHCI_HCD_H
  19. #define __LINUX_EHCI_HCD_H
  20. /* definitions used for the EHCI driver */
  21. /*
  22. * __hc32 and __hc16 are "Host Controller" types, they may be equivalent to
  23. * __leXX (normally) or __beXX (given EHCI_BIG_ENDIAN_DESC), depending on
  24. * the host controller implementation.
  25. *
  26. * To facilitate the strongest possible byte-order checking from "sparse"
  27. * and so on, we use __leXX unless that's not practical.
  28. */
  29. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC
  30. typedef __u32 __bitwise __hc32;
  31. typedef __u16 __bitwise __hc16;
  32. #else
  33. #define __hc32 __le32
  34. #define __hc16 __le16
  35. #endif
  36. /* statistics can be kept for tuning/monitoring */
  37. #ifdef CONFIG_DYNAMIC_DEBUG
  38. #define EHCI_STATS
  39. #endif
  40. struct ehci_stats {
  41. /* irq usage */
  42. unsigned long normal;
  43. unsigned long error;
  44. unsigned long iaa;
  45. unsigned long lost_iaa;
  46. /* termination of urbs from core */
  47. unsigned long complete;
  48. unsigned long unlink;
  49. };
  50. /*
  51. * Scheduling and budgeting information for periodic transfers, for both
  52. * high-speed devices and full/low-speed devices lying behind a TT.
  53. */
  54. struct ehci_per_sched {
  55. struct usb_device *udev; /* access to the TT */
  56. struct usb_host_endpoint *ep;
  57. struct list_head ps_list; /* node on ehci_tt's ps_list */
  58. u16 tt_usecs; /* time on the FS/LS bus */
  59. u16 cs_mask; /* C-mask and S-mask bytes */
  60. u16 period; /* actual period in frames */
  61. u16 phase; /* actual phase, frame part */
  62. u8 bw_phase; /* same, for bandwidth
  63. reservation */
  64. u8 phase_uf; /* uframe part of the phase */
  65. u8 usecs, c_usecs; /* times on the HS bus */
  66. u8 bw_uperiod; /* period in microframes, for
  67. bandwidth reservation */
  68. u8 bw_period; /* same, in frames */
  69. };
  70. #define NO_FRAME 29999 /* frame not assigned yet */
  71. /* ehci_hcd->lock guards shared data against other CPUs:
  72. * ehci_hcd: async, unlink, periodic (and shadow), ...
  73. * usb_host_endpoint: hcpriv
  74. * ehci_qh: qh_next, qtd_list
  75. * ehci_qtd: qtd_list
  76. *
  77. * Also, hold this lock when talking to HC registers or
  78. * when updating hw_* fields in shared qh/qtd/... structures.
  79. */
  80. #define EHCI_MAX_ROOT_PORTS 15 /* see HCS_N_PORTS */
  81. /*
  82. * ehci_rh_state values of EHCI_RH_RUNNING or above mean that the
  83. * controller may be doing DMA. Lower values mean there's no DMA.
  84. */
  85. enum ehci_rh_state {
  86. EHCI_RH_HALTED,
  87. EHCI_RH_SUSPENDED,
  88. EHCI_RH_RUNNING,
  89. EHCI_RH_STOPPING
  90. };
  91. /*
  92. * Timer events, ordered by increasing delay length.
  93. * Always update event_delays_ns[] and event_handlers[] (defined in
  94. * ehci-timer.c) in parallel with this list.
  95. */
  96. enum ehci_hrtimer_event {
  97. EHCI_HRTIMER_POLL_ASS, /* Poll for async schedule off */
  98. EHCI_HRTIMER_POLL_PSS, /* Poll for periodic schedule off */
  99. EHCI_HRTIMER_POLL_DEAD, /* Wait for dead controller to stop */
  100. EHCI_HRTIMER_UNLINK_INTR, /* Wait for interrupt QH unlink */
  101. EHCI_HRTIMER_FREE_ITDS, /* Wait for unused iTDs and siTDs */
  102. EHCI_HRTIMER_START_UNLINK_INTR, /* Unlink empty interrupt QHs */
  103. EHCI_HRTIMER_ASYNC_UNLINKS, /* Unlink empty async QHs */
  104. EHCI_HRTIMER_IAA_WATCHDOG, /* Handle lost IAA interrupts */
  105. EHCI_HRTIMER_DISABLE_PERIODIC, /* Wait to disable periodic sched */
  106. EHCI_HRTIMER_DISABLE_ASYNC, /* Wait to disable async sched */
  107. EHCI_HRTIMER_IO_WATCHDOG, /* Check for missing IRQs */
  108. EHCI_HRTIMER_NUM_EVENTS /* Must come last */
  109. };
  110. #define EHCI_HRTIMER_NO_EVENT 99
  111. struct ehci_hcd { /* one per controller */
  112. /* timing support */
  113. enum ehci_hrtimer_event next_hrtimer_event;
  114. unsigned enabled_hrtimer_events;
  115. ktime_t hr_timeouts[EHCI_HRTIMER_NUM_EVENTS];
  116. struct hrtimer hrtimer;
  117. int PSS_poll_count;
  118. int ASS_poll_count;
  119. int died_poll_count;
  120. /* glue to PCI and HCD framework */
  121. struct ehci_caps __iomem *caps;
  122. struct ehci_regs __iomem *regs;
  123. struct ehci_dbg_port __iomem *debug;
  124. __u32 hcs_params; /* cached register copy */
  125. spinlock_t lock;
  126. enum ehci_rh_state rh_state;
  127. /* general schedule support */
  128. bool scanning:1;
  129. bool need_rescan:1;
  130. bool intr_unlinking:1;
  131. bool iaa_in_progress:1;
  132. bool async_unlinking:1;
  133. bool shutdown:1;
  134. struct ehci_qh *qh_scan_next;
  135. /* async schedule support */
  136. struct ehci_qh *async;
  137. struct ehci_qh *dummy; /* For AMD quirk use */
  138. struct list_head async_unlink;
  139. struct list_head async_idle;
  140. unsigned async_unlink_cycle;
  141. unsigned async_count; /* async activity count */
  142. /* periodic schedule support */
  143. #define DEFAULT_I_TDPS 1024 /* some HCs can do less */
  144. unsigned periodic_size;
  145. __hc32 *periodic; /* hw periodic table */
  146. dma_addr_t periodic_dma;
  147. struct list_head intr_qh_list;
  148. unsigned i_thresh; /* uframes HC might cache */
  149. union ehci_shadow *pshadow; /* mirror hw periodic table */
  150. struct list_head intr_unlink_wait;
  151. struct list_head intr_unlink;
  152. unsigned intr_unlink_wait_cycle;
  153. unsigned intr_unlink_cycle;
  154. unsigned now_frame; /* frame from HC hardware */
  155. unsigned last_iso_frame; /* last frame scanned for iso */
  156. unsigned intr_count; /* intr activity count */
  157. unsigned isoc_count; /* isoc activity count */
  158. unsigned periodic_count; /* periodic activity count */
  159. unsigned uframe_periodic_max; /* max periodic time per uframe */
  160. /* list of itds & sitds completed while now_frame was still active */
  161. struct list_head cached_itd_list;
  162. struct ehci_itd *last_itd_to_free;
  163. struct list_head cached_sitd_list;
  164. struct ehci_sitd *last_sitd_to_free;
  165. /* per root hub port */
  166. unsigned long reset_done [EHCI_MAX_ROOT_PORTS];
  167. /* bit vectors (one bit per port) */
  168. unsigned long bus_suspended; /* which ports were
  169. already suspended at the start of a bus suspend */
  170. unsigned long companion_ports; /* which ports are
  171. dedicated to the companion controller */
  172. unsigned long owned_ports; /* which ports are
  173. owned by the companion during a bus suspend */
  174. unsigned long port_c_suspend; /* which ports have
  175. the change-suspend feature turned on */
  176. unsigned long suspended_ports; /* which ports are
  177. suspended */
  178. unsigned long resuming_ports; /* which ports have
  179. started to resume */
  180. /* per-HC memory pools (could be per-bus, but ...) */
  181. struct dma_pool *qh_pool; /* qh per active urb */
  182. struct dma_pool *qtd_pool; /* one or more per qh */
  183. struct dma_pool *itd_pool; /* itd per iso urb */
  184. struct dma_pool *sitd_pool; /* sitd per split iso urb */
  185. unsigned random_frame;
  186. unsigned long next_statechange;
  187. ktime_t last_periodic_enable;
  188. u32 command;
  189. /* SILICON QUIRKS */
  190. unsigned no_selective_suspend:1;
  191. unsigned has_fsl_port_bug:1; /* FreeScale */
  192. unsigned has_fsl_hs_errata:1; /* Freescale HS quirk */
  193. unsigned big_endian_mmio:1;
  194. unsigned big_endian_desc:1;
  195. unsigned big_endian_capbase:1;
  196. unsigned has_amcc_usb23:1;
  197. unsigned need_io_watchdog:1;
  198. unsigned amd_pll_fix:1;
  199. unsigned use_dummy_qh:1; /* AMD Frame List table quirk*/
  200. unsigned has_synopsys_hc_bug:1; /* Synopsys HC */
  201. unsigned frame_index_bug:1; /* MosChip (AKA NetMos) */
  202. unsigned need_oc_pp_cycle:1; /* MPC834X port power */
  203. unsigned imx28_write_fix:1; /* For Freescale i.MX28 */
  204. /* required for usb32 quirk */
  205. #define OHCI_CTRL_HCFS (3 << 6)
  206. #define OHCI_USB_OPER (2 << 6)
  207. #define OHCI_USB_SUSPEND (3 << 6)
  208. #define OHCI_HCCTRL_OFFSET 0x4
  209. #define OHCI_HCCTRL_LEN 0x4
  210. __hc32 *ohci_hcctrl_reg;
  211. unsigned has_hostpc:1;
  212. unsigned has_tdi_phy_lpm:1;
  213. unsigned has_ppcd:1; /* support per-port change bits */
  214. u8 sbrn; /* packed release number */
  215. /* irq statistics */
  216. #ifdef EHCI_STATS
  217. struct ehci_stats stats;
  218. # define COUNT(x) do { (x)++; } while (0)
  219. #else
  220. # define COUNT(x) do {} while (0)
  221. #endif
  222. /* debug files */
  223. #ifdef CONFIG_DYNAMIC_DEBUG
  224. struct dentry *debug_dir;
  225. #endif
  226. /* bandwidth usage */
  227. #define EHCI_BANDWIDTH_SIZE 64
  228. #define EHCI_BANDWIDTH_FRAMES (EHCI_BANDWIDTH_SIZE >> 3)
  229. u8 bandwidth[EHCI_BANDWIDTH_SIZE];
  230. /* us allocated per uframe */
  231. u8 tt_budget[EHCI_BANDWIDTH_SIZE];
  232. /* us budgeted per uframe */
  233. struct list_head tt_list;
  234. /* platform-specific data -- must come last */
  235. unsigned long priv[0] __aligned(sizeof(s64));
  236. };
  237. /* convert between an HCD pointer and the corresponding EHCI_HCD */
  238. static inline struct ehci_hcd *hcd_to_ehci (struct usb_hcd *hcd)
  239. {
  240. return (struct ehci_hcd *) (hcd->hcd_priv);
  241. }
  242. static inline struct usb_hcd *ehci_to_hcd (struct ehci_hcd *ehci)
  243. {
  244. return container_of ((void *) ehci, struct usb_hcd, hcd_priv);
  245. }
  246. /*-------------------------------------------------------------------------*/
  247. #include <linux/usb/ehci_def.h>
  248. /*-------------------------------------------------------------------------*/
  249. #define QTD_NEXT(ehci, dma) cpu_to_hc32(ehci, (u32)dma)
  250. /*
  251. * EHCI Specification 0.95 Section 3.5
  252. * QTD: describe data transfer components (buffer, direction, ...)
  253. * See Fig 3-6 "Queue Element Transfer Descriptor Block Diagram".
  254. *
  255. * These are associated only with "QH" (Queue Head) structures,
  256. * used with control, bulk, and interrupt transfers.
  257. */
  258. struct ehci_qtd {
  259. /* first part defined by EHCI spec */
  260. __hc32 hw_next; /* see EHCI 3.5.1 */
  261. __hc32 hw_alt_next; /* see EHCI 3.5.2 */
  262. __hc32 hw_token; /* see EHCI 3.5.3 */
  263. #define QTD_TOGGLE (1 << 31) /* data toggle */
  264. #define QTD_LENGTH(tok) (((tok)>>16) & 0x7fff)
  265. #define QTD_IOC (1 << 15) /* interrupt on complete */
  266. #define QTD_CERR(tok) (((tok)>>10) & 0x3)
  267. #define QTD_PID(tok) (((tok)>>8) & 0x3)
  268. #define QTD_STS_ACTIVE (1 << 7) /* HC may execute this */
  269. #define QTD_STS_HALT (1 << 6) /* halted on error */
  270. #define QTD_STS_DBE (1 << 5) /* data buffer error (in HC) */
  271. #define QTD_STS_BABBLE (1 << 4) /* device was babbling (qtd halted) */
  272. #define QTD_STS_XACT (1 << 3) /* device gave illegal response */
  273. #define QTD_STS_MMF (1 << 2) /* incomplete split transaction */
  274. #define QTD_STS_STS (1 << 1) /* split transaction state */
  275. #define QTD_STS_PING (1 << 0) /* issue PING? */
  276. #define ACTIVE_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_ACTIVE)
  277. #define HALT_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_HALT)
  278. #define STATUS_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_STS)
  279. __hc32 hw_buf [5]; /* see EHCI 3.5.4 */
  280. __hc32 hw_buf_hi [5]; /* Appendix B */
  281. /* the rest is HCD-private */
  282. dma_addr_t qtd_dma; /* qtd address */
  283. struct list_head qtd_list; /* sw qtd list */
  284. struct urb *urb; /* qtd's urb */
  285. size_t length; /* length of buffer */
  286. } __attribute__ ((aligned (32)));
  287. /* mask NakCnt+T in qh->hw_alt_next */
  288. #define QTD_MASK(ehci) cpu_to_hc32 (ehci, ~0x1f)
  289. #define IS_SHORT_READ(token) (QTD_LENGTH (token) != 0 && QTD_PID (token) == 1)
  290. /*-------------------------------------------------------------------------*/
  291. /* type tag from {qh,itd,sitd,fstn}->hw_next */
  292. #define Q_NEXT_TYPE(ehci,dma) ((dma) & cpu_to_hc32(ehci, 3 << 1))
  293. /*
  294. * Now the following defines are not converted using the
  295. * cpu_to_le32() macro anymore, since we have to support
  296. * "dynamic" switching between be and le support, so that the driver
  297. * can be used on one system with SoC EHCI controller using big-endian
  298. * descriptors as well as a normal little-endian PCI EHCI controller.
  299. */
  300. /* values for that type tag */
  301. #define Q_TYPE_ITD (0 << 1)
  302. #define Q_TYPE_QH (1 << 1)
  303. #define Q_TYPE_SITD (2 << 1)
  304. #define Q_TYPE_FSTN (3 << 1)
  305. /* next async queue entry, or pointer to interrupt/periodic QH */
  306. #define QH_NEXT(ehci,dma) (cpu_to_hc32(ehci, (((u32)dma)&~0x01f)|Q_TYPE_QH))
  307. /* for periodic/async schedules and qtd lists, mark end of list */
  308. #define EHCI_LIST_END(ehci) cpu_to_hc32(ehci, 1) /* "null pointer" to hw */
  309. /*
  310. * Entries in periodic shadow table are pointers to one of four kinds
  311. * of data structure. That's dictated by the hardware; a type tag is
  312. * encoded in the low bits of the hardware's periodic schedule. Use
  313. * Q_NEXT_TYPE to get the tag.
  314. *
  315. * For entries in the async schedule, the type tag always says "qh".
  316. */
  317. union ehci_shadow {
  318. struct ehci_qh *qh; /* Q_TYPE_QH */
  319. struct ehci_itd *itd; /* Q_TYPE_ITD */
  320. struct ehci_sitd *sitd; /* Q_TYPE_SITD */
  321. struct ehci_fstn *fstn; /* Q_TYPE_FSTN */
  322. __hc32 *hw_next; /* (all types) */
  323. void *ptr;
  324. };
  325. /*-------------------------------------------------------------------------*/
  326. /*
  327. * EHCI Specification 0.95 Section 3.6
  328. * QH: describes control/bulk/interrupt endpoints
  329. * See Fig 3-7 "Queue Head Structure Layout".
  330. *
  331. * These appear in both the async and (for interrupt) periodic schedules.
  332. */
  333. /* first part defined by EHCI spec */
  334. struct ehci_qh_hw {
  335. __hc32 hw_next; /* see EHCI 3.6.1 */
  336. __hc32 hw_info1; /* see EHCI 3.6.2 */
  337. #define QH_CONTROL_EP (1 << 27) /* FS/LS control endpoint */
  338. #define QH_HEAD (1 << 15) /* Head of async reclamation list */
  339. #define QH_TOGGLE_CTL (1 << 14) /* Data toggle control */
  340. #define QH_HIGH_SPEED (2 << 12) /* Endpoint speed */
  341. #define QH_LOW_SPEED (1 << 12)
  342. #define QH_FULL_SPEED (0 << 12)
  343. #define QH_INACTIVATE (1 << 7) /* Inactivate on next transaction */
  344. __hc32 hw_info2; /* see EHCI 3.6.2 */
  345. #define QH_SMASK 0x000000ff
  346. #define QH_CMASK 0x0000ff00
  347. #define QH_HUBADDR 0x007f0000
  348. #define QH_HUBPORT 0x3f800000
  349. #define QH_MULT 0xc0000000
  350. __hc32 hw_current; /* qtd list - see EHCI 3.6.4 */
  351. /* qtd overlay (hardware parts of a struct ehci_qtd) */
  352. __hc32 hw_qtd_next;
  353. __hc32 hw_alt_next;
  354. __hc32 hw_token;
  355. __hc32 hw_buf [5];
  356. __hc32 hw_buf_hi [5];
  357. } __attribute__ ((aligned(32)));
  358. struct ehci_qh {
  359. struct ehci_qh_hw *hw; /* Must come first */
  360. /* the rest is HCD-private */
  361. dma_addr_t qh_dma; /* address of qh */
  362. union ehci_shadow qh_next; /* ptr to qh; or periodic */
  363. struct list_head qtd_list; /* sw qtd list */
  364. struct list_head intr_node; /* list of intr QHs */
  365. struct ehci_qtd *dummy;
  366. struct list_head unlink_node;
  367. struct ehci_per_sched ps; /* scheduling info */
  368. unsigned unlink_cycle;
  369. u8 qh_state;
  370. #define QH_STATE_LINKED 1 /* HC sees this */
  371. #define QH_STATE_UNLINK 2 /* HC may still see this */
  372. #define QH_STATE_IDLE 3 /* HC doesn't see this */
  373. #define QH_STATE_UNLINK_WAIT 4 /* LINKED and on unlink q */
  374. #define QH_STATE_COMPLETING 5 /* don't touch token.HALT */
  375. u8 xacterrs; /* XactErr retry counter */
  376. #define QH_XACTERR_MAX 32 /* XactErr retry limit */
  377. u8 gap_uf; /* uframes split/csplit gap */
  378. unsigned is_out:1; /* bulk or intr OUT */
  379. unsigned clearing_tt:1; /* Clear-TT-Buf in progress */
  380. unsigned dequeue_during_giveback:1;
  381. unsigned exception:1; /* got a fault, or an unlink
  382. was requested */
  383. };
  384. /*-------------------------------------------------------------------------*/
  385. /* description of one iso transaction (up to 3 KB data if highspeed) */
  386. struct ehci_iso_packet {
  387. /* These will be copied to iTD when scheduling */
  388. u64 bufp; /* itd->hw_bufp{,_hi}[pg] |= */
  389. __hc32 transaction; /* itd->hw_transaction[i] |= */
  390. u8 cross; /* buf crosses pages */
  391. /* for full speed OUT splits */
  392. u32 buf1;
  393. };
  394. /* temporary schedule data for packets from iso urbs (both speeds)
  395. * each packet is one logical usb transaction to the device (not TT),
  396. * beginning at stream->next_uframe
  397. */
  398. struct ehci_iso_sched {
  399. struct list_head td_list;
  400. unsigned span;
  401. unsigned first_packet;
  402. struct ehci_iso_packet packet [0];
  403. };
  404. /*
  405. * ehci_iso_stream - groups all (s)itds for this endpoint.
  406. * acts like a qh would, if EHCI had them for ISO.
  407. */
  408. struct ehci_iso_stream {
  409. /* first field matches ehci_hq, but is NULL */
  410. struct ehci_qh_hw *hw;
  411. u8 bEndpointAddress;
  412. u8 highspeed;
  413. struct list_head td_list; /* queued itds/sitds */
  414. struct list_head free_list; /* list of unused itds/sitds */
  415. /* output of (re)scheduling */
  416. struct ehci_per_sched ps; /* scheduling info */
  417. unsigned next_uframe;
  418. __hc32 splits;
  419. /* the rest is derived from the endpoint descriptor,
  420. * including the extra info for hw_bufp[0..2]
  421. */
  422. u16 uperiod; /* period in uframes */
  423. u16 maxp;
  424. unsigned bandwidth;
  425. /* This is used to initialize iTD's hw_bufp fields */
  426. __hc32 buf0;
  427. __hc32 buf1;
  428. __hc32 buf2;
  429. /* this is used to initialize sITD's tt info */
  430. __hc32 address;
  431. };
  432. /*-------------------------------------------------------------------------*/
  433. /*
  434. * EHCI Specification 0.95 Section 3.3
  435. * Fig 3-4 "Isochronous Transaction Descriptor (iTD)"
  436. *
  437. * Schedule records for high speed iso xfers
  438. */
  439. struct ehci_itd {
  440. /* first part defined by EHCI spec */
  441. __hc32 hw_next; /* see EHCI 3.3.1 */
  442. __hc32 hw_transaction [8]; /* see EHCI 3.3.2 */
  443. #define EHCI_ISOC_ACTIVE (1<<31) /* activate transfer this slot */
  444. #define EHCI_ISOC_BUF_ERR (1<<30) /* Data buffer error */
  445. #define EHCI_ISOC_BABBLE (1<<29) /* babble detected */
  446. #define EHCI_ISOC_XACTERR (1<<28) /* XactErr - transaction error */
  447. #define EHCI_ITD_LENGTH(tok) (((tok)>>16) & 0x0fff)
  448. #define EHCI_ITD_IOC (1 << 15) /* interrupt on complete */
  449. #define ITD_ACTIVE(ehci) cpu_to_hc32(ehci, EHCI_ISOC_ACTIVE)
  450. __hc32 hw_bufp [7]; /* see EHCI 3.3.3 */
  451. __hc32 hw_bufp_hi [7]; /* Appendix B */
  452. /* the rest is HCD-private */
  453. dma_addr_t itd_dma; /* for this itd */
  454. union ehci_shadow itd_next; /* ptr to periodic q entry */
  455. struct urb *urb;
  456. struct ehci_iso_stream *stream; /* endpoint's queue */
  457. struct list_head itd_list; /* list of stream's itds */
  458. /* any/all hw_transactions here may be used by that urb */
  459. unsigned frame; /* where scheduled */
  460. unsigned pg;
  461. unsigned index[8]; /* in urb->iso_frame_desc */
  462. } __attribute__ ((aligned (32)));
  463. /*-------------------------------------------------------------------------*/
  464. /*
  465. * EHCI Specification 0.95 Section 3.4
  466. * siTD, aka split-transaction isochronous Transfer Descriptor
  467. * ... describe full speed iso xfers through TT in hubs
  468. * see Figure 3-5 "Split-transaction Isochronous Transaction Descriptor (siTD)
  469. */
  470. struct ehci_sitd {
  471. /* first part defined by EHCI spec */
  472. __hc32 hw_next;
  473. /* uses bit field macros above - see EHCI 0.95 Table 3-8 */
  474. __hc32 hw_fullspeed_ep; /* EHCI table 3-9 */
  475. __hc32 hw_uframe; /* EHCI table 3-10 */
  476. __hc32 hw_results; /* EHCI table 3-11 */
  477. #define SITD_IOC (1 << 31) /* interrupt on completion */
  478. #define SITD_PAGE (1 << 30) /* buffer 0/1 */
  479. #define SITD_LENGTH(x) (0x3ff & ((x)>>16))
  480. #define SITD_STS_ACTIVE (1 << 7) /* HC may execute this */
  481. #define SITD_STS_ERR (1 << 6) /* error from TT */
  482. #define SITD_STS_DBE (1 << 5) /* data buffer error (in HC) */
  483. #define SITD_STS_BABBLE (1 << 4) /* device was babbling */
  484. #define SITD_STS_XACT (1 << 3) /* illegal IN response */
  485. #define SITD_STS_MMF (1 << 2) /* incomplete split transaction */
  486. #define SITD_STS_STS (1 << 1) /* split transaction state */
  487. #define SITD_ACTIVE(ehci) cpu_to_hc32(ehci, SITD_STS_ACTIVE)
  488. __hc32 hw_buf [2]; /* EHCI table 3-12 */
  489. __hc32 hw_backpointer; /* EHCI table 3-13 */
  490. __hc32 hw_buf_hi [2]; /* Appendix B */
  491. /* the rest is HCD-private */
  492. dma_addr_t sitd_dma;
  493. union ehci_shadow sitd_next; /* ptr to periodic q entry */
  494. struct urb *urb;
  495. struct ehci_iso_stream *stream; /* endpoint's queue */
  496. struct list_head sitd_list; /* list of stream's sitds */
  497. unsigned frame;
  498. unsigned index;
  499. } __attribute__ ((aligned (32)));
  500. /*-------------------------------------------------------------------------*/
  501. /*
  502. * EHCI Specification 0.96 Section 3.7
  503. * Periodic Frame Span Traversal Node (FSTN)
  504. *
  505. * Manages split interrupt transactions (using TT) that span frame boundaries
  506. * into uframes 0/1; see 4.12.2.2. In those uframes, a "save place" FSTN
  507. * makes the HC jump (back) to a QH to scan for fs/ls QH completions until
  508. * it hits a "restore" FSTN; then it returns to finish other uframe 0/1 work.
  509. */
  510. struct ehci_fstn {
  511. __hc32 hw_next; /* any periodic q entry */
  512. __hc32 hw_prev; /* qh or EHCI_LIST_END */
  513. /* the rest is HCD-private */
  514. dma_addr_t fstn_dma;
  515. union ehci_shadow fstn_next; /* ptr to periodic q entry */
  516. } __attribute__ ((aligned (32)));
  517. /*-------------------------------------------------------------------------*/
  518. /*
  519. * USB-2.0 Specification Sections 11.14 and 11.18
  520. * Scheduling and budgeting split transactions using TTs
  521. *
  522. * A hub can have a single TT for all its ports, or multiple TTs (one for each
  523. * port). The bandwidth and budgeting information for the full/low-speed bus
  524. * below each TT is self-contained and independent of the other TTs or the
  525. * high-speed bus.
  526. *
  527. * "Bandwidth" refers to the number of microseconds on the FS/LS bus allocated
  528. * to an interrupt or isochronous endpoint for each frame. "Budget" refers to
  529. * the best-case estimate of the number of full-speed bytes allocated to an
  530. * endpoint for each microframe within an allocated frame.
  531. *
  532. * Removal of an endpoint invalidates a TT's budget. Instead of trying to
  533. * keep an up-to-date record, we recompute the budget when it is needed.
  534. */
  535. struct ehci_tt {
  536. u16 bandwidth[EHCI_BANDWIDTH_FRAMES];
  537. struct list_head tt_list; /* List of all ehci_tt's */
  538. struct list_head ps_list; /* Items using this TT */
  539. struct usb_tt *usb_tt;
  540. int tt_port; /* TT port number */
  541. };
  542. /*-------------------------------------------------------------------------*/
  543. /* Prepare the PORTSC wakeup flags during controller suspend/resume */
  544. #define ehci_prepare_ports_for_controller_suspend(ehci, do_wakeup) \
  545. ehci_adjust_port_wakeup_flags(ehci, true, do_wakeup);
  546. #define ehci_prepare_ports_for_controller_resume(ehci) \
  547. ehci_adjust_port_wakeup_flags(ehci, false, false);
  548. /*-------------------------------------------------------------------------*/
  549. #ifdef CONFIG_USB_EHCI_ROOT_HUB_TT
  550. /*
  551. * Some EHCI controllers have a Transaction Translator built into the
  552. * root hub. This is a non-standard feature. Each controller will need
  553. * to add code to the following inline functions, and call them as
  554. * needed (mostly in root hub code).
  555. */
  556. #define ehci_is_TDI(e) (ehci_to_hcd(e)->has_tt)
  557. /* Returns the speed of a device attached to a port on the root hub. */
  558. static inline unsigned int
  559. ehci_port_speed(struct ehci_hcd *ehci, unsigned int portsc)
  560. {
  561. if (ehci_is_TDI(ehci)) {
  562. switch ((portsc >> (ehci->has_hostpc ? 25 : 26)) & 3) {
  563. case 0:
  564. return 0;
  565. case 1:
  566. return USB_PORT_STAT_LOW_SPEED;
  567. case 2:
  568. default:
  569. return USB_PORT_STAT_HIGH_SPEED;
  570. }
  571. }
  572. return USB_PORT_STAT_HIGH_SPEED;
  573. }
  574. #else
  575. #define ehci_is_TDI(e) (0)
  576. #define ehci_port_speed(ehci, portsc) USB_PORT_STAT_HIGH_SPEED
  577. #endif
  578. /*-------------------------------------------------------------------------*/
  579. #ifdef CONFIG_PPC_83xx
  580. /* Some Freescale processors have an erratum in which the TT
  581. * port number in the queue head was 0..N-1 instead of 1..N.
  582. */
  583. #define ehci_has_fsl_portno_bug(e) ((e)->has_fsl_port_bug)
  584. #else
  585. #define ehci_has_fsl_portno_bug(e) (0)
  586. #endif
  587. #define PORTSC_FSL_PFSC 24 /* Port Force Full-Speed Connect */
  588. #if defined(CONFIG_PPC_85xx)
  589. /* Some Freescale processors have an erratum (USB A-005275) in which
  590. * incoming packets get corrupted in HS mode
  591. */
  592. #define ehci_has_fsl_hs_errata(e) ((e)->has_fsl_hs_errata)
  593. #else
  594. #define ehci_has_fsl_hs_errata(e) (0)
  595. #endif
  596. /*
  597. * While most USB host controllers implement their registers in
  598. * little-endian format, a minority (celleb companion chip) implement
  599. * them in big endian format.
  600. *
  601. * This attempts to support either format at compile time without a
  602. * runtime penalty, or both formats with the additional overhead
  603. * of checking a flag bit.
  604. *
  605. * ehci_big_endian_capbase is a special quirk for controllers that
  606. * implement the HC capability registers as separate registers and not
  607. * as fields of a 32-bit register.
  608. */
  609. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
  610. #define ehci_big_endian_mmio(e) ((e)->big_endian_mmio)
  611. #define ehci_big_endian_capbase(e) ((e)->big_endian_capbase)
  612. #else
  613. #define ehci_big_endian_mmio(e) 0
  614. #define ehci_big_endian_capbase(e) 0
  615. #endif
  616. /*
  617. * Big-endian read/write functions are arch-specific.
  618. * Other arches can be added if/when they're needed.
  619. */
  620. #if defined(CONFIG_ARM) && defined(CONFIG_ARCH_IXP4XX)
  621. #define readl_be(addr) __raw_readl((__force unsigned *)addr)
  622. #define writel_be(val, addr) __raw_writel(val, (__force unsigned *)addr)
  623. #endif
  624. static inline unsigned int ehci_readl(const struct ehci_hcd *ehci,
  625. __u32 __iomem * regs)
  626. {
  627. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
  628. return ehci_big_endian_mmio(ehci) ?
  629. readl_be(regs) :
  630. readl(regs);
  631. #else
  632. return readl(regs);
  633. #endif
  634. }
  635. #ifdef CONFIG_SOC_IMX28
  636. static inline void imx28_ehci_writel(const unsigned int val,
  637. volatile __u32 __iomem *addr)
  638. {
  639. __asm__ ("swp %0, %0, [%1]" : : "r"(val), "r"(addr));
  640. }
  641. #else
  642. static inline void imx28_ehci_writel(const unsigned int val,
  643. volatile __u32 __iomem *addr)
  644. {
  645. }
  646. #endif
  647. static inline void ehci_writel(const struct ehci_hcd *ehci,
  648. const unsigned int val, __u32 __iomem *regs)
  649. {
  650. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
  651. ehci_big_endian_mmio(ehci) ?
  652. writel_be(val, regs) :
  653. writel(val, regs);
  654. #else
  655. if (ehci->imx28_write_fix)
  656. imx28_ehci_writel(val, regs);
  657. else
  658. writel(val, regs);
  659. #endif
  660. }
  661. /*
  662. * On certain ppc-44x SoC there is a HW issue, that could only worked around with
  663. * explicit suspend/operate of OHCI. This function hereby makes sense only on that arch.
  664. * Other common bits are dependent on has_amcc_usb23 quirk flag.
  665. */
  666. #ifdef CONFIG_44x
  667. static inline void set_ohci_hcfs(struct ehci_hcd *ehci, int operational)
  668. {
  669. u32 hc_control;
  670. hc_control = (readl_be(ehci->ohci_hcctrl_reg) & ~OHCI_CTRL_HCFS);
  671. if (operational)
  672. hc_control |= OHCI_USB_OPER;
  673. else
  674. hc_control |= OHCI_USB_SUSPEND;
  675. writel_be(hc_control, ehci->ohci_hcctrl_reg);
  676. (void) readl_be(ehci->ohci_hcctrl_reg);
  677. }
  678. #else
  679. static inline void set_ohci_hcfs(struct ehci_hcd *ehci, int operational)
  680. { }
  681. #endif
  682. /*-------------------------------------------------------------------------*/
  683. /*
  684. * The AMCC 440EPx not only implements its EHCI registers in big-endian
  685. * format, but also its DMA data structures (descriptors).
  686. *
  687. * EHCI controllers accessed through PCI work normally (little-endian
  688. * everywhere), so we won't bother supporting a BE-only mode for now.
  689. */
  690. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC
  691. #define ehci_big_endian_desc(e) ((e)->big_endian_desc)
  692. /* cpu to ehci */
  693. static inline __hc32 cpu_to_hc32 (const struct ehci_hcd *ehci, const u32 x)
  694. {
  695. return ehci_big_endian_desc(ehci)
  696. ? (__force __hc32)cpu_to_be32(x)
  697. : (__force __hc32)cpu_to_le32(x);
  698. }
  699. /* ehci to cpu */
  700. static inline u32 hc32_to_cpu (const struct ehci_hcd *ehci, const __hc32 x)
  701. {
  702. return ehci_big_endian_desc(ehci)
  703. ? be32_to_cpu((__force __be32)x)
  704. : le32_to_cpu((__force __le32)x);
  705. }
  706. static inline u32 hc32_to_cpup (const struct ehci_hcd *ehci, const __hc32 *x)
  707. {
  708. return ehci_big_endian_desc(ehci)
  709. ? be32_to_cpup((__force __be32 *)x)
  710. : le32_to_cpup((__force __le32 *)x);
  711. }
  712. #else
  713. /* cpu to ehci */
  714. static inline __hc32 cpu_to_hc32 (const struct ehci_hcd *ehci, const u32 x)
  715. {
  716. return cpu_to_le32(x);
  717. }
  718. /* ehci to cpu */
  719. static inline u32 hc32_to_cpu (const struct ehci_hcd *ehci, const __hc32 x)
  720. {
  721. return le32_to_cpu(x);
  722. }
  723. static inline u32 hc32_to_cpup (const struct ehci_hcd *ehci, const __hc32 *x)
  724. {
  725. return le32_to_cpup(x);
  726. }
  727. #endif
  728. /*-------------------------------------------------------------------------*/
  729. #define ehci_dbg(ehci, fmt, args...) \
  730. dev_dbg(ehci_to_hcd(ehci)->self.controller , fmt , ## args)
  731. #define ehci_err(ehci, fmt, args...) \
  732. dev_err(ehci_to_hcd(ehci)->self.controller , fmt , ## args)
  733. #define ehci_info(ehci, fmt, args...) \
  734. dev_info(ehci_to_hcd(ehci)->self.controller , fmt , ## args)
  735. #define ehci_warn(ehci, fmt, args...) \
  736. dev_warn(ehci_to_hcd(ehci)->self.controller , fmt , ## args)
  737. #ifndef CONFIG_DYNAMIC_DEBUG
  738. #define STUB_DEBUG_FILES
  739. #endif
  740. /*-------------------------------------------------------------------------*/
  741. /* Declarations of things exported for use by ehci platform drivers */
  742. struct ehci_driver_overrides {
  743. size_t extra_priv_size;
  744. int (*reset)(struct usb_hcd *hcd);
  745. int (*port_power)(struct usb_hcd *hcd,
  746. int portnum, bool enable);
  747. };
  748. extern void ehci_init_driver(struct hc_driver *drv,
  749. const struct ehci_driver_overrides *over);
  750. extern int ehci_setup(struct usb_hcd *hcd);
  751. extern int ehci_handshake(struct ehci_hcd *ehci, void __iomem *ptr,
  752. u32 mask, u32 done, int usec);
  753. extern int ehci_reset(struct ehci_hcd *ehci);
  754. #ifdef CONFIG_PM
  755. extern int ehci_suspend(struct usb_hcd *hcd, bool do_wakeup);
  756. extern int ehci_resume(struct usb_hcd *hcd, bool force_reset);
  757. extern void ehci_adjust_port_wakeup_flags(struct ehci_hcd *ehci,
  758. bool suspending, bool do_wakeup);
  759. #endif /* CONFIG_PM */
  760. extern int ehci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue,
  761. u16 wIndex, char *buf, u16 wLength);
  762. #endif /* __LINUX_EHCI_HCD_H */