core_intr.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562
  1. /*
  2. * core_intr.c - DesignWare HS OTG Controller common interrupt handling
  3. *
  4. * Copyright (C) 2004-2013 Synopsys, Inc.
  5. *
  6. * Redistribution and use in source and binary forms, with or without
  7. * modification, are permitted provided that the following conditions
  8. * are met:
  9. * 1. Redistributions of source code must retain the above copyright
  10. * notice, this list of conditions, and the following disclaimer,
  11. * without modification.
  12. * 2. Redistributions in binary form must reproduce the above copyright
  13. * notice, this list of conditions and the following disclaimer in the
  14. * documentation and/or other materials provided with the distribution.
  15. * 3. The names of the above-listed copyright holders may not be used
  16. * to endorse or promote products derived from this software without
  17. * specific prior written permission.
  18. *
  19. * ALTERNATIVELY, this software may be distributed under the terms of the
  20. * GNU General Public License ("GPL") as published by the Free Software
  21. * Foundation; either version 2 of the License, or (at your option) any
  22. * later version.
  23. *
  24. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
  25. * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
  26. * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
  27. * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
  28. * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
  29. * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
  30. * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
  31. * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
  32. * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
  33. * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  34. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  35. */
  36. /*
  37. * This file contains the common interrupt handlers
  38. */
  39. #include <linux/kernel.h>
  40. #include <linux/module.h>
  41. #include <linux/moduleparam.h>
  42. #include <linux/spinlock.h>
  43. #include <linux/interrupt.h>
  44. #include <linux/dma-mapping.h>
  45. #include <linux/io.h>
  46. #include <linux/slab.h>
  47. #include <linux/usb.h>
  48. #include <linux/usb/hcd.h>
  49. #include <linux/usb/ch11.h>
  50. #include "core.h"
  51. #include "hcd.h"
  52. static const char *dwc2_op_state_str(struct dwc2_hsotg *hsotg)
  53. {
  54. switch (hsotg->op_state) {
  55. case OTG_STATE_A_HOST:
  56. return "a_host";
  57. case OTG_STATE_A_SUSPEND:
  58. return "a_suspend";
  59. case OTG_STATE_A_PERIPHERAL:
  60. return "a_peripheral";
  61. case OTG_STATE_B_PERIPHERAL:
  62. return "b_peripheral";
  63. case OTG_STATE_B_HOST:
  64. return "b_host";
  65. default:
  66. return "unknown";
  67. }
  68. }
  69. /**
  70. * dwc2_handle_usb_port_intr - handles OTG PRTINT interrupts.
  71. * When the PRTINT interrupt fires, there are certain status bits in the Host
  72. * Port that needs to get cleared.
  73. *
  74. * @hsotg: Programming view of DWC_otg controller
  75. */
  76. static void dwc2_handle_usb_port_intr(struct dwc2_hsotg *hsotg)
  77. {
  78. u32 hprt0 = readl(hsotg->regs + HPRT0);
  79. if (hprt0 & HPRT0_ENACHG) {
  80. hprt0 &= ~HPRT0_ENA;
  81. writel(hprt0, hsotg->regs + HPRT0);
  82. }
  83. /* Clear interrupt */
  84. writel(GINTSTS_PRTINT, hsotg->regs + GINTSTS);
  85. }
  86. /**
  87. * dwc2_handle_mode_mismatch_intr() - Logs a mode mismatch warning message
  88. *
  89. * @hsotg: Programming view of DWC_otg controller
  90. */
  91. static void dwc2_handle_mode_mismatch_intr(struct dwc2_hsotg *hsotg)
  92. {
  93. dev_warn(hsotg->dev, "Mode Mismatch Interrupt: currently in %s mode\n",
  94. dwc2_is_host_mode(hsotg) ? "Host" : "Device");
  95. /* Clear interrupt */
  96. writel(GINTSTS_MODEMIS, hsotg->regs + GINTSTS);
  97. }
  98. /**
  99. * dwc2_handle_otg_intr() - Handles the OTG Interrupts. It reads the OTG
  100. * Interrupt Register (GOTGINT) to determine what interrupt has occurred.
  101. *
  102. * @hsotg: Programming view of DWC_otg controller
  103. */
  104. static void dwc2_handle_otg_intr(struct dwc2_hsotg *hsotg)
  105. {
  106. u32 gotgint;
  107. u32 gotgctl;
  108. u32 gintmsk;
  109. gotgint = readl(hsotg->regs + GOTGINT);
  110. gotgctl = readl(hsotg->regs + GOTGCTL);
  111. dev_dbg(hsotg->dev, "++OTG Interrupt gotgint=%0x [%s]\n", gotgint,
  112. dwc2_op_state_str(hsotg));
  113. if (gotgint & GOTGINT_SES_END_DET) {
  114. dev_dbg(hsotg->dev,
  115. " ++OTG Interrupt: Session End Detected++ (%s)\n",
  116. dwc2_op_state_str(hsotg));
  117. gotgctl = readl(hsotg->regs + GOTGCTL);
  118. if (dwc2_is_device_mode(hsotg))
  119. s3c_hsotg_disconnect(hsotg);
  120. if (hsotg->op_state == OTG_STATE_B_HOST) {
  121. hsotg->op_state = OTG_STATE_B_PERIPHERAL;
  122. } else {
  123. /*
  124. * If not B_HOST and Device HNP still set, HNP did
  125. * not succeed!
  126. */
  127. if (gotgctl & GOTGCTL_DEVHNPEN) {
  128. dev_dbg(hsotg->dev, "Session End Detected\n");
  129. dev_err(hsotg->dev,
  130. "Device Not Connected/Responding!\n");
  131. }
  132. /*
  133. * If Session End Detected the B-Cable has been
  134. * disconnected
  135. */
  136. /* Reset to a clean state */
  137. hsotg->lx_state = DWC2_L0;
  138. }
  139. gotgctl = readl(hsotg->regs + GOTGCTL);
  140. gotgctl &= ~GOTGCTL_DEVHNPEN;
  141. writel(gotgctl, hsotg->regs + GOTGCTL);
  142. }
  143. if (gotgint & GOTGINT_SES_REQ_SUC_STS_CHNG) {
  144. dev_dbg(hsotg->dev,
  145. " ++OTG Interrupt: Session Request Success Status Change++\n");
  146. gotgctl = readl(hsotg->regs + GOTGCTL);
  147. if (gotgctl & GOTGCTL_SESREQSCS) {
  148. if (hsotg->core_params->phy_type ==
  149. DWC2_PHY_TYPE_PARAM_FS
  150. && hsotg->core_params->i2c_enable > 0) {
  151. hsotg->srp_success = 1;
  152. } else {
  153. /* Clear Session Request */
  154. gotgctl = readl(hsotg->regs + GOTGCTL);
  155. gotgctl &= ~GOTGCTL_SESREQ;
  156. writel(gotgctl, hsotg->regs + GOTGCTL);
  157. }
  158. }
  159. }
  160. if (gotgint & GOTGINT_HST_NEG_SUC_STS_CHNG) {
  161. /*
  162. * Print statements during the HNP interrupt handling
  163. * can cause it to fail
  164. */
  165. gotgctl = readl(hsotg->regs + GOTGCTL);
  166. /*
  167. * WA for 3.00a- HW is not setting cur_mode, even sometimes
  168. * this does not help
  169. */
  170. if (hsotg->hw_params.snpsid >= DWC2_CORE_REV_3_00a)
  171. udelay(100);
  172. if (gotgctl & GOTGCTL_HSTNEGSCS) {
  173. if (dwc2_is_host_mode(hsotg)) {
  174. hsotg->op_state = OTG_STATE_B_HOST;
  175. /*
  176. * Need to disable SOF interrupt immediately.
  177. * When switching from device to host, the PCD
  178. * interrupt handler won't handle the interrupt
  179. * if host mode is already set. The HCD
  180. * interrupt handler won't get called if the
  181. * HCD state is HALT. This means that the
  182. * interrupt does not get handled and Linux
  183. * complains loudly.
  184. */
  185. gintmsk = readl(hsotg->regs + GINTMSK);
  186. gintmsk &= ~GINTSTS_SOF;
  187. writel(gintmsk, hsotg->regs + GINTMSK);
  188. /*
  189. * Call callback function with spin lock
  190. * released
  191. */
  192. spin_unlock(&hsotg->lock);
  193. /* Initialize the Core for Host mode */
  194. dwc2_hcd_start(hsotg);
  195. spin_lock(&hsotg->lock);
  196. hsotg->op_state = OTG_STATE_B_HOST;
  197. }
  198. } else {
  199. gotgctl = readl(hsotg->regs + GOTGCTL);
  200. gotgctl &= ~(GOTGCTL_HNPREQ | GOTGCTL_DEVHNPEN);
  201. writel(gotgctl, hsotg->regs + GOTGCTL);
  202. dev_dbg(hsotg->dev, "HNP Failed\n");
  203. dev_err(hsotg->dev,
  204. "Device Not Connected/Responding\n");
  205. }
  206. }
  207. if (gotgint & GOTGINT_HST_NEG_DET) {
  208. /*
  209. * The disconnect interrupt is set at the same time as
  210. * Host Negotiation Detected. During the mode switch all
  211. * interrupts are cleared so the disconnect interrupt
  212. * handler will not get executed.
  213. */
  214. dev_dbg(hsotg->dev,
  215. " ++OTG Interrupt: Host Negotiation Detected++ (%s)\n",
  216. (dwc2_is_host_mode(hsotg) ? "Host" : "Device"));
  217. if (dwc2_is_device_mode(hsotg)) {
  218. dev_dbg(hsotg->dev, "a_suspend->a_peripheral (%d)\n",
  219. hsotg->op_state);
  220. spin_unlock(&hsotg->lock);
  221. dwc2_hcd_disconnect(hsotg);
  222. spin_lock(&hsotg->lock);
  223. hsotg->op_state = OTG_STATE_A_PERIPHERAL;
  224. } else {
  225. /* Need to disable SOF interrupt immediately */
  226. gintmsk = readl(hsotg->regs + GINTMSK);
  227. gintmsk &= ~GINTSTS_SOF;
  228. writel(gintmsk, hsotg->regs + GINTMSK);
  229. spin_unlock(&hsotg->lock);
  230. dwc2_hcd_start(hsotg);
  231. spin_lock(&hsotg->lock);
  232. hsotg->op_state = OTG_STATE_A_HOST;
  233. }
  234. }
  235. if (gotgint & GOTGINT_A_DEV_TOUT_CHG)
  236. dev_dbg(hsotg->dev,
  237. " ++OTG Interrupt: A-Device Timeout Change++\n");
  238. if (gotgint & GOTGINT_DBNCE_DONE)
  239. dev_dbg(hsotg->dev, " ++OTG Interrupt: Debounce Done++\n");
  240. /* Clear GOTGINT */
  241. writel(gotgint, hsotg->regs + GOTGINT);
  242. }
  243. /**
  244. * dwc2_handle_conn_id_status_change_intr() - Handles the Connector ID Status
  245. * Change Interrupt
  246. *
  247. * @hsotg: Programming view of DWC_otg controller
  248. *
  249. * Reads the OTG Interrupt Register (GOTCTL) to determine whether this is a
  250. * Device to Host Mode transition or a Host to Device Mode transition. This only
  251. * occurs when the cable is connected/removed from the PHY connector.
  252. */
  253. static void dwc2_handle_conn_id_status_change_intr(struct dwc2_hsotg *hsotg)
  254. {
  255. u32 gintmsk = readl(hsotg->regs + GINTMSK);
  256. /* Need to disable SOF interrupt immediately */
  257. gintmsk &= ~GINTSTS_SOF;
  258. writel(gintmsk, hsotg->regs + GINTMSK);
  259. dev_dbg(hsotg->dev, " ++Connector ID Status Change Interrupt++ (%s)\n",
  260. dwc2_is_host_mode(hsotg) ? "Host" : "Device");
  261. /*
  262. * Need to schedule a work, as there are possible DELAY function calls.
  263. * Release lock before scheduling workq as it holds spinlock during
  264. * scheduling.
  265. */
  266. if (hsotg->wq_otg) {
  267. spin_unlock(&hsotg->lock);
  268. queue_work(hsotg->wq_otg, &hsotg->wf_otg);
  269. spin_lock(&hsotg->lock);
  270. }
  271. /* Clear interrupt */
  272. writel(GINTSTS_CONIDSTSCHNG, hsotg->regs + GINTSTS);
  273. }
  274. /**
  275. * dwc2_handle_session_req_intr() - This interrupt indicates that a device is
  276. * initiating the Session Request Protocol to request the host to turn on bus
  277. * power so a new session can begin
  278. *
  279. * @hsotg: Programming view of DWC_otg controller
  280. *
  281. * This handler responds by turning on bus power. If the DWC_otg controller is
  282. * in low power mode, this handler brings the controller out of low power mode
  283. * before turning on bus power.
  284. */
  285. static void dwc2_handle_session_req_intr(struct dwc2_hsotg *hsotg)
  286. {
  287. dev_dbg(hsotg->dev, "++Session Request Interrupt++\n");
  288. /* Clear interrupt */
  289. writel(GINTSTS_SESSREQINT, hsotg->regs + GINTSTS);
  290. /*
  291. * Report disconnect if there is any previous session established
  292. */
  293. if (dwc2_is_device_mode(hsotg))
  294. s3c_hsotg_disconnect(hsotg);
  295. }
  296. /*
  297. * This interrupt indicates that the DWC_otg controller has detected a
  298. * resume or remote wakeup sequence. If the DWC_otg controller is in
  299. * low power mode, the handler must brings the controller out of low
  300. * power mode. The controller automatically begins resume signaling.
  301. * The handler schedules a time to stop resume signaling.
  302. */
  303. static void dwc2_handle_wakeup_detected_intr(struct dwc2_hsotg *hsotg)
  304. {
  305. int ret;
  306. dev_dbg(hsotg->dev, "++Resume or Remote Wakeup Detected Interrupt++\n");
  307. dev_dbg(hsotg->dev, "%s lxstate = %d\n", __func__, hsotg->lx_state);
  308. if (dwc2_is_device_mode(hsotg)) {
  309. dev_dbg(hsotg->dev, "DSTS=0x%0x\n", readl(hsotg->regs + DSTS));
  310. if (hsotg->lx_state == DWC2_L2) {
  311. u32 dctl = readl(hsotg->regs + DCTL);
  312. /* Clear Remote Wakeup Signaling */
  313. dctl &= ~DCTL_RMTWKUPSIG;
  314. writel(dctl, hsotg->regs + DCTL);
  315. ret = dwc2_exit_hibernation(hsotg, true);
  316. if (ret && (ret != -ENOTSUPP))
  317. dev_err(hsotg->dev, "exit hibernation failed\n");
  318. call_gadget(hsotg, resume);
  319. }
  320. /* Change to L0 state */
  321. hsotg->lx_state = DWC2_L0;
  322. } else {
  323. if (hsotg->lx_state != DWC2_L1) {
  324. u32 pcgcctl = readl(hsotg->regs + PCGCTL);
  325. /* Restart the Phy Clock */
  326. pcgcctl &= ~PCGCTL_STOPPCLK;
  327. writel(pcgcctl, hsotg->regs + PCGCTL);
  328. mod_timer(&hsotg->wkp_timer,
  329. jiffies + msecs_to_jiffies(71));
  330. } else {
  331. /* Change to L0 state */
  332. hsotg->lx_state = DWC2_L0;
  333. }
  334. }
  335. /* Clear interrupt */
  336. writel(GINTSTS_WKUPINT, hsotg->regs + GINTSTS);
  337. }
  338. /*
  339. * This interrupt indicates that a device has been disconnected from the
  340. * root port
  341. */
  342. static void dwc2_handle_disconnect_intr(struct dwc2_hsotg *hsotg)
  343. {
  344. dev_dbg(hsotg->dev, "++Disconnect Detected Interrupt++ (%s) %s\n",
  345. dwc2_is_host_mode(hsotg) ? "Host" : "Device",
  346. dwc2_op_state_str(hsotg));
  347. if (hsotg->op_state == OTG_STATE_A_HOST)
  348. dwc2_hcd_disconnect(hsotg);
  349. /* Change to L3 (OFF) state */
  350. hsotg->lx_state = DWC2_L3;
  351. writel(GINTSTS_DISCONNINT, hsotg->regs + GINTSTS);
  352. }
  353. /*
  354. * This interrupt indicates that SUSPEND state has been detected on the USB.
  355. *
  356. * For HNP the USB Suspend interrupt signals the change from "a_peripheral"
  357. * to "a_host".
  358. *
  359. * When power management is enabled the core will be put in low power mode.
  360. */
  361. static void dwc2_handle_usb_suspend_intr(struct dwc2_hsotg *hsotg)
  362. {
  363. u32 dsts;
  364. int ret;
  365. dev_dbg(hsotg->dev, "USB SUSPEND\n");
  366. if (dwc2_is_device_mode(hsotg)) {
  367. /*
  368. * Check the Device status register to determine if the Suspend
  369. * state is active
  370. */
  371. dsts = readl(hsotg->regs + DSTS);
  372. dev_dbg(hsotg->dev, "DSTS=0x%0x\n", dsts);
  373. dev_dbg(hsotg->dev,
  374. "DSTS.Suspend Status=%d HWCFG4.Power Optimize=%d\n",
  375. !!(dsts & DSTS_SUSPSTS),
  376. hsotg->hw_params.power_optimized);
  377. if ((dsts & DSTS_SUSPSTS) && hsotg->hw_params.power_optimized) {
  378. /* Ignore suspend request before enumeration */
  379. if (!dwc2_is_device_connected(hsotg)) {
  380. dev_dbg(hsotg->dev,
  381. "ignore suspend request before enumeration\n");
  382. goto clear_int;
  383. }
  384. ret = dwc2_enter_hibernation(hsotg);
  385. if (ret) {
  386. if (ret != -ENOTSUPP)
  387. dev_err(hsotg->dev,
  388. "enter hibernation failed\n");
  389. goto skip_power_saving;
  390. }
  391. udelay(100);
  392. /* Ask phy to be suspended */
  393. if (!IS_ERR_OR_NULL(hsotg->uphy))
  394. usb_phy_set_suspend(hsotg->uphy, true);
  395. skip_power_saving:
  396. /*
  397. * Change to L2 (suspend) state before releasing
  398. * spinlock
  399. */
  400. hsotg->lx_state = DWC2_L2;
  401. /* Call gadget suspend callback */
  402. call_gadget(hsotg, suspend);
  403. }
  404. } else {
  405. if (hsotg->op_state == OTG_STATE_A_PERIPHERAL) {
  406. dev_dbg(hsotg->dev, "a_peripheral->a_host\n");
  407. /* Change to L2 (suspend) state */
  408. hsotg->lx_state = DWC2_L2;
  409. /* Clear the a_peripheral flag, back to a_host */
  410. spin_unlock(&hsotg->lock);
  411. dwc2_hcd_start(hsotg);
  412. spin_lock(&hsotg->lock);
  413. hsotg->op_state = OTG_STATE_A_HOST;
  414. }
  415. }
  416. clear_int:
  417. /* Clear interrupt */
  418. writel(GINTSTS_USBSUSP, hsotg->regs + GINTSTS);
  419. }
  420. #define GINTMSK_COMMON (GINTSTS_WKUPINT | GINTSTS_SESSREQINT | \
  421. GINTSTS_CONIDSTSCHNG | GINTSTS_OTGINT | \
  422. GINTSTS_MODEMIS | GINTSTS_DISCONNINT | \
  423. GINTSTS_USBSUSP | GINTSTS_PRTINT)
  424. /*
  425. * This function returns the Core Interrupt register
  426. */
  427. static u32 dwc2_read_common_intr(struct dwc2_hsotg *hsotg)
  428. {
  429. u32 gintsts;
  430. u32 gintmsk;
  431. u32 gahbcfg;
  432. u32 gintmsk_common = GINTMSK_COMMON;
  433. gintsts = readl(hsotg->regs + GINTSTS);
  434. gintmsk = readl(hsotg->regs + GINTMSK);
  435. gahbcfg = readl(hsotg->regs + GAHBCFG);
  436. /* If any common interrupts set */
  437. if (gintsts & gintmsk_common)
  438. dev_dbg(hsotg->dev, "gintsts=%08x gintmsk=%08x\n",
  439. gintsts, gintmsk);
  440. if (gahbcfg & GAHBCFG_GLBL_INTR_EN)
  441. return gintsts & gintmsk & gintmsk_common;
  442. else
  443. return 0;
  444. }
  445. /*
  446. * Common interrupt handler
  447. *
  448. * The common interrupts are those that occur in both Host and Device mode.
  449. * This handler handles the following interrupts:
  450. * - Mode Mismatch Interrupt
  451. * - OTG Interrupt
  452. * - Connector ID Status Change Interrupt
  453. * - Disconnect Interrupt
  454. * - Session Request Interrupt
  455. * - Resume / Remote Wakeup Detected Interrupt
  456. * - Suspend Interrupt
  457. */
  458. irqreturn_t dwc2_handle_common_intr(int irq, void *dev)
  459. {
  460. struct dwc2_hsotg *hsotg = dev;
  461. u32 gintsts;
  462. irqreturn_t retval = IRQ_NONE;
  463. spin_lock(&hsotg->lock);
  464. if (!dwc2_is_controller_alive(hsotg)) {
  465. dev_warn(hsotg->dev, "Controller is dead\n");
  466. goto out;
  467. }
  468. gintsts = dwc2_read_common_intr(hsotg);
  469. if (gintsts & ~GINTSTS_PRTINT)
  470. retval = IRQ_HANDLED;
  471. if (gintsts & GINTSTS_MODEMIS)
  472. dwc2_handle_mode_mismatch_intr(hsotg);
  473. if (gintsts & GINTSTS_OTGINT)
  474. dwc2_handle_otg_intr(hsotg);
  475. if (gintsts & GINTSTS_CONIDSTSCHNG)
  476. dwc2_handle_conn_id_status_change_intr(hsotg);
  477. if (gintsts & GINTSTS_DISCONNINT)
  478. dwc2_handle_disconnect_intr(hsotg);
  479. if (gintsts & GINTSTS_SESSREQINT)
  480. dwc2_handle_session_req_intr(hsotg);
  481. if (gintsts & GINTSTS_WKUPINT)
  482. dwc2_handle_wakeup_detected_intr(hsotg);
  483. if (gintsts & GINTSTS_USBSUSP)
  484. dwc2_handle_usb_suspend_intr(hsotg);
  485. if (gintsts & GINTSTS_PRTINT) {
  486. /*
  487. * The port interrupt occurs while in device mode with HPRT0
  488. * Port Enable/Disable
  489. */
  490. if (dwc2_is_device_mode(hsotg)) {
  491. dev_dbg(hsotg->dev,
  492. " --Port interrupt received in Device mode--\n");
  493. dwc2_handle_usb_port_intr(hsotg);
  494. retval = IRQ_HANDLED;
  495. }
  496. }
  497. out:
  498. spin_unlock(&hsotg->lock);
  499. return retval;
  500. }