fsl_lpuart.c 50 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944
  1. /*
  2. * Freescale lpuart serial port driver
  3. *
  4. * Copyright 2012-2014 Freescale Semiconductor, Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. */
  11. #if defined(CONFIG_SERIAL_FSL_LPUART_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  12. #define SUPPORT_SYSRQ
  13. #endif
  14. #include <linux/clk.h>
  15. #include <linux/console.h>
  16. #include <linux/dma-mapping.h>
  17. #include <linux/dmaengine.h>
  18. #include <linux/dmapool.h>
  19. #include <linux/io.h>
  20. #include <linux/irq.h>
  21. #include <linux/module.h>
  22. #include <linux/of.h>
  23. #include <linux/of_device.h>
  24. #include <linux/of_dma.h>
  25. #include <linux/serial_core.h>
  26. #include <linux/slab.h>
  27. #include <linux/tty_flip.h>
  28. /* All registers are 8-bit width */
  29. #define UARTBDH 0x00
  30. #define UARTBDL 0x01
  31. #define UARTCR1 0x02
  32. #define UARTCR2 0x03
  33. #define UARTSR1 0x04
  34. #define UARTCR3 0x06
  35. #define UARTDR 0x07
  36. #define UARTCR4 0x0a
  37. #define UARTCR5 0x0b
  38. #define UARTMODEM 0x0d
  39. #define UARTPFIFO 0x10
  40. #define UARTCFIFO 0x11
  41. #define UARTSFIFO 0x12
  42. #define UARTTWFIFO 0x13
  43. #define UARTTCFIFO 0x14
  44. #define UARTRWFIFO 0x15
  45. #define UARTBDH_LBKDIE 0x80
  46. #define UARTBDH_RXEDGIE 0x40
  47. #define UARTBDH_SBR_MASK 0x1f
  48. #define UARTCR1_LOOPS 0x80
  49. #define UARTCR1_RSRC 0x20
  50. #define UARTCR1_M 0x10
  51. #define UARTCR1_WAKE 0x08
  52. #define UARTCR1_ILT 0x04
  53. #define UARTCR1_PE 0x02
  54. #define UARTCR1_PT 0x01
  55. #define UARTCR2_TIE 0x80
  56. #define UARTCR2_TCIE 0x40
  57. #define UARTCR2_RIE 0x20
  58. #define UARTCR2_ILIE 0x10
  59. #define UARTCR2_TE 0x08
  60. #define UARTCR2_RE 0x04
  61. #define UARTCR2_RWU 0x02
  62. #define UARTCR2_SBK 0x01
  63. #define UARTSR1_TDRE 0x80
  64. #define UARTSR1_TC 0x40
  65. #define UARTSR1_RDRF 0x20
  66. #define UARTSR1_IDLE 0x10
  67. #define UARTSR1_OR 0x08
  68. #define UARTSR1_NF 0x04
  69. #define UARTSR1_FE 0x02
  70. #define UARTSR1_PE 0x01
  71. #define UARTCR3_R8 0x80
  72. #define UARTCR3_T8 0x40
  73. #define UARTCR3_TXDIR 0x20
  74. #define UARTCR3_TXINV 0x10
  75. #define UARTCR3_ORIE 0x08
  76. #define UARTCR3_NEIE 0x04
  77. #define UARTCR3_FEIE 0x02
  78. #define UARTCR3_PEIE 0x01
  79. #define UARTCR4_MAEN1 0x80
  80. #define UARTCR4_MAEN2 0x40
  81. #define UARTCR4_M10 0x20
  82. #define UARTCR4_BRFA_MASK 0x1f
  83. #define UARTCR4_BRFA_OFF 0
  84. #define UARTCR5_TDMAS 0x80
  85. #define UARTCR5_RDMAS 0x20
  86. #define UARTMODEM_RXRTSE 0x08
  87. #define UARTMODEM_TXRTSPOL 0x04
  88. #define UARTMODEM_TXRTSE 0x02
  89. #define UARTMODEM_TXCTSE 0x01
  90. #define UARTPFIFO_TXFE 0x80
  91. #define UARTPFIFO_FIFOSIZE_MASK 0x7
  92. #define UARTPFIFO_TXSIZE_OFF 4
  93. #define UARTPFIFO_RXFE 0x08
  94. #define UARTPFIFO_RXSIZE_OFF 0
  95. #define UARTCFIFO_TXFLUSH 0x80
  96. #define UARTCFIFO_RXFLUSH 0x40
  97. #define UARTCFIFO_RXOFE 0x04
  98. #define UARTCFIFO_TXOFE 0x02
  99. #define UARTCFIFO_RXUFE 0x01
  100. #define UARTSFIFO_TXEMPT 0x80
  101. #define UARTSFIFO_RXEMPT 0x40
  102. #define UARTSFIFO_RXOF 0x04
  103. #define UARTSFIFO_TXOF 0x02
  104. #define UARTSFIFO_RXUF 0x01
  105. /* 32-bit register defination */
  106. #define UARTBAUD 0x00
  107. #define UARTSTAT 0x04
  108. #define UARTCTRL 0x08
  109. #define UARTDATA 0x0C
  110. #define UARTMATCH 0x10
  111. #define UARTMODIR 0x14
  112. #define UARTFIFO 0x18
  113. #define UARTWATER 0x1c
  114. #define UARTBAUD_MAEN1 0x80000000
  115. #define UARTBAUD_MAEN2 0x40000000
  116. #define UARTBAUD_M10 0x20000000
  117. #define UARTBAUD_TDMAE 0x00800000
  118. #define UARTBAUD_RDMAE 0x00200000
  119. #define UARTBAUD_MATCFG 0x00400000
  120. #define UARTBAUD_BOTHEDGE 0x00020000
  121. #define UARTBAUD_RESYNCDIS 0x00010000
  122. #define UARTBAUD_LBKDIE 0x00008000
  123. #define UARTBAUD_RXEDGIE 0x00004000
  124. #define UARTBAUD_SBNS 0x00002000
  125. #define UARTBAUD_SBR 0x00000000
  126. #define UARTBAUD_SBR_MASK 0x1fff
  127. #define UARTSTAT_LBKDIF 0x80000000
  128. #define UARTSTAT_RXEDGIF 0x40000000
  129. #define UARTSTAT_MSBF 0x20000000
  130. #define UARTSTAT_RXINV 0x10000000
  131. #define UARTSTAT_RWUID 0x08000000
  132. #define UARTSTAT_BRK13 0x04000000
  133. #define UARTSTAT_LBKDE 0x02000000
  134. #define UARTSTAT_RAF 0x01000000
  135. #define UARTSTAT_TDRE 0x00800000
  136. #define UARTSTAT_TC 0x00400000
  137. #define UARTSTAT_RDRF 0x00200000
  138. #define UARTSTAT_IDLE 0x00100000
  139. #define UARTSTAT_OR 0x00080000
  140. #define UARTSTAT_NF 0x00040000
  141. #define UARTSTAT_FE 0x00020000
  142. #define UARTSTAT_PE 0x00010000
  143. #define UARTSTAT_MA1F 0x00008000
  144. #define UARTSTAT_M21F 0x00004000
  145. #define UARTCTRL_R8T9 0x80000000
  146. #define UARTCTRL_R9T8 0x40000000
  147. #define UARTCTRL_TXDIR 0x20000000
  148. #define UARTCTRL_TXINV 0x10000000
  149. #define UARTCTRL_ORIE 0x08000000
  150. #define UARTCTRL_NEIE 0x04000000
  151. #define UARTCTRL_FEIE 0x02000000
  152. #define UARTCTRL_PEIE 0x01000000
  153. #define UARTCTRL_TIE 0x00800000
  154. #define UARTCTRL_TCIE 0x00400000
  155. #define UARTCTRL_RIE 0x00200000
  156. #define UARTCTRL_ILIE 0x00100000
  157. #define UARTCTRL_TE 0x00080000
  158. #define UARTCTRL_RE 0x00040000
  159. #define UARTCTRL_RWU 0x00020000
  160. #define UARTCTRL_SBK 0x00010000
  161. #define UARTCTRL_MA1IE 0x00008000
  162. #define UARTCTRL_MA2IE 0x00004000
  163. #define UARTCTRL_IDLECFG 0x00000100
  164. #define UARTCTRL_LOOPS 0x00000080
  165. #define UARTCTRL_DOZEEN 0x00000040
  166. #define UARTCTRL_RSRC 0x00000020
  167. #define UARTCTRL_M 0x00000010
  168. #define UARTCTRL_WAKE 0x00000008
  169. #define UARTCTRL_ILT 0x00000004
  170. #define UARTCTRL_PE 0x00000002
  171. #define UARTCTRL_PT 0x00000001
  172. #define UARTDATA_NOISY 0x00008000
  173. #define UARTDATA_PARITYE 0x00004000
  174. #define UARTDATA_FRETSC 0x00002000
  175. #define UARTDATA_RXEMPT 0x00001000
  176. #define UARTDATA_IDLINE 0x00000800
  177. #define UARTDATA_MASK 0x3ff
  178. #define UARTMODIR_IREN 0x00020000
  179. #define UARTMODIR_TXCTSSRC 0x00000020
  180. #define UARTMODIR_TXCTSC 0x00000010
  181. #define UARTMODIR_RXRTSE 0x00000008
  182. #define UARTMODIR_TXRTSPOL 0x00000004
  183. #define UARTMODIR_TXRTSE 0x00000002
  184. #define UARTMODIR_TXCTSE 0x00000001
  185. #define UARTFIFO_TXEMPT 0x00800000
  186. #define UARTFIFO_RXEMPT 0x00400000
  187. #define UARTFIFO_TXOF 0x00020000
  188. #define UARTFIFO_RXUF 0x00010000
  189. #define UARTFIFO_TXFLUSH 0x00008000
  190. #define UARTFIFO_RXFLUSH 0x00004000
  191. #define UARTFIFO_TXOFE 0x00000200
  192. #define UARTFIFO_RXUFE 0x00000100
  193. #define UARTFIFO_TXFE 0x00000080
  194. #define UARTFIFO_FIFOSIZE_MASK 0x7
  195. #define UARTFIFO_TXSIZE_OFF 4
  196. #define UARTFIFO_RXFE 0x00000008
  197. #define UARTFIFO_RXSIZE_OFF 0
  198. #define UARTWATER_COUNT_MASK 0xff
  199. #define UARTWATER_TXCNT_OFF 8
  200. #define UARTWATER_RXCNT_OFF 24
  201. #define UARTWATER_WATER_MASK 0xff
  202. #define UARTWATER_TXWATER_OFF 0
  203. #define UARTWATER_RXWATER_OFF 16
  204. #define FSL_UART_RX_DMA_BUFFER_SIZE 64
  205. #define DRIVER_NAME "fsl-lpuart"
  206. #define DEV_NAME "ttyLP"
  207. #define UART_NR 6
  208. struct lpuart_port {
  209. struct uart_port port;
  210. struct clk *clk;
  211. unsigned int txfifo_size;
  212. unsigned int rxfifo_size;
  213. bool lpuart32;
  214. bool lpuart_dma_tx_use;
  215. bool lpuart_dma_rx_use;
  216. struct dma_chan *dma_tx_chan;
  217. struct dma_chan *dma_rx_chan;
  218. struct dma_async_tx_descriptor *dma_tx_desc;
  219. struct dma_async_tx_descriptor *dma_rx_desc;
  220. dma_addr_t dma_tx_buf_bus;
  221. dma_addr_t dma_rx_buf_bus;
  222. dma_cookie_t dma_tx_cookie;
  223. dma_cookie_t dma_rx_cookie;
  224. unsigned char *dma_tx_buf_virt;
  225. unsigned char *dma_rx_buf_virt;
  226. unsigned int dma_tx_bytes;
  227. unsigned int dma_rx_bytes;
  228. int dma_tx_in_progress;
  229. int dma_rx_in_progress;
  230. unsigned int dma_rx_timeout;
  231. struct timer_list lpuart_timer;
  232. };
  233. static const struct of_device_id lpuart_dt_ids[] = {
  234. {
  235. .compatible = "fsl,vf610-lpuart",
  236. },
  237. {
  238. .compatible = "fsl,ls1021a-lpuart",
  239. },
  240. { /* sentinel */ }
  241. };
  242. MODULE_DEVICE_TABLE(of, lpuart_dt_ids);
  243. /* Forward declare this for the dma callbacks*/
  244. static void lpuart_dma_tx_complete(void *arg);
  245. static void lpuart_dma_rx_complete(void *arg);
  246. static u32 lpuart32_read(void __iomem *addr)
  247. {
  248. return ioread32be(addr);
  249. }
  250. static void lpuart32_write(u32 val, void __iomem *addr)
  251. {
  252. iowrite32be(val, addr);
  253. }
  254. static void lpuart_stop_tx(struct uart_port *port)
  255. {
  256. unsigned char temp;
  257. temp = readb(port->membase + UARTCR2);
  258. temp &= ~(UARTCR2_TIE | UARTCR2_TCIE);
  259. writeb(temp, port->membase + UARTCR2);
  260. }
  261. static void lpuart32_stop_tx(struct uart_port *port)
  262. {
  263. unsigned long temp;
  264. temp = lpuart32_read(port->membase + UARTCTRL);
  265. temp &= ~(UARTCTRL_TIE | UARTCTRL_TCIE);
  266. lpuart32_write(temp, port->membase + UARTCTRL);
  267. }
  268. static void lpuart_stop_rx(struct uart_port *port)
  269. {
  270. unsigned char temp;
  271. temp = readb(port->membase + UARTCR2);
  272. writeb(temp & ~UARTCR2_RE, port->membase + UARTCR2);
  273. }
  274. static void lpuart32_stop_rx(struct uart_port *port)
  275. {
  276. unsigned long temp;
  277. temp = lpuart32_read(port->membase + UARTCTRL);
  278. lpuart32_write(temp & ~UARTCTRL_RE, port->membase + UARTCTRL);
  279. }
  280. static void lpuart_copy_rx_to_tty(struct lpuart_port *sport,
  281. struct tty_port *tty, int count)
  282. {
  283. int copied;
  284. sport->port.icount.rx += count;
  285. if (!tty) {
  286. dev_err(sport->port.dev, "No tty port\n");
  287. return;
  288. }
  289. dma_sync_single_for_cpu(sport->port.dev, sport->dma_rx_buf_bus,
  290. FSL_UART_RX_DMA_BUFFER_SIZE, DMA_FROM_DEVICE);
  291. copied = tty_insert_flip_string(tty,
  292. ((unsigned char *)(sport->dma_rx_buf_virt)), count);
  293. if (copied != count) {
  294. WARN_ON(1);
  295. dev_err(sport->port.dev, "RxData copy to tty layer failed\n");
  296. }
  297. dma_sync_single_for_device(sport->port.dev, sport->dma_rx_buf_bus,
  298. FSL_UART_RX_DMA_BUFFER_SIZE, DMA_TO_DEVICE);
  299. }
  300. static void lpuart_pio_tx(struct lpuart_port *sport)
  301. {
  302. struct circ_buf *xmit = &sport->port.state->xmit;
  303. unsigned long flags;
  304. spin_lock_irqsave(&sport->port.lock, flags);
  305. while (!uart_circ_empty(xmit) &&
  306. readb(sport->port.membase + UARTTCFIFO) < sport->txfifo_size) {
  307. writeb(xmit->buf[xmit->tail], sport->port.membase + UARTDR);
  308. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  309. sport->port.icount.tx++;
  310. }
  311. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  312. uart_write_wakeup(&sport->port);
  313. if (uart_circ_empty(xmit))
  314. writeb(readb(sport->port.membase + UARTCR5) | UARTCR5_TDMAS,
  315. sport->port.membase + UARTCR5);
  316. spin_unlock_irqrestore(&sport->port.lock, flags);
  317. }
  318. static int lpuart_dma_tx(struct lpuart_port *sport, unsigned long count)
  319. {
  320. struct circ_buf *xmit = &sport->port.state->xmit;
  321. dma_addr_t tx_bus_addr;
  322. dma_sync_single_for_device(sport->port.dev, sport->dma_tx_buf_bus,
  323. UART_XMIT_SIZE, DMA_TO_DEVICE);
  324. sport->dma_tx_bytes = count & ~(sport->txfifo_size - 1);
  325. tx_bus_addr = sport->dma_tx_buf_bus + xmit->tail;
  326. sport->dma_tx_desc = dmaengine_prep_slave_single(sport->dma_tx_chan,
  327. tx_bus_addr, sport->dma_tx_bytes,
  328. DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
  329. if (!sport->dma_tx_desc) {
  330. dev_err(sport->port.dev, "Not able to get desc for tx\n");
  331. return -EIO;
  332. }
  333. sport->dma_tx_desc->callback = lpuart_dma_tx_complete;
  334. sport->dma_tx_desc->callback_param = sport;
  335. sport->dma_tx_in_progress = 1;
  336. sport->dma_tx_cookie = dmaengine_submit(sport->dma_tx_desc);
  337. dma_async_issue_pending(sport->dma_tx_chan);
  338. return 0;
  339. }
  340. static void lpuart_prepare_tx(struct lpuart_port *sport)
  341. {
  342. struct circ_buf *xmit = &sport->port.state->xmit;
  343. unsigned long count = CIRC_CNT_TO_END(xmit->head,
  344. xmit->tail, UART_XMIT_SIZE);
  345. if (!count)
  346. return;
  347. if (count < sport->txfifo_size)
  348. writeb(readb(sport->port.membase + UARTCR5) & ~UARTCR5_TDMAS,
  349. sport->port.membase + UARTCR5);
  350. else {
  351. writeb(readb(sport->port.membase + UARTCR5) | UARTCR5_TDMAS,
  352. sport->port.membase + UARTCR5);
  353. lpuart_dma_tx(sport, count);
  354. }
  355. }
  356. static void lpuart_dma_tx_complete(void *arg)
  357. {
  358. struct lpuart_port *sport = arg;
  359. struct circ_buf *xmit = &sport->port.state->xmit;
  360. unsigned long flags;
  361. async_tx_ack(sport->dma_tx_desc);
  362. spin_lock_irqsave(&sport->port.lock, flags);
  363. xmit->tail = (xmit->tail + sport->dma_tx_bytes) & (UART_XMIT_SIZE - 1);
  364. sport->dma_tx_in_progress = 0;
  365. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  366. uart_write_wakeup(&sport->port);
  367. lpuart_prepare_tx(sport);
  368. spin_unlock_irqrestore(&sport->port.lock, flags);
  369. }
  370. static int lpuart_dma_rx(struct lpuart_port *sport)
  371. {
  372. dma_sync_single_for_device(sport->port.dev, sport->dma_rx_buf_bus,
  373. FSL_UART_RX_DMA_BUFFER_SIZE, DMA_TO_DEVICE);
  374. sport->dma_rx_desc = dmaengine_prep_slave_single(sport->dma_rx_chan,
  375. sport->dma_rx_buf_bus, FSL_UART_RX_DMA_BUFFER_SIZE,
  376. DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT);
  377. if (!sport->dma_rx_desc) {
  378. dev_err(sport->port.dev, "Not able to get desc for rx\n");
  379. return -EIO;
  380. }
  381. sport->dma_rx_desc->callback = lpuart_dma_rx_complete;
  382. sport->dma_rx_desc->callback_param = sport;
  383. sport->dma_rx_in_progress = 1;
  384. sport->dma_rx_cookie = dmaengine_submit(sport->dma_rx_desc);
  385. dma_async_issue_pending(sport->dma_rx_chan);
  386. return 0;
  387. }
  388. static void lpuart_flush_buffer(struct uart_port *port)
  389. {
  390. struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
  391. if (sport->lpuart_dma_tx_use) {
  392. dmaengine_terminate_all(sport->dma_tx_chan);
  393. sport->dma_tx_in_progress = 0;
  394. }
  395. }
  396. static void lpuart_dma_rx_complete(void *arg)
  397. {
  398. struct lpuart_port *sport = arg;
  399. struct tty_port *port = &sport->port.state->port;
  400. unsigned long flags;
  401. async_tx_ack(sport->dma_rx_desc);
  402. mod_timer(&sport->lpuart_timer, jiffies + sport->dma_rx_timeout);
  403. spin_lock_irqsave(&sport->port.lock, flags);
  404. sport->dma_rx_in_progress = 0;
  405. lpuart_copy_rx_to_tty(sport, port, FSL_UART_RX_DMA_BUFFER_SIZE);
  406. tty_flip_buffer_push(port);
  407. lpuart_dma_rx(sport);
  408. spin_unlock_irqrestore(&sport->port.lock, flags);
  409. }
  410. static void lpuart_timer_func(unsigned long data)
  411. {
  412. struct lpuart_port *sport = (struct lpuart_port *)data;
  413. struct tty_port *port = &sport->port.state->port;
  414. struct dma_tx_state state;
  415. unsigned long flags;
  416. unsigned char temp;
  417. int count;
  418. del_timer(&sport->lpuart_timer);
  419. dmaengine_pause(sport->dma_rx_chan);
  420. dmaengine_tx_status(sport->dma_rx_chan, sport->dma_rx_cookie, &state);
  421. dmaengine_terminate_all(sport->dma_rx_chan);
  422. count = FSL_UART_RX_DMA_BUFFER_SIZE - state.residue;
  423. async_tx_ack(sport->dma_rx_desc);
  424. spin_lock_irqsave(&sport->port.lock, flags);
  425. sport->dma_rx_in_progress = 0;
  426. lpuart_copy_rx_to_tty(sport, port, count);
  427. tty_flip_buffer_push(port);
  428. temp = readb(sport->port.membase + UARTCR5);
  429. writeb(temp & ~UARTCR5_RDMAS, sport->port.membase + UARTCR5);
  430. spin_unlock_irqrestore(&sport->port.lock, flags);
  431. }
  432. static inline void lpuart_prepare_rx(struct lpuart_port *sport)
  433. {
  434. unsigned long flags;
  435. unsigned char temp;
  436. spin_lock_irqsave(&sport->port.lock, flags);
  437. sport->lpuart_timer.expires = jiffies + sport->dma_rx_timeout;
  438. add_timer(&sport->lpuart_timer);
  439. lpuart_dma_rx(sport);
  440. temp = readb(sport->port.membase + UARTCR5);
  441. writeb(temp | UARTCR5_RDMAS, sport->port.membase + UARTCR5);
  442. spin_unlock_irqrestore(&sport->port.lock, flags);
  443. }
  444. static inline void lpuart_transmit_buffer(struct lpuart_port *sport)
  445. {
  446. struct circ_buf *xmit = &sport->port.state->xmit;
  447. while (!uart_circ_empty(xmit) &&
  448. (readb(sport->port.membase + UARTTCFIFO) < sport->txfifo_size)) {
  449. writeb(xmit->buf[xmit->tail], sport->port.membase + UARTDR);
  450. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  451. sport->port.icount.tx++;
  452. }
  453. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  454. uart_write_wakeup(&sport->port);
  455. if (uart_circ_empty(xmit))
  456. lpuart_stop_tx(&sport->port);
  457. }
  458. static inline void lpuart32_transmit_buffer(struct lpuart_port *sport)
  459. {
  460. struct circ_buf *xmit = &sport->port.state->xmit;
  461. unsigned long txcnt;
  462. txcnt = lpuart32_read(sport->port.membase + UARTWATER);
  463. txcnt = txcnt >> UARTWATER_TXCNT_OFF;
  464. txcnt &= UARTWATER_COUNT_MASK;
  465. while (!uart_circ_empty(xmit) && (txcnt < sport->txfifo_size)) {
  466. lpuart32_write(xmit->buf[xmit->tail], sport->port.membase + UARTDATA);
  467. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  468. sport->port.icount.tx++;
  469. txcnt = lpuart32_read(sport->port.membase + UARTWATER);
  470. txcnt = txcnt >> UARTWATER_TXCNT_OFF;
  471. txcnt &= UARTWATER_COUNT_MASK;
  472. }
  473. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  474. uart_write_wakeup(&sport->port);
  475. if (uart_circ_empty(xmit))
  476. lpuart32_stop_tx(&sport->port);
  477. }
  478. static void lpuart_start_tx(struct uart_port *port)
  479. {
  480. struct lpuart_port *sport = container_of(port,
  481. struct lpuart_port, port);
  482. struct circ_buf *xmit = &sport->port.state->xmit;
  483. unsigned char temp;
  484. temp = readb(port->membase + UARTCR2);
  485. writeb(temp | UARTCR2_TIE, port->membase + UARTCR2);
  486. if (sport->lpuart_dma_tx_use) {
  487. if (!uart_circ_empty(xmit) && !sport->dma_tx_in_progress)
  488. lpuart_prepare_tx(sport);
  489. } else {
  490. if (readb(port->membase + UARTSR1) & UARTSR1_TDRE)
  491. lpuart_transmit_buffer(sport);
  492. }
  493. }
  494. static void lpuart32_start_tx(struct uart_port *port)
  495. {
  496. struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
  497. unsigned long temp;
  498. temp = lpuart32_read(port->membase + UARTCTRL);
  499. lpuart32_write(temp | UARTCTRL_TIE, port->membase + UARTCTRL);
  500. if (lpuart32_read(port->membase + UARTSTAT) & UARTSTAT_TDRE)
  501. lpuart32_transmit_buffer(sport);
  502. }
  503. static irqreturn_t lpuart_txint(int irq, void *dev_id)
  504. {
  505. struct lpuart_port *sport = dev_id;
  506. struct circ_buf *xmit = &sport->port.state->xmit;
  507. unsigned long flags;
  508. spin_lock_irqsave(&sport->port.lock, flags);
  509. if (sport->port.x_char) {
  510. if (sport->lpuart32)
  511. lpuart32_write(sport->port.x_char, sport->port.membase + UARTDATA);
  512. else
  513. writeb(sport->port.x_char, sport->port.membase + UARTDR);
  514. goto out;
  515. }
  516. if (uart_circ_empty(xmit) || uart_tx_stopped(&sport->port)) {
  517. if (sport->lpuart32)
  518. lpuart32_stop_tx(&sport->port);
  519. else
  520. lpuart_stop_tx(&sport->port);
  521. goto out;
  522. }
  523. if (sport->lpuart32)
  524. lpuart32_transmit_buffer(sport);
  525. else
  526. lpuart_transmit_buffer(sport);
  527. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  528. uart_write_wakeup(&sport->port);
  529. out:
  530. spin_unlock_irqrestore(&sport->port.lock, flags);
  531. return IRQ_HANDLED;
  532. }
  533. static irqreturn_t lpuart_rxint(int irq, void *dev_id)
  534. {
  535. struct lpuart_port *sport = dev_id;
  536. unsigned int flg, ignored = 0;
  537. struct tty_port *port = &sport->port.state->port;
  538. unsigned long flags;
  539. unsigned char rx, sr;
  540. spin_lock_irqsave(&sport->port.lock, flags);
  541. while (!(readb(sport->port.membase + UARTSFIFO) & UARTSFIFO_RXEMPT)) {
  542. flg = TTY_NORMAL;
  543. sport->port.icount.rx++;
  544. /*
  545. * to clear the FE, OR, NF, FE, PE flags,
  546. * read SR1 then read DR
  547. */
  548. sr = readb(sport->port.membase + UARTSR1);
  549. rx = readb(sport->port.membase + UARTDR);
  550. if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx))
  551. continue;
  552. if (sr & (UARTSR1_PE | UARTSR1_OR | UARTSR1_FE)) {
  553. if (sr & UARTSR1_PE)
  554. sport->port.icount.parity++;
  555. else if (sr & UARTSR1_FE)
  556. sport->port.icount.frame++;
  557. if (sr & UARTSR1_OR)
  558. sport->port.icount.overrun++;
  559. if (sr & sport->port.ignore_status_mask) {
  560. if (++ignored > 100)
  561. goto out;
  562. continue;
  563. }
  564. sr &= sport->port.read_status_mask;
  565. if (sr & UARTSR1_PE)
  566. flg = TTY_PARITY;
  567. else if (sr & UARTSR1_FE)
  568. flg = TTY_FRAME;
  569. if (sr & UARTSR1_OR)
  570. flg = TTY_OVERRUN;
  571. #ifdef SUPPORT_SYSRQ
  572. sport->port.sysrq = 0;
  573. #endif
  574. }
  575. tty_insert_flip_char(port, rx, flg);
  576. }
  577. out:
  578. spin_unlock_irqrestore(&sport->port.lock, flags);
  579. tty_flip_buffer_push(port);
  580. return IRQ_HANDLED;
  581. }
  582. static irqreturn_t lpuart32_rxint(int irq, void *dev_id)
  583. {
  584. struct lpuart_port *sport = dev_id;
  585. unsigned int flg, ignored = 0;
  586. struct tty_port *port = &sport->port.state->port;
  587. unsigned long flags;
  588. unsigned long rx, sr;
  589. spin_lock_irqsave(&sport->port.lock, flags);
  590. while (!(lpuart32_read(sport->port.membase + UARTFIFO) & UARTFIFO_RXEMPT)) {
  591. flg = TTY_NORMAL;
  592. sport->port.icount.rx++;
  593. /*
  594. * to clear the FE, OR, NF, FE, PE flags,
  595. * read STAT then read DATA reg
  596. */
  597. sr = lpuart32_read(sport->port.membase + UARTSTAT);
  598. rx = lpuart32_read(sport->port.membase + UARTDATA);
  599. rx &= 0x3ff;
  600. if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx))
  601. continue;
  602. if (sr & (UARTSTAT_PE | UARTSTAT_OR | UARTSTAT_FE)) {
  603. if (sr & UARTSTAT_PE)
  604. sport->port.icount.parity++;
  605. else if (sr & UARTSTAT_FE)
  606. sport->port.icount.frame++;
  607. if (sr & UARTSTAT_OR)
  608. sport->port.icount.overrun++;
  609. if (sr & sport->port.ignore_status_mask) {
  610. if (++ignored > 100)
  611. goto out;
  612. continue;
  613. }
  614. sr &= sport->port.read_status_mask;
  615. if (sr & UARTSTAT_PE)
  616. flg = TTY_PARITY;
  617. else if (sr & UARTSTAT_FE)
  618. flg = TTY_FRAME;
  619. if (sr & UARTSTAT_OR)
  620. flg = TTY_OVERRUN;
  621. #ifdef SUPPORT_SYSRQ
  622. sport->port.sysrq = 0;
  623. #endif
  624. }
  625. tty_insert_flip_char(port, rx, flg);
  626. }
  627. out:
  628. spin_unlock_irqrestore(&sport->port.lock, flags);
  629. tty_flip_buffer_push(port);
  630. return IRQ_HANDLED;
  631. }
  632. static irqreturn_t lpuart_int(int irq, void *dev_id)
  633. {
  634. struct lpuart_port *sport = dev_id;
  635. unsigned char sts, crdma;
  636. sts = readb(sport->port.membase + UARTSR1);
  637. crdma = readb(sport->port.membase + UARTCR5);
  638. if (sts & UARTSR1_RDRF && !(crdma & UARTCR5_RDMAS)) {
  639. if (sport->lpuart_dma_rx_use)
  640. lpuart_prepare_rx(sport);
  641. else
  642. lpuart_rxint(irq, dev_id);
  643. }
  644. if (sts & UARTSR1_TDRE && !(crdma & UARTCR5_TDMAS)) {
  645. if (sport->lpuart_dma_tx_use)
  646. lpuart_pio_tx(sport);
  647. else
  648. lpuart_txint(irq, dev_id);
  649. }
  650. return IRQ_HANDLED;
  651. }
  652. static irqreturn_t lpuart32_int(int irq, void *dev_id)
  653. {
  654. struct lpuart_port *sport = dev_id;
  655. unsigned long sts, rxcount;
  656. sts = lpuart32_read(sport->port.membase + UARTSTAT);
  657. rxcount = lpuart32_read(sport->port.membase + UARTWATER);
  658. rxcount = rxcount >> UARTWATER_RXCNT_OFF;
  659. if (sts & UARTSTAT_RDRF || rxcount > 0)
  660. lpuart32_rxint(irq, dev_id);
  661. if ((sts & UARTSTAT_TDRE) &&
  662. !(lpuart32_read(sport->port.membase + UARTBAUD) & UARTBAUD_TDMAE))
  663. lpuart_txint(irq, dev_id);
  664. lpuart32_write(sts, sport->port.membase + UARTSTAT);
  665. return IRQ_HANDLED;
  666. }
  667. /* return TIOCSER_TEMT when transmitter is not busy */
  668. static unsigned int lpuart_tx_empty(struct uart_port *port)
  669. {
  670. return (readb(port->membase + UARTSR1) & UARTSR1_TC) ?
  671. TIOCSER_TEMT : 0;
  672. }
  673. static unsigned int lpuart32_tx_empty(struct uart_port *port)
  674. {
  675. return (lpuart32_read(port->membase + UARTSTAT) & UARTSTAT_TC) ?
  676. TIOCSER_TEMT : 0;
  677. }
  678. static unsigned int lpuart_get_mctrl(struct uart_port *port)
  679. {
  680. unsigned int temp = 0;
  681. unsigned char reg;
  682. reg = readb(port->membase + UARTMODEM);
  683. if (reg & UARTMODEM_TXCTSE)
  684. temp |= TIOCM_CTS;
  685. if (reg & UARTMODEM_RXRTSE)
  686. temp |= TIOCM_RTS;
  687. return temp;
  688. }
  689. static unsigned int lpuart32_get_mctrl(struct uart_port *port)
  690. {
  691. unsigned int temp = 0;
  692. unsigned long reg;
  693. reg = lpuart32_read(port->membase + UARTMODIR);
  694. if (reg & UARTMODIR_TXCTSE)
  695. temp |= TIOCM_CTS;
  696. if (reg & UARTMODIR_RXRTSE)
  697. temp |= TIOCM_RTS;
  698. return temp;
  699. }
  700. static void lpuart_set_mctrl(struct uart_port *port, unsigned int mctrl)
  701. {
  702. unsigned char temp;
  703. temp = readb(port->membase + UARTMODEM) &
  704. ~(UARTMODEM_RXRTSE | UARTMODEM_TXCTSE);
  705. if (mctrl & TIOCM_RTS)
  706. temp |= UARTMODEM_RXRTSE;
  707. if (mctrl & TIOCM_CTS)
  708. temp |= UARTMODEM_TXCTSE;
  709. writeb(temp, port->membase + UARTMODEM);
  710. }
  711. static void lpuart32_set_mctrl(struct uart_port *port, unsigned int mctrl)
  712. {
  713. unsigned long temp;
  714. temp = lpuart32_read(port->membase + UARTMODIR) &
  715. ~(UARTMODIR_RXRTSE | UARTMODIR_TXCTSE);
  716. if (mctrl & TIOCM_RTS)
  717. temp |= UARTMODIR_RXRTSE;
  718. if (mctrl & TIOCM_CTS)
  719. temp |= UARTMODIR_TXCTSE;
  720. lpuart32_write(temp, port->membase + UARTMODIR);
  721. }
  722. static void lpuart_break_ctl(struct uart_port *port, int break_state)
  723. {
  724. unsigned char temp;
  725. temp = readb(port->membase + UARTCR2) & ~UARTCR2_SBK;
  726. if (break_state != 0)
  727. temp |= UARTCR2_SBK;
  728. writeb(temp, port->membase + UARTCR2);
  729. }
  730. static void lpuart32_break_ctl(struct uart_port *port, int break_state)
  731. {
  732. unsigned long temp;
  733. temp = lpuart32_read(port->membase + UARTCTRL) & ~UARTCTRL_SBK;
  734. if (break_state != 0)
  735. temp |= UARTCTRL_SBK;
  736. lpuart32_write(temp, port->membase + UARTCTRL);
  737. }
  738. static void lpuart_setup_watermark(struct lpuart_port *sport)
  739. {
  740. unsigned char val, cr2;
  741. unsigned char cr2_saved;
  742. cr2 = readb(sport->port.membase + UARTCR2);
  743. cr2_saved = cr2;
  744. cr2 &= ~(UARTCR2_TIE | UARTCR2_TCIE | UARTCR2_TE |
  745. UARTCR2_RIE | UARTCR2_RE);
  746. writeb(cr2, sport->port.membase + UARTCR2);
  747. val = readb(sport->port.membase + UARTPFIFO);
  748. writeb(val | UARTPFIFO_TXFE | UARTPFIFO_RXFE,
  749. sport->port.membase + UARTPFIFO);
  750. /* explicitly clear RDRF */
  751. readb(sport->port.membase + UARTSR1);
  752. /* flush Tx and Rx FIFO */
  753. writeb(UARTCFIFO_TXFLUSH | UARTCFIFO_RXFLUSH,
  754. sport->port.membase + UARTCFIFO);
  755. writeb(0, sport->port.membase + UARTTWFIFO);
  756. writeb(1, sport->port.membase + UARTRWFIFO);
  757. /* Restore cr2 */
  758. writeb(cr2_saved, sport->port.membase + UARTCR2);
  759. }
  760. static void lpuart32_setup_watermark(struct lpuart_port *sport)
  761. {
  762. unsigned long val, ctrl;
  763. unsigned long ctrl_saved;
  764. ctrl = lpuart32_read(sport->port.membase + UARTCTRL);
  765. ctrl_saved = ctrl;
  766. ctrl &= ~(UARTCTRL_TIE | UARTCTRL_TCIE | UARTCTRL_TE |
  767. UARTCTRL_RIE | UARTCTRL_RE);
  768. lpuart32_write(ctrl, sport->port.membase + UARTCTRL);
  769. /* enable FIFO mode */
  770. val = lpuart32_read(sport->port.membase + UARTFIFO);
  771. val |= UARTFIFO_TXFE | UARTFIFO_RXFE;
  772. val |= UARTFIFO_TXFLUSH | UARTFIFO_RXFLUSH;
  773. lpuart32_write(val, sport->port.membase + UARTFIFO);
  774. /* set the watermark */
  775. val = (0x1 << UARTWATER_RXWATER_OFF) | (0x0 << UARTWATER_TXWATER_OFF);
  776. lpuart32_write(val, sport->port.membase + UARTWATER);
  777. /* Restore cr2 */
  778. lpuart32_write(ctrl_saved, sport->port.membase + UARTCTRL);
  779. }
  780. static int lpuart_dma_tx_request(struct uart_port *port)
  781. {
  782. struct lpuart_port *sport = container_of(port,
  783. struct lpuart_port, port);
  784. struct dma_slave_config dma_tx_sconfig;
  785. dma_addr_t dma_bus;
  786. unsigned char *dma_buf;
  787. int ret;
  788. dma_bus = dma_map_single(sport->dma_tx_chan->device->dev,
  789. sport->port.state->xmit.buf,
  790. UART_XMIT_SIZE, DMA_TO_DEVICE);
  791. if (dma_mapping_error(sport->dma_tx_chan->device->dev, dma_bus)) {
  792. dev_err(sport->port.dev, "dma_map_single tx failed\n");
  793. return -ENOMEM;
  794. }
  795. dma_buf = sport->port.state->xmit.buf;
  796. dma_tx_sconfig.dst_addr = sport->port.mapbase + UARTDR;
  797. dma_tx_sconfig.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
  798. dma_tx_sconfig.dst_maxburst = sport->txfifo_size;
  799. dma_tx_sconfig.direction = DMA_MEM_TO_DEV;
  800. ret = dmaengine_slave_config(sport->dma_tx_chan, &dma_tx_sconfig);
  801. if (ret < 0) {
  802. dev_err(sport->port.dev,
  803. "Dma slave config failed, err = %d\n", ret);
  804. return ret;
  805. }
  806. sport->dma_tx_buf_virt = dma_buf;
  807. sport->dma_tx_buf_bus = dma_bus;
  808. sport->dma_tx_in_progress = 0;
  809. return 0;
  810. }
  811. static int lpuart_dma_rx_request(struct uart_port *port)
  812. {
  813. struct lpuart_port *sport = container_of(port,
  814. struct lpuart_port, port);
  815. struct dma_slave_config dma_rx_sconfig;
  816. dma_addr_t dma_bus;
  817. unsigned char *dma_buf;
  818. int ret;
  819. dma_buf = devm_kzalloc(sport->port.dev,
  820. FSL_UART_RX_DMA_BUFFER_SIZE, GFP_KERNEL);
  821. if (!dma_buf) {
  822. dev_err(sport->port.dev, "Dma rx alloc failed\n");
  823. return -ENOMEM;
  824. }
  825. dma_bus = dma_map_single(sport->dma_rx_chan->device->dev, dma_buf,
  826. FSL_UART_RX_DMA_BUFFER_SIZE, DMA_FROM_DEVICE);
  827. if (dma_mapping_error(sport->dma_rx_chan->device->dev, dma_bus)) {
  828. dev_err(sport->port.dev, "dma_map_single rx failed\n");
  829. return -ENOMEM;
  830. }
  831. dma_rx_sconfig.src_addr = sport->port.mapbase + UARTDR;
  832. dma_rx_sconfig.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
  833. dma_rx_sconfig.src_maxburst = 1;
  834. dma_rx_sconfig.direction = DMA_DEV_TO_MEM;
  835. ret = dmaengine_slave_config(sport->dma_rx_chan, &dma_rx_sconfig);
  836. if (ret < 0) {
  837. dev_err(sport->port.dev,
  838. "Dma slave config failed, err = %d\n", ret);
  839. return ret;
  840. }
  841. sport->dma_rx_buf_virt = dma_buf;
  842. sport->dma_rx_buf_bus = dma_bus;
  843. sport->dma_rx_in_progress = 0;
  844. return 0;
  845. }
  846. static void lpuart_dma_tx_free(struct uart_port *port)
  847. {
  848. struct lpuart_port *sport = container_of(port,
  849. struct lpuart_port, port);
  850. dma_unmap_single(sport->port.dev, sport->dma_tx_buf_bus,
  851. UART_XMIT_SIZE, DMA_TO_DEVICE);
  852. sport->dma_tx_buf_bus = 0;
  853. sport->dma_tx_buf_virt = NULL;
  854. }
  855. static void lpuart_dma_rx_free(struct uart_port *port)
  856. {
  857. struct lpuart_port *sport = container_of(port,
  858. struct lpuart_port, port);
  859. dma_unmap_single(sport->port.dev, sport->dma_rx_buf_bus,
  860. FSL_UART_RX_DMA_BUFFER_SIZE, DMA_FROM_DEVICE);
  861. sport->dma_rx_buf_bus = 0;
  862. sport->dma_rx_buf_virt = NULL;
  863. }
  864. static int lpuart_startup(struct uart_port *port)
  865. {
  866. struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
  867. int ret;
  868. unsigned long flags;
  869. unsigned char temp;
  870. /* determine FIFO size and enable FIFO mode */
  871. temp = readb(sport->port.membase + UARTPFIFO);
  872. sport->txfifo_size = 0x1 << (((temp >> UARTPFIFO_TXSIZE_OFF) &
  873. UARTPFIFO_FIFOSIZE_MASK) + 1);
  874. sport->port.fifosize = sport->txfifo_size;
  875. sport->rxfifo_size = 0x1 << (((temp >> UARTPFIFO_RXSIZE_OFF) &
  876. UARTPFIFO_FIFOSIZE_MASK) + 1);
  877. if (sport->dma_rx_chan && !lpuart_dma_rx_request(port)) {
  878. sport->lpuart_dma_rx_use = true;
  879. setup_timer(&sport->lpuart_timer, lpuart_timer_func,
  880. (unsigned long)sport);
  881. } else
  882. sport->lpuart_dma_rx_use = false;
  883. if (sport->dma_tx_chan && !lpuart_dma_tx_request(port)) {
  884. sport->lpuart_dma_tx_use = true;
  885. temp = readb(port->membase + UARTCR5);
  886. temp &= ~UARTCR5_RDMAS;
  887. writeb(temp | UARTCR5_TDMAS, port->membase + UARTCR5);
  888. } else
  889. sport->lpuart_dma_tx_use = false;
  890. ret = devm_request_irq(port->dev, port->irq, lpuart_int, 0,
  891. DRIVER_NAME, sport);
  892. if (ret)
  893. return ret;
  894. spin_lock_irqsave(&sport->port.lock, flags);
  895. lpuart_setup_watermark(sport);
  896. temp = readb(sport->port.membase + UARTCR2);
  897. temp |= (UARTCR2_RIE | UARTCR2_TIE | UARTCR2_RE | UARTCR2_TE);
  898. writeb(temp, sport->port.membase + UARTCR2);
  899. spin_unlock_irqrestore(&sport->port.lock, flags);
  900. return 0;
  901. }
  902. static int lpuart32_startup(struct uart_port *port)
  903. {
  904. struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
  905. int ret;
  906. unsigned long flags;
  907. unsigned long temp;
  908. /* determine FIFO size */
  909. temp = lpuart32_read(sport->port.membase + UARTFIFO);
  910. sport->txfifo_size = 0x1 << (((temp >> UARTFIFO_TXSIZE_OFF) &
  911. UARTFIFO_FIFOSIZE_MASK) - 1);
  912. sport->rxfifo_size = 0x1 << (((temp >> UARTFIFO_RXSIZE_OFF) &
  913. UARTFIFO_FIFOSIZE_MASK) - 1);
  914. ret = devm_request_irq(port->dev, port->irq, lpuart32_int, 0,
  915. DRIVER_NAME, sport);
  916. if (ret)
  917. return ret;
  918. spin_lock_irqsave(&sport->port.lock, flags);
  919. lpuart32_setup_watermark(sport);
  920. temp = lpuart32_read(sport->port.membase + UARTCTRL);
  921. temp |= (UARTCTRL_RIE | UARTCTRL_TIE | UARTCTRL_RE | UARTCTRL_TE);
  922. temp |= UARTCTRL_ILIE;
  923. lpuart32_write(temp, sport->port.membase + UARTCTRL);
  924. spin_unlock_irqrestore(&sport->port.lock, flags);
  925. return 0;
  926. }
  927. static void lpuart_shutdown(struct uart_port *port)
  928. {
  929. struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
  930. unsigned char temp;
  931. unsigned long flags;
  932. spin_lock_irqsave(&port->lock, flags);
  933. /* disable Rx/Tx and interrupts */
  934. temp = readb(port->membase + UARTCR2);
  935. temp &= ~(UARTCR2_TE | UARTCR2_RE |
  936. UARTCR2_TIE | UARTCR2_TCIE | UARTCR2_RIE);
  937. writeb(temp, port->membase + UARTCR2);
  938. spin_unlock_irqrestore(&port->lock, flags);
  939. devm_free_irq(port->dev, port->irq, sport);
  940. if (sport->lpuart_dma_rx_use) {
  941. lpuart_dma_rx_free(&sport->port);
  942. del_timer_sync(&sport->lpuart_timer);
  943. }
  944. if (sport->lpuart_dma_tx_use)
  945. lpuart_dma_tx_free(&sport->port);
  946. }
  947. static void lpuart32_shutdown(struct uart_port *port)
  948. {
  949. struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
  950. unsigned long temp;
  951. unsigned long flags;
  952. spin_lock_irqsave(&port->lock, flags);
  953. /* disable Rx/Tx and interrupts */
  954. temp = lpuart32_read(port->membase + UARTCTRL);
  955. temp &= ~(UARTCTRL_TE | UARTCTRL_RE |
  956. UARTCTRL_TIE | UARTCTRL_TCIE | UARTCTRL_RIE);
  957. lpuart32_write(temp, port->membase + UARTCTRL);
  958. spin_unlock_irqrestore(&port->lock, flags);
  959. devm_free_irq(port->dev, port->irq, sport);
  960. }
  961. static void
  962. lpuart_set_termios(struct uart_port *port, struct ktermios *termios,
  963. struct ktermios *old)
  964. {
  965. struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
  966. unsigned long flags;
  967. unsigned char cr1, old_cr1, old_cr2, cr4, bdh, modem;
  968. unsigned int baud;
  969. unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
  970. unsigned int sbr, brfa;
  971. cr1 = old_cr1 = readb(sport->port.membase + UARTCR1);
  972. old_cr2 = readb(sport->port.membase + UARTCR2);
  973. cr4 = readb(sport->port.membase + UARTCR4);
  974. bdh = readb(sport->port.membase + UARTBDH);
  975. modem = readb(sport->port.membase + UARTMODEM);
  976. /*
  977. * only support CS8 and CS7, and for CS7 must enable PE.
  978. * supported mode:
  979. * - (7,e/o,1)
  980. * - (8,n,1)
  981. * - (8,m/s,1)
  982. * - (8,e/o,1)
  983. */
  984. while ((termios->c_cflag & CSIZE) != CS8 &&
  985. (termios->c_cflag & CSIZE) != CS7) {
  986. termios->c_cflag &= ~CSIZE;
  987. termios->c_cflag |= old_csize;
  988. old_csize = CS8;
  989. }
  990. if ((termios->c_cflag & CSIZE) == CS8 ||
  991. (termios->c_cflag & CSIZE) == CS7)
  992. cr1 = old_cr1 & ~UARTCR1_M;
  993. if (termios->c_cflag & CMSPAR) {
  994. if ((termios->c_cflag & CSIZE) != CS8) {
  995. termios->c_cflag &= ~CSIZE;
  996. termios->c_cflag |= CS8;
  997. }
  998. cr1 |= UARTCR1_M;
  999. }
  1000. if (termios->c_cflag & CRTSCTS) {
  1001. modem |= (UARTMODEM_RXRTSE | UARTMODEM_TXCTSE);
  1002. } else {
  1003. termios->c_cflag &= ~CRTSCTS;
  1004. modem &= ~(UARTMODEM_RXRTSE | UARTMODEM_TXCTSE);
  1005. }
  1006. if (termios->c_cflag & CSTOPB)
  1007. termios->c_cflag &= ~CSTOPB;
  1008. /* parity must be enabled when CS7 to match 8-bits format */
  1009. if ((termios->c_cflag & CSIZE) == CS7)
  1010. termios->c_cflag |= PARENB;
  1011. if ((termios->c_cflag & PARENB)) {
  1012. if (termios->c_cflag & CMSPAR) {
  1013. cr1 &= ~UARTCR1_PE;
  1014. cr1 |= UARTCR1_M;
  1015. } else {
  1016. cr1 |= UARTCR1_PE;
  1017. if ((termios->c_cflag & CSIZE) == CS8)
  1018. cr1 |= UARTCR1_M;
  1019. if (termios->c_cflag & PARODD)
  1020. cr1 |= UARTCR1_PT;
  1021. else
  1022. cr1 &= ~UARTCR1_PT;
  1023. }
  1024. }
  1025. /* ask the core to calculate the divisor */
  1026. baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16);
  1027. spin_lock_irqsave(&sport->port.lock, flags);
  1028. sport->port.read_status_mask = 0;
  1029. if (termios->c_iflag & INPCK)
  1030. sport->port.read_status_mask |= (UARTSR1_FE | UARTSR1_PE);
  1031. if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
  1032. sport->port.read_status_mask |= UARTSR1_FE;
  1033. /* characters to ignore */
  1034. sport->port.ignore_status_mask = 0;
  1035. if (termios->c_iflag & IGNPAR)
  1036. sport->port.ignore_status_mask |= UARTSR1_PE;
  1037. if (termios->c_iflag & IGNBRK) {
  1038. sport->port.ignore_status_mask |= UARTSR1_FE;
  1039. /*
  1040. * if we're ignoring parity and break indicators,
  1041. * ignore overruns too (for real raw support).
  1042. */
  1043. if (termios->c_iflag & IGNPAR)
  1044. sport->port.ignore_status_mask |= UARTSR1_OR;
  1045. }
  1046. /* update the per-port timeout */
  1047. uart_update_timeout(port, termios->c_cflag, baud);
  1048. if (sport->lpuart_dma_rx_use) {
  1049. /* Calculate delay for 1.5 DMA buffers */
  1050. sport->dma_rx_timeout = (sport->port.timeout - HZ / 50) *
  1051. FSL_UART_RX_DMA_BUFFER_SIZE * 3 /
  1052. sport->rxfifo_size / 2;
  1053. dev_dbg(port->dev, "DMA Rx t-out %ums, tty t-out %u jiffies\n",
  1054. sport->dma_rx_timeout * 1000 / HZ, sport->port.timeout);
  1055. if (sport->dma_rx_timeout < msecs_to_jiffies(20))
  1056. sport->dma_rx_timeout = msecs_to_jiffies(20);
  1057. }
  1058. /* wait transmit engin complete */
  1059. while (!(readb(sport->port.membase + UARTSR1) & UARTSR1_TC))
  1060. barrier();
  1061. /* disable transmit and receive */
  1062. writeb(old_cr2 & ~(UARTCR2_TE | UARTCR2_RE),
  1063. sport->port.membase + UARTCR2);
  1064. sbr = sport->port.uartclk / (16 * baud);
  1065. brfa = ((sport->port.uartclk - (16 * sbr * baud)) * 2) / baud;
  1066. bdh &= ~UARTBDH_SBR_MASK;
  1067. bdh |= (sbr >> 8) & 0x1F;
  1068. cr4 &= ~UARTCR4_BRFA_MASK;
  1069. brfa &= UARTCR4_BRFA_MASK;
  1070. writeb(cr4 | brfa, sport->port.membase + UARTCR4);
  1071. writeb(bdh, sport->port.membase + UARTBDH);
  1072. writeb(sbr & 0xFF, sport->port.membase + UARTBDL);
  1073. writeb(cr1, sport->port.membase + UARTCR1);
  1074. writeb(modem, sport->port.membase + UARTMODEM);
  1075. /* restore control register */
  1076. writeb(old_cr2, sport->port.membase + UARTCR2);
  1077. spin_unlock_irqrestore(&sport->port.lock, flags);
  1078. }
  1079. static void
  1080. lpuart32_set_termios(struct uart_port *port, struct ktermios *termios,
  1081. struct ktermios *old)
  1082. {
  1083. struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
  1084. unsigned long flags;
  1085. unsigned long ctrl, old_ctrl, bd, modem;
  1086. unsigned int baud;
  1087. unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
  1088. unsigned int sbr;
  1089. ctrl = old_ctrl = lpuart32_read(sport->port.membase + UARTCTRL);
  1090. bd = lpuart32_read(sport->port.membase + UARTBAUD);
  1091. modem = lpuart32_read(sport->port.membase + UARTMODIR);
  1092. /*
  1093. * only support CS8 and CS7, and for CS7 must enable PE.
  1094. * supported mode:
  1095. * - (7,e/o,1)
  1096. * - (8,n,1)
  1097. * - (8,m/s,1)
  1098. * - (8,e/o,1)
  1099. */
  1100. while ((termios->c_cflag & CSIZE) != CS8 &&
  1101. (termios->c_cflag & CSIZE) != CS7) {
  1102. termios->c_cflag &= ~CSIZE;
  1103. termios->c_cflag |= old_csize;
  1104. old_csize = CS8;
  1105. }
  1106. if ((termios->c_cflag & CSIZE) == CS8 ||
  1107. (termios->c_cflag & CSIZE) == CS7)
  1108. ctrl = old_ctrl & ~UARTCTRL_M;
  1109. if (termios->c_cflag & CMSPAR) {
  1110. if ((termios->c_cflag & CSIZE) != CS8) {
  1111. termios->c_cflag &= ~CSIZE;
  1112. termios->c_cflag |= CS8;
  1113. }
  1114. ctrl |= UARTCTRL_M;
  1115. }
  1116. if (termios->c_cflag & CRTSCTS) {
  1117. modem |= (UARTMODEM_RXRTSE | UARTMODEM_TXCTSE);
  1118. } else {
  1119. termios->c_cflag &= ~CRTSCTS;
  1120. modem &= ~(UARTMODEM_RXRTSE | UARTMODEM_TXCTSE);
  1121. }
  1122. if (termios->c_cflag & CSTOPB)
  1123. termios->c_cflag &= ~CSTOPB;
  1124. /* parity must be enabled when CS7 to match 8-bits format */
  1125. if ((termios->c_cflag & CSIZE) == CS7)
  1126. termios->c_cflag |= PARENB;
  1127. if ((termios->c_cflag & PARENB)) {
  1128. if (termios->c_cflag & CMSPAR) {
  1129. ctrl &= ~UARTCTRL_PE;
  1130. ctrl |= UARTCTRL_M;
  1131. } else {
  1132. ctrl |= UARTCR1_PE;
  1133. if ((termios->c_cflag & CSIZE) == CS8)
  1134. ctrl |= UARTCTRL_M;
  1135. if (termios->c_cflag & PARODD)
  1136. ctrl |= UARTCTRL_PT;
  1137. else
  1138. ctrl &= ~UARTCTRL_PT;
  1139. }
  1140. }
  1141. /* ask the core to calculate the divisor */
  1142. baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16);
  1143. spin_lock_irqsave(&sport->port.lock, flags);
  1144. sport->port.read_status_mask = 0;
  1145. if (termios->c_iflag & INPCK)
  1146. sport->port.read_status_mask |= (UARTSTAT_FE | UARTSTAT_PE);
  1147. if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
  1148. sport->port.read_status_mask |= UARTSTAT_FE;
  1149. /* characters to ignore */
  1150. sport->port.ignore_status_mask = 0;
  1151. if (termios->c_iflag & IGNPAR)
  1152. sport->port.ignore_status_mask |= UARTSTAT_PE;
  1153. if (termios->c_iflag & IGNBRK) {
  1154. sport->port.ignore_status_mask |= UARTSTAT_FE;
  1155. /*
  1156. * if we're ignoring parity and break indicators,
  1157. * ignore overruns too (for real raw support).
  1158. */
  1159. if (termios->c_iflag & IGNPAR)
  1160. sport->port.ignore_status_mask |= UARTSTAT_OR;
  1161. }
  1162. /* update the per-port timeout */
  1163. uart_update_timeout(port, termios->c_cflag, baud);
  1164. /* wait transmit engin complete */
  1165. while (!(lpuart32_read(sport->port.membase + UARTSTAT) & UARTSTAT_TC))
  1166. barrier();
  1167. /* disable transmit and receive */
  1168. lpuart32_write(old_ctrl & ~(UARTCTRL_TE | UARTCTRL_RE),
  1169. sport->port.membase + UARTCTRL);
  1170. sbr = sport->port.uartclk / (16 * baud);
  1171. bd &= ~UARTBAUD_SBR_MASK;
  1172. bd |= sbr & UARTBAUD_SBR_MASK;
  1173. bd |= UARTBAUD_BOTHEDGE;
  1174. bd &= ~(UARTBAUD_TDMAE | UARTBAUD_RDMAE);
  1175. lpuart32_write(bd, sport->port.membase + UARTBAUD);
  1176. lpuart32_write(modem, sport->port.membase + UARTMODIR);
  1177. lpuart32_write(ctrl, sport->port.membase + UARTCTRL);
  1178. /* restore control register */
  1179. spin_unlock_irqrestore(&sport->port.lock, flags);
  1180. }
  1181. static const char *lpuart_type(struct uart_port *port)
  1182. {
  1183. return "FSL_LPUART";
  1184. }
  1185. static void lpuart_release_port(struct uart_port *port)
  1186. {
  1187. /* nothing to do */
  1188. }
  1189. static int lpuart_request_port(struct uart_port *port)
  1190. {
  1191. return 0;
  1192. }
  1193. /* configure/autoconfigure the port */
  1194. static void lpuart_config_port(struct uart_port *port, int flags)
  1195. {
  1196. if (flags & UART_CONFIG_TYPE)
  1197. port->type = PORT_LPUART;
  1198. }
  1199. static int lpuart_verify_port(struct uart_port *port, struct serial_struct *ser)
  1200. {
  1201. int ret = 0;
  1202. if (ser->type != PORT_UNKNOWN && ser->type != PORT_LPUART)
  1203. ret = -EINVAL;
  1204. if (port->irq != ser->irq)
  1205. ret = -EINVAL;
  1206. if (ser->io_type != UPIO_MEM)
  1207. ret = -EINVAL;
  1208. if (port->uartclk / 16 != ser->baud_base)
  1209. ret = -EINVAL;
  1210. if (port->iobase != ser->port)
  1211. ret = -EINVAL;
  1212. if (ser->hub6 != 0)
  1213. ret = -EINVAL;
  1214. return ret;
  1215. }
  1216. static struct uart_ops lpuart_pops = {
  1217. .tx_empty = lpuart_tx_empty,
  1218. .set_mctrl = lpuart_set_mctrl,
  1219. .get_mctrl = lpuart_get_mctrl,
  1220. .stop_tx = lpuart_stop_tx,
  1221. .start_tx = lpuart_start_tx,
  1222. .stop_rx = lpuart_stop_rx,
  1223. .break_ctl = lpuart_break_ctl,
  1224. .startup = lpuart_startup,
  1225. .shutdown = lpuart_shutdown,
  1226. .set_termios = lpuart_set_termios,
  1227. .type = lpuart_type,
  1228. .request_port = lpuart_request_port,
  1229. .release_port = lpuart_release_port,
  1230. .config_port = lpuart_config_port,
  1231. .verify_port = lpuart_verify_port,
  1232. .flush_buffer = lpuart_flush_buffer,
  1233. };
  1234. static struct uart_ops lpuart32_pops = {
  1235. .tx_empty = lpuart32_tx_empty,
  1236. .set_mctrl = lpuart32_set_mctrl,
  1237. .get_mctrl = lpuart32_get_mctrl,
  1238. .stop_tx = lpuart32_stop_tx,
  1239. .start_tx = lpuart32_start_tx,
  1240. .stop_rx = lpuart32_stop_rx,
  1241. .break_ctl = lpuart32_break_ctl,
  1242. .startup = lpuart32_startup,
  1243. .shutdown = lpuart32_shutdown,
  1244. .set_termios = lpuart32_set_termios,
  1245. .type = lpuart_type,
  1246. .request_port = lpuart_request_port,
  1247. .release_port = lpuart_release_port,
  1248. .config_port = lpuart_config_port,
  1249. .verify_port = lpuart_verify_port,
  1250. .flush_buffer = lpuart_flush_buffer,
  1251. };
  1252. static struct lpuart_port *lpuart_ports[UART_NR];
  1253. #ifdef CONFIG_SERIAL_FSL_LPUART_CONSOLE
  1254. static void lpuart_console_putchar(struct uart_port *port, int ch)
  1255. {
  1256. while (!(readb(port->membase + UARTSR1) & UARTSR1_TDRE))
  1257. barrier();
  1258. writeb(ch, port->membase + UARTDR);
  1259. }
  1260. static void lpuart32_console_putchar(struct uart_port *port, int ch)
  1261. {
  1262. while (!(lpuart32_read(port->membase + UARTSTAT) & UARTSTAT_TDRE))
  1263. barrier();
  1264. lpuart32_write(ch, port->membase + UARTDATA);
  1265. }
  1266. static void
  1267. lpuart_console_write(struct console *co, const char *s, unsigned int count)
  1268. {
  1269. struct lpuart_port *sport = lpuart_ports[co->index];
  1270. unsigned char old_cr2, cr2;
  1271. /* first save CR2 and then disable interrupts */
  1272. cr2 = old_cr2 = readb(sport->port.membase + UARTCR2);
  1273. cr2 |= (UARTCR2_TE | UARTCR2_RE);
  1274. cr2 &= ~(UARTCR2_TIE | UARTCR2_TCIE | UARTCR2_RIE);
  1275. writeb(cr2, sport->port.membase + UARTCR2);
  1276. uart_console_write(&sport->port, s, count, lpuart_console_putchar);
  1277. /* wait for transmitter finish complete and restore CR2 */
  1278. while (!(readb(sport->port.membase + UARTSR1) & UARTSR1_TC))
  1279. barrier();
  1280. writeb(old_cr2, sport->port.membase + UARTCR2);
  1281. }
  1282. static void
  1283. lpuart32_console_write(struct console *co, const char *s, unsigned int count)
  1284. {
  1285. struct lpuart_port *sport = lpuart_ports[co->index];
  1286. unsigned long old_cr, cr;
  1287. /* first save CR2 and then disable interrupts */
  1288. cr = old_cr = lpuart32_read(sport->port.membase + UARTCTRL);
  1289. cr |= (UARTCTRL_TE | UARTCTRL_RE);
  1290. cr &= ~(UARTCTRL_TIE | UARTCTRL_TCIE | UARTCTRL_RIE);
  1291. lpuart32_write(cr, sport->port.membase + UARTCTRL);
  1292. uart_console_write(&sport->port, s, count, lpuart32_console_putchar);
  1293. /* wait for transmitter finish complete and restore CR2 */
  1294. while (!(lpuart32_read(sport->port.membase + UARTSTAT) & UARTSTAT_TC))
  1295. barrier();
  1296. lpuart32_write(old_cr, sport->port.membase + UARTCTRL);
  1297. }
  1298. /*
  1299. * if the port was already initialised (eg, by a boot loader),
  1300. * try to determine the current setup.
  1301. */
  1302. static void __init
  1303. lpuart_console_get_options(struct lpuart_port *sport, int *baud,
  1304. int *parity, int *bits)
  1305. {
  1306. unsigned char cr, bdh, bdl, brfa;
  1307. unsigned int sbr, uartclk, baud_raw;
  1308. cr = readb(sport->port.membase + UARTCR2);
  1309. cr &= UARTCR2_TE | UARTCR2_RE;
  1310. if (!cr)
  1311. return;
  1312. /* ok, the port was enabled */
  1313. cr = readb(sport->port.membase + UARTCR1);
  1314. *parity = 'n';
  1315. if (cr & UARTCR1_PE) {
  1316. if (cr & UARTCR1_PT)
  1317. *parity = 'o';
  1318. else
  1319. *parity = 'e';
  1320. }
  1321. if (cr & UARTCR1_M)
  1322. *bits = 9;
  1323. else
  1324. *bits = 8;
  1325. bdh = readb(sport->port.membase + UARTBDH);
  1326. bdh &= UARTBDH_SBR_MASK;
  1327. bdl = readb(sport->port.membase + UARTBDL);
  1328. sbr = bdh;
  1329. sbr <<= 8;
  1330. sbr |= bdl;
  1331. brfa = readb(sport->port.membase + UARTCR4);
  1332. brfa &= UARTCR4_BRFA_MASK;
  1333. uartclk = clk_get_rate(sport->clk);
  1334. /*
  1335. * baud = mod_clk/(16*(sbr[13]+(brfa)/32)
  1336. */
  1337. baud_raw = uartclk / (16 * (sbr + brfa / 32));
  1338. if (*baud != baud_raw)
  1339. printk(KERN_INFO "Serial: Console lpuart rounded baud rate"
  1340. "from %d to %d\n", baud_raw, *baud);
  1341. }
  1342. static void __init
  1343. lpuart32_console_get_options(struct lpuart_port *sport, int *baud,
  1344. int *parity, int *bits)
  1345. {
  1346. unsigned long cr, bd;
  1347. unsigned int sbr, uartclk, baud_raw;
  1348. cr = lpuart32_read(sport->port.membase + UARTCTRL);
  1349. cr &= UARTCTRL_TE | UARTCTRL_RE;
  1350. if (!cr)
  1351. return;
  1352. /* ok, the port was enabled */
  1353. cr = lpuart32_read(sport->port.membase + UARTCTRL);
  1354. *parity = 'n';
  1355. if (cr & UARTCTRL_PE) {
  1356. if (cr & UARTCTRL_PT)
  1357. *parity = 'o';
  1358. else
  1359. *parity = 'e';
  1360. }
  1361. if (cr & UARTCTRL_M)
  1362. *bits = 9;
  1363. else
  1364. *bits = 8;
  1365. bd = lpuart32_read(sport->port.membase + UARTBAUD);
  1366. bd &= UARTBAUD_SBR_MASK;
  1367. sbr = bd;
  1368. uartclk = clk_get_rate(sport->clk);
  1369. /*
  1370. * baud = mod_clk/(16*(sbr[13]+(brfa)/32)
  1371. */
  1372. baud_raw = uartclk / (16 * sbr);
  1373. if (*baud != baud_raw)
  1374. printk(KERN_INFO "Serial: Console lpuart rounded baud rate"
  1375. "from %d to %d\n", baud_raw, *baud);
  1376. }
  1377. static int __init lpuart_console_setup(struct console *co, char *options)
  1378. {
  1379. struct lpuart_port *sport;
  1380. int baud = 115200;
  1381. int bits = 8;
  1382. int parity = 'n';
  1383. int flow = 'n';
  1384. /*
  1385. * check whether an invalid uart number has been specified, and
  1386. * if so, search for the first available port that does have
  1387. * console support.
  1388. */
  1389. if (co->index == -1 || co->index >= ARRAY_SIZE(lpuart_ports))
  1390. co->index = 0;
  1391. sport = lpuart_ports[co->index];
  1392. if (sport == NULL)
  1393. return -ENODEV;
  1394. if (options)
  1395. uart_parse_options(options, &baud, &parity, &bits, &flow);
  1396. else
  1397. if (sport->lpuart32)
  1398. lpuart32_console_get_options(sport, &baud, &parity, &bits);
  1399. else
  1400. lpuart_console_get_options(sport, &baud, &parity, &bits);
  1401. if (sport->lpuart32)
  1402. lpuart32_setup_watermark(sport);
  1403. else
  1404. lpuart_setup_watermark(sport);
  1405. return uart_set_options(&sport->port, co, baud, parity, bits, flow);
  1406. }
  1407. static struct uart_driver lpuart_reg;
  1408. static struct console lpuart_console = {
  1409. .name = DEV_NAME,
  1410. .write = lpuart_console_write,
  1411. .device = uart_console_device,
  1412. .setup = lpuart_console_setup,
  1413. .flags = CON_PRINTBUFFER,
  1414. .index = -1,
  1415. .data = &lpuart_reg,
  1416. };
  1417. static struct console lpuart32_console = {
  1418. .name = DEV_NAME,
  1419. .write = lpuart32_console_write,
  1420. .device = uart_console_device,
  1421. .setup = lpuart_console_setup,
  1422. .flags = CON_PRINTBUFFER,
  1423. .index = -1,
  1424. .data = &lpuart_reg,
  1425. };
  1426. #define LPUART_CONSOLE (&lpuart_console)
  1427. #define LPUART32_CONSOLE (&lpuart32_console)
  1428. #else
  1429. #define LPUART_CONSOLE NULL
  1430. #define LPUART32_CONSOLE NULL
  1431. #endif
  1432. static struct uart_driver lpuart_reg = {
  1433. .owner = THIS_MODULE,
  1434. .driver_name = DRIVER_NAME,
  1435. .dev_name = DEV_NAME,
  1436. .nr = ARRAY_SIZE(lpuart_ports),
  1437. .cons = LPUART_CONSOLE,
  1438. };
  1439. static int lpuart_probe(struct platform_device *pdev)
  1440. {
  1441. struct device_node *np = pdev->dev.of_node;
  1442. struct lpuart_port *sport;
  1443. struct resource *res;
  1444. int ret;
  1445. sport = devm_kzalloc(&pdev->dev, sizeof(*sport), GFP_KERNEL);
  1446. if (!sport)
  1447. return -ENOMEM;
  1448. pdev->dev.coherent_dma_mask = 0;
  1449. ret = of_alias_get_id(np, "serial");
  1450. if (ret < 0) {
  1451. dev_err(&pdev->dev, "failed to get alias id, errno %d\n", ret);
  1452. return ret;
  1453. }
  1454. sport->port.line = ret;
  1455. sport->lpuart32 = of_device_is_compatible(np, "fsl,ls1021a-lpuart");
  1456. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1457. sport->port.membase = devm_ioremap_resource(&pdev->dev, res);
  1458. if (IS_ERR(sport->port.membase))
  1459. return PTR_ERR(sport->port.membase);
  1460. sport->port.mapbase = res->start;
  1461. sport->port.dev = &pdev->dev;
  1462. sport->port.type = PORT_LPUART;
  1463. sport->port.iotype = UPIO_MEM;
  1464. sport->port.irq = platform_get_irq(pdev, 0);
  1465. if (sport->lpuart32)
  1466. sport->port.ops = &lpuart32_pops;
  1467. else
  1468. sport->port.ops = &lpuart_pops;
  1469. sport->port.flags = UPF_BOOT_AUTOCONF;
  1470. sport->clk = devm_clk_get(&pdev->dev, "ipg");
  1471. if (IS_ERR(sport->clk)) {
  1472. ret = PTR_ERR(sport->clk);
  1473. dev_err(&pdev->dev, "failed to get uart clk: %d\n", ret);
  1474. return ret;
  1475. }
  1476. ret = clk_prepare_enable(sport->clk);
  1477. if (ret) {
  1478. dev_err(&pdev->dev, "failed to enable uart clk: %d\n", ret);
  1479. return ret;
  1480. }
  1481. sport->port.uartclk = clk_get_rate(sport->clk);
  1482. lpuart_ports[sport->port.line] = sport;
  1483. platform_set_drvdata(pdev, &sport->port);
  1484. if (sport->lpuart32)
  1485. lpuart_reg.cons = LPUART32_CONSOLE;
  1486. else
  1487. lpuart_reg.cons = LPUART_CONSOLE;
  1488. ret = uart_add_one_port(&lpuart_reg, &sport->port);
  1489. if (ret) {
  1490. clk_disable_unprepare(sport->clk);
  1491. return ret;
  1492. }
  1493. sport->dma_tx_chan = dma_request_slave_channel(sport->port.dev, "tx");
  1494. if (!sport->dma_tx_chan)
  1495. dev_info(sport->port.dev, "DMA tx channel request failed, "
  1496. "operating without tx DMA\n");
  1497. sport->dma_rx_chan = dma_request_slave_channel(sport->port.dev, "rx");
  1498. if (!sport->dma_rx_chan)
  1499. dev_info(sport->port.dev, "DMA rx channel request failed, "
  1500. "operating without rx DMA\n");
  1501. return 0;
  1502. }
  1503. static int lpuart_remove(struct platform_device *pdev)
  1504. {
  1505. struct lpuart_port *sport = platform_get_drvdata(pdev);
  1506. uart_remove_one_port(&lpuart_reg, &sport->port);
  1507. clk_disable_unprepare(sport->clk);
  1508. if (sport->dma_tx_chan)
  1509. dma_release_channel(sport->dma_tx_chan);
  1510. if (sport->dma_rx_chan)
  1511. dma_release_channel(sport->dma_rx_chan);
  1512. return 0;
  1513. }
  1514. #ifdef CONFIG_PM_SLEEP
  1515. static int lpuart_suspend(struct device *dev)
  1516. {
  1517. struct lpuart_port *sport = dev_get_drvdata(dev);
  1518. unsigned long temp;
  1519. if (sport->lpuart32) {
  1520. /* disable Rx/Tx and interrupts */
  1521. temp = lpuart32_read(sport->port.membase + UARTCTRL);
  1522. temp &= ~(UARTCTRL_TE | UARTCTRL_TIE | UARTCTRL_TCIE);
  1523. lpuart32_write(temp, sport->port.membase + UARTCTRL);
  1524. } else {
  1525. /* disable Rx/Tx and interrupts */
  1526. temp = readb(sport->port.membase + UARTCR2);
  1527. temp &= ~(UARTCR2_TE | UARTCR2_TIE | UARTCR2_TCIE);
  1528. writeb(temp, sport->port.membase + UARTCR2);
  1529. }
  1530. uart_suspend_port(&lpuart_reg, &sport->port);
  1531. return 0;
  1532. }
  1533. static int lpuart_resume(struct device *dev)
  1534. {
  1535. struct lpuart_port *sport = dev_get_drvdata(dev);
  1536. unsigned long temp;
  1537. if (sport->lpuart32) {
  1538. lpuart32_setup_watermark(sport);
  1539. temp = lpuart32_read(sport->port.membase + UARTCTRL);
  1540. temp |= (UARTCTRL_RIE | UARTCTRL_TIE | UARTCTRL_RE |
  1541. UARTCTRL_TE | UARTCTRL_ILIE);
  1542. lpuart32_write(temp, sport->port.membase + UARTCTRL);
  1543. } else {
  1544. lpuart_setup_watermark(sport);
  1545. temp = readb(sport->port.membase + UARTCR2);
  1546. temp |= (UARTCR2_RIE | UARTCR2_TIE | UARTCR2_RE | UARTCR2_TE);
  1547. writeb(temp, sport->port.membase + UARTCR2);
  1548. }
  1549. uart_resume_port(&lpuart_reg, &sport->port);
  1550. return 0;
  1551. }
  1552. #endif
  1553. static SIMPLE_DEV_PM_OPS(lpuart_pm_ops, lpuart_suspend, lpuart_resume);
  1554. static struct platform_driver lpuart_driver = {
  1555. .probe = lpuart_probe,
  1556. .remove = lpuart_remove,
  1557. .driver = {
  1558. .name = "fsl-lpuart",
  1559. .of_match_table = lpuart_dt_ids,
  1560. .pm = &lpuart_pm_ops,
  1561. },
  1562. };
  1563. static int __init lpuart_serial_init(void)
  1564. {
  1565. int ret = uart_register_driver(&lpuart_reg);
  1566. if (ret)
  1567. return ret;
  1568. ret = platform_driver_register(&lpuart_driver);
  1569. if (ret)
  1570. uart_unregister_driver(&lpuart_reg);
  1571. return ret;
  1572. }
  1573. static void __exit lpuart_serial_exit(void)
  1574. {
  1575. platform_driver_unregister(&lpuart_driver);
  1576. uart_unregister_driver(&lpuart_reg);
  1577. }
  1578. module_init(lpuart_serial_init);
  1579. module_exit(lpuart_serial_exit);
  1580. MODULE_DESCRIPTION("Freescale lpuart serial port driver");
  1581. MODULE_LICENSE("GPL v2");