8250_dw.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649
  1. /*
  2. * Synopsys DesignWare 8250 driver.
  3. *
  4. * Copyright 2011 Picochip, Jamie Iles.
  5. * Copyright 2013 Intel Corporation
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * The Synopsys DesignWare 8250 has an extra feature whereby it detects if the
  13. * LCR is written whilst busy. If it is, then a busy detect interrupt is
  14. * raised, the LCR needs to be rewritten and the uart status register read.
  15. */
  16. #include <linux/device.h>
  17. #include <linux/io.h>
  18. #include <linux/module.h>
  19. #include <linux/serial_8250.h>
  20. #include <linux/serial_reg.h>
  21. #include <linux/of.h>
  22. #include <linux/of_irq.h>
  23. #include <linux/of_platform.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/slab.h>
  26. #include <linux/acpi.h>
  27. #include <linux/clk.h>
  28. #include <linux/reset.h>
  29. #include <linux/pm_runtime.h>
  30. #include <asm/byteorder.h>
  31. #include "8250.h"
  32. /* Offsets for the DesignWare specific registers */
  33. #define DW_UART_USR 0x1f /* UART Status Register */
  34. #define DW_UART_CPR 0xf4 /* Component Parameter Register */
  35. #define DW_UART_UCV 0xf8 /* UART Component Version */
  36. /* Component Parameter Register bits */
  37. #define DW_UART_CPR_ABP_DATA_WIDTH (3 << 0)
  38. #define DW_UART_CPR_AFCE_MODE (1 << 4)
  39. #define DW_UART_CPR_THRE_MODE (1 << 5)
  40. #define DW_UART_CPR_SIR_MODE (1 << 6)
  41. #define DW_UART_CPR_SIR_LP_MODE (1 << 7)
  42. #define DW_UART_CPR_ADDITIONAL_FEATURES (1 << 8)
  43. #define DW_UART_CPR_FIFO_ACCESS (1 << 9)
  44. #define DW_UART_CPR_FIFO_STAT (1 << 10)
  45. #define DW_UART_CPR_SHADOW (1 << 11)
  46. #define DW_UART_CPR_ENCODED_PARMS (1 << 12)
  47. #define DW_UART_CPR_DMA_EXTRA (1 << 13)
  48. #define DW_UART_CPR_FIFO_MODE (0xff << 16)
  49. /* Helper for fifo size calculation */
  50. #define DW_UART_CPR_FIFO_SIZE(a) (((a >> 16) & 0xff) * 16)
  51. struct dw8250_data {
  52. u8 usr_reg;
  53. int line;
  54. int msr_mask_on;
  55. int msr_mask_off;
  56. struct clk *clk;
  57. struct clk *pclk;
  58. struct reset_control *rst;
  59. struct uart_8250_dma dma;
  60. };
  61. #define BYT_PRV_CLK 0x800
  62. #define BYT_PRV_CLK_EN (1 << 0)
  63. #define BYT_PRV_CLK_M_VAL_SHIFT 1
  64. #define BYT_PRV_CLK_N_VAL_SHIFT 16
  65. #define BYT_PRV_CLK_UPDATE (1 << 31)
  66. static inline int dw8250_modify_msr(struct uart_port *p, int offset, int value)
  67. {
  68. struct dw8250_data *d = p->private_data;
  69. /* Override any modem control signals if needed */
  70. if (offset == UART_MSR) {
  71. value |= d->msr_mask_on;
  72. value &= ~d->msr_mask_off;
  73. }
  74. return value;
  75. }
  76. static void dw8250_force_idle(struct uart_port *p)
  77. {
  78. struct uart_8250_port *up = up_to_u8250p(p);
  79. serial8250_clear_and_reinit_fifos(up);
  80. (void)p->serial_in(p, UART_RX);
  81. }
  82. static void dw8250_serial_out(struct uart_port *p, int offset, int value)
  83. {
  84. writeb(value, p->membase + (offset << p->regshift));
  85. /* Make sure LCR write wasn't ignored */
  86. if (offset == UART_LCR) {
  87. int tries = 1000;
  88. while (tries--) {
  89. unsigned int lcr = p->serial_in(p, UART_LCR);
  90. if ((value & ~UART_LCR_SPAR) == (lcr & ~UART_LCR_SPAR))
  91. return;
  92. dw8250_force_idle(p);
  93. writeb(value, p->membase + (UART_LCR << p->regshift));
  94. }
  95. /*
  96. * FIXME: this deadlocks if port->lock is already held
  97. * dev_err(p->dev, "Couldn't set LCR to %d\n", value);
  98. */
  99. }
  100. }
  101. static unsigned int dw8250_serial_in(struct uart_port *p, int offset)
  102. {
  103. unsigned int value = readb(p->membase + (offset << p->regshift));
  104. return dw8250_modify_msr(p, offset, value);
  105. }
  106. #ifdef CONFIG_64BIT
  107. static unsigned int dw8250_serial_inq(struct uart_port *p, int offset)
  108. {
  109. unsigned int value;
  110. value = (u8)__raw_readq(p->membase + (offset << p->regshift));
  111. return dw8250_modify_msr(p, offset, value);
  112. }
  113. static void dw8250_serial_outq(struct uart_port *p, int offset, int value)
  114. {
  115. value &= 0xff;
  116. __raw_writeq(value, p->membase + (offset << p->regshift));
  117. /* Read back to ensure register write ordering. */
  118. __raw_readq(p->membase + (UART_LCR << p->regshift));
  119. /* Make sure LCR write wasn't ignored */
  120. if (offset == UART_LCR) {
  121. int tries = 1000;
  122. while (tries--) {
  123. unsigned int lcr = p->serial_in(p, UART_LCR);
  124. if ((value & ~UART_LCR_SPAR) == (lcr & ~UART_LCR_SPAR))
  125. return;
  126. dw8250_force_idle(p);
  127. __raw_writeq(value & 0xff,
  128. p->membase + (UART_LCR << p->regshift));
  129. }
  130. /*
  131. * FIXME: this deadlocks if port->lock is already held
  132. * dev_err(p->dev, "Couldn't set LCR to %d\n", value);
  133. */
  134. }
  135. }
  136. #endif /* CONFIG_64BIT */
  137. static void dw8250_serial_out32(struct uart_port *p, int offset, int value)
  138. {
  139. writel(value, p->membase + (offset << p->regshift));
  140. /* Make sure LCR write wasn't ignored */
  141. if (offset == UART_LCR) {
  142. int tries = 1000;
  143. while (tries--) {
  144. unsigned int lcr = p->serial_in(p, UART_LCR);
  145. if ((value & ~UART_LCR_SPAR) == (lcr & ~UART_LCR_SPAR))
  146. return;
  147. dw8250_force_idle(p);
  148. writel(value, p->membase + (UART_LCR << p->regshift));
  149. }
  150. /*
  151. * FIXME: this deadlocks if port->lock is already held
  152. * dev_err(p->dev, "Couldn't set LCR to %d\n", value);
  153. */
  154. }
  155. }
  156. static unsigned int dw8250_serial_in32(struct uart_port *p, int offset)
  157. {
  158. unsigned int value = readl(p->membase + (offset << p->regshift));
  159. return dw8250_modify_msr(p, offset, value);
  160. }
  161. static int dw8250_handle_irq(struct uart_port *p)
  162. {
  163. struct dw8250_data *d = p->private_data;
  164. unsigned int iir = p->serial_in(p, UART_IIR);
  165. if (serial8250_handle_irq(p, iir)) {
  166. return 1;
  167. } else if ((iir & UART_IIR_BUSY) == UART_IIR_BUSY) {
  168. /* Clear the USR */
  169. (void)p->serial_in(p, d->usr_reg);
  170. return 1;
  171. }
  172. return 0;
  173. }
  174. static void
  175. dw8250_do_pm(struct uart_port *port, unsigned int state, unsigned int old)
  176. {
  177. if (!state)
  178. pm_runtime_get_sync(port->dev);
  179. serial8250_do_pm(port, state, old);
  180. if (state)
  181. pm_runtime_put_sync_suspend(port->dev);
  182. }
  183. static void dw8250_set_termios(struct uart_port *p, struct ktermios *termios,
  184. struct ktermios *old)
  185. {
  186. unsigned int baud = tty_termios_baud_rate(termios);
  187. struct dw8250_data *d = p->private_data;
  188. unsigned int rate;
  189. int ret;
  190. if (IS_ERR(d->clk) || !old)
  191. goto out;
  192. /* Not requesting clock rates below 1.8432Mhz */
  193. if (baud < 115200)
  194. baud = 115200;
  195. clk_disable_unprepare(d->clk);
  196. rate = clk_round_rate(d->clk, baud * 16);
  197. ret = clk_set_rate(d->clk, rate);
  198. clk_prepare_enable(d->clk);
  199. if (!ret)
  200. p->uartclk = rate;
  201. p->status &= ~UPSTAT_AUTOCTS;
  202. if (termios->c_cflag & CRTSCTS)
  203. p->status |= UPSTAT_AUTOCTS;
  204. out:
  205. serial8250_do_set_termios(p, termios, old);
  206. }
  207. static bool dw8250_dma_filter(struct dma_chan *chan, void *param)
  208. {
  209. return false;
  210. }
  211. static void dw8250_setup_port(struct uart_8250_port *up)
  212. {
  213. struct uart_port *p = &up->port;
  214. u32 reg = readl(p->membase + DW_UART_UCV);
  215. /*
  216. * If the Component Version Register returns zero, we know that
  217. * ADDITIONAL_FEATURES are not enabled. No need to go any further.
  218. */
  219. if (!reg)
  220. return;
  221. dev_dbg_ratelimited(p->dev, "Designware UART version %c.%c%c\n",
  222. (reg >> 24) & 0xff, (reg >> 16) & 0xff, (reg >> 8) & 0xff);
  223. reg = readl(p->membase + DW_UART_CPR);
  224. if (!reg)
  225. return;
  226. /* Select the type based on fifo */
  227. if (reg & DW_UART_CPR_FIFO_MODE) {
  228. p->type = PORT_16550A;
  229. p->flags |= UPF_FIXED_TYPE;
  230. p->fifosize = DW_UART_CPR_FIFO_SIZE(reg);
  231. up->tx_loadsz = p->fifosize;
  232. up->capabilities = UART_CAP_FIFO;
  233. }
  234. if (reg & DW_UART_CPR_AFCE_MODE)
  235. up->capabilities |= UART_CAP_AFE;
  236. }
  237. static int dw8250_probe_of(struct uart_port *p,
  238. struct dw8250_data *data)
  239. {
  240. struct device_node *np = p->dev->of_node;
  241. struct uart_8250_port *up = up_to_u8250p(p);
  242. u32 val;
  243. bool has_ucv = true;
  244. int id;
  245. #ifdef CONFIG_64BIT
  246. if (of_device_is_compatible(np, "cavium,octeon-3860-uart")) {
  247. p->serial_in = dw8250_serial_inq;
  248. p->serial_out = dw8250_serial_outq;
  249. p->flags = UPF_SKIP_TEST | UPF_SHARE_IRQ | UPF_FIXED_TYPE;
  250. p->type = PORT_OCTEON;
  251. data->usr_reg = 0x27;
  252. has_ucv = false;
  253. } else
  254. #endif
  255. if (!of_property_read_u32(np, "reg-io-width", &val)) {
  256. switch (val) {
  257. case 1:
  258. break;
  259. case 4:
  260. p->iotype = UPIO_MEM32;
  261. p->serial_in = dw8250_serial_in32;
  262. p->serial_out = dw8250_serial_out32;
  263. break;
  264. default:
  265. dev_err(p->dev, "unsupported reg-io-width (%u)\n", val);
  266. return -EINVAL;
  267. }
  268. }
  269. if (has_ucv)
  270. dw8250_setup_port(up);
  271. /* if we have a valid fifosize, try hooking up DMA here */
  272. if (p->fifosize) {
  273. up->dma = &data->dma;
  274. up->dma->rxconf.src_maxburst = p->fifosize / 4;
  275. up->dma->txconf.dst_maxburst = p->fifosize / 4;
  276. }
  277. if (!of_property_read_u32(np, "reg-shift", &val))
  278. p->regshift = val;
  279. /* get index of serial line, if found in DT aliases */
  280. id = of_alias_get_id(np, "serial");
  281. if (id >= 0)
  282. p->line = id;
  283. if (of_property_read_bool(np, "dcd-override")) {
  284. /* Always report DCD as active */
  285. data->msr_mask_on |= UART_MSR_DCD;
  286. data->msr_mask_off |= UART_MSR_DDCD;
  287. }
  288. if (of_property_read_bool(np, "dsr-override")) {
  289. /* Always report DSR as active */
  290. data->msr_mask_on |= UART_MSR_DSR;
  291. data->msr_mask_off |= UART_MSR_DDSR;
  292. }
  293. if (of_property_read_bool(np, "cts-override")) {
  294. /* Always report CTS as active */
  295. data->msr_mask_on |= UART_MSR_CTS;
  296. data->msr_mask_off |= UART_MSR_DCTS;
  297. }
  298. if (of_property_read_bool(np, "ri-override")) {
  299. /* Always report Ring indicator as inactive */
  300. data->msr_mask_off |= UART_MSR_RI;
  301. data->msr_mask_off |= UART_MSR_TERI;
  302. }
  303. return 0;
  304. }
  305. static bool dw8250_idma_filter(struct dma_chan *chan, void *param)
  306. {
  307. struct device *dev = param;
  308. if (dev != chan->device->dev->parent)
  309. return false;
  310. return true;
  311. }
  312. static int dw8250_probe_acpi(struct uart_8250_port *up,
  313. struct dw8250_data *data)
  314. {
  315. struct uart_port *p = &up->port;
  316. dw8250_setup_port(up);
  317. p->iotype = UPIO_MEM32;
  318. p->serial_in = dw8250_serial_in32;
  319. p->serial_out = dw8250_serial_out32;
  320. p->regshift = 2;
  321. /* Platforms with iDMA */
  322. if (platform_get_resource_byname(to_platform_device(up->port.dev),
  323. IORESOURCE_MEM, "lpss_priv")) {
  324. data->dma.rx_param = up->port.dev->parent;
  325. data->dma.tx_param = up->port.dev->parent;
  326. data->dma.fn = dw8250_idma_filter;
  327. }
  328. up->dma = &data->dma;
  329. up->dma->rxconf.src_maxburst = p->fifosize / 4;
  330. up->dma->txconf.dst_maxburst = p->fifosize / 4;
  331. up->port.set_termios = dw8250_set_termios;
  332. return 0;
  333. }
  334. static int dw8250_probe(struct platform_device *pdev)
  335. {
  336. struct uart_8250_port uart = {};
  337. struct resource *regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  338. int irq = platform_get_irq(pdev, 0);
  339. struct dw8250_data *data;
  340. int err;
  341. if (!regs) {
  342. dev_err(&pdev->dev, "no registers defined\n");
  343. return -EINVAL;
  344. }
  345. if (irq < 0) {
  346. if (irq != -EPROBE_DEFER)
  347. dev_err(&pdev->dev, "cannot get irq\n");
  348. return irq;
  349. }
  350. spin_lock_init(&uart.port.lock);
  351. uart.port.mapbase = regs->start;
  352. uart.port.irq = irq;
  353. uart.port.handle_irq = dw8250_handle_irq;
  354. uart.port.pm = dw8250_do_pm;
  355. uart.port.type = PORT_8250;
  356. uart.port.flags = UPF_SHARE_IRQ | UPF_BOOT_AUTOCONF | UPF_FIXED_PORT;
  357. uart.port.dev = &pdev->dev;
  358. uart.port.membase = devm_ioremap(&pdev->dev, regs->start,
  359. resource_size(regs));
  360. if (!uart.port.membase)
  361. return -ENOMEM;
  362. data = devm_kzalloc(&pdev->dev, sizeof(*data), GFP_KERNEL);
  363. if (!data)
  364. return -ENOMEM;
  365. data->usr_reg = DW_UART_USR;
  366. /* Always ask for fixed clock rate from a property. */
  367. device_property_read_u32(&pdev->dev, "clock-frequency",
  368. &uart.port.uartclk);
  369. /* If there is separate baudclk, get the rate from it. */
  370. data->clk = devm_clk_get(&pdev->dev, "baudclk");
  371. if (IS_ERR(data->clk) && PTR_ERR(data->clk) != -EPROBE_DEFER)
  372. data->clk = devm_clk_get(&pdev->dev, NULL);
  373. if (IS_ERR(data->clk) && PTR_ERR(data->clk) == -EPROBE_DEFER)
  374. return -EPROBE_DEFER;
  375. if (!IS_ERR_OR_NULL(data->clk)) {
  376. err = clk_prepare_enable(data->clk);
  377. if (err)
  378. dev_warn(&pdev->dev, "could not enable optional baudclk: %d\n",
  379. err);
  380. else
  381. uart.port.uartclk = clk_get_rate(data->clk);
  382. }
  383. /* If no clock rate is defined, fail. */
  384. if (!uart.port.uartclk) {
  385. dev_err(&pdev->dev, "clock rate not defined\n");
  386. return -EINVAL;
  387. }
  388. data->pclk = devm_clk_get(&pdev->dev, "apb_pclk");
  389. if (IS_ERR(data->clk) && PTR_ERR(data->clk) == -EPROBE_DEFER) {
  390. err = -EPROBE_DEFER;
  391. goto err_clk;
  392. }
  393. if (!IS_ERR(data->pclk)) {
  394. err = clk_prepare_enable(data->pclk);
  395. if (err) {
  396. dev_err(&pdev->dev, "could not enable apb_pclk\n");
  397. goto err_clk;
  398. }
  399. }
  400. data->rst = devm_reset_control_get_optional(&pdev->dev, NULL);
  401. if (IS_ERR(data->rst) && PTR_ERR(data->rst) == -EPROBE_DEFER) {
  402. err = -EPROBE_DEFER;
  403. goto err_pclk;
  404. }
  405. if (!IS_ERR(data->rst))
  406. reset_control_deassert(data->rst);
  407. data->dma.rx_param = data;
  408. data->dma.tx_param = data;
  409. data->dma.fn = dw8250_dma_filter;
  410. uart.port.iotype = UPIO_MEM;
  411. uart.port.serial_in = dw8250_serial_in;
  412. uart.port.serial_out = dw8250_serial_out;
  413. uart.port.private_data = data;
  414. if (pdev->dev.of_node) {
  415. err = dw8250_probe_of(&uart.port, data);
  416. if (err)
  417. goto err_reset;
  418. } else if (ACPI_HANDLE(&pdev->dev)) {
  419. err = dw8250_probe_acpi(&uart, data);
  420. if (err)
  421. goto err_reset;
  422. } else {
  423. err = -ENODEV;
  424. goto err_reset;
  425. }
  426. data->line = serial8250_register_8250_port(&uart);
  427. if (data->line < 0) {
  428. err = data->line;
  429. goto err_reset;
  430. }
  431. platform_set_drvdata(pdev, data);
  432. pm_runtime_set_active(&pdev->dev);
  433. pm_runtime_enable(&pdev->dev);
  434. return 0;
  435. err_reset:
  436. if (!IS_ERR(data->rst))
  437. reset_control_assert(data->rst);
  438. err_pclk:
  439. if (!IS_ERR(data->pclk))
  440. clk_disable_unprepare(data->pclk);
  441. err_clk:
  442. if (!IS_ERR(data->clk))
  443. clk_disable_unprepare(data->clk);
  444. return err;
  445. }
  446. static int dw8250_remove(struct platform_device *pdev)
  447. {
  448. struct dw8250_data *data = platform_get_drvdata(pdev);
  449. pm_runtime_get_sync(&pdev->dev);
  450. serial8250_unregister_port(data->line);
  451. if (!IS_ERR(data->rst))
  452. reset_control_assert(data->rst);
  453. if (!IS_ERR(data->pclk))
  454. clk_disable_unprepare(data->pclk);
  455. if (!IS_ERR(data->clk))
  456. clk_disable_unprepare(data->clk);
  457. pm_runtime_disable(&pdev->dev);
  458. pm_runtime_put_noidle(&pdev->dev);
  459. return 0;
  460. }
  461. #ifdef CONFIG_PM_SLEEP
  462. static int dw8250_suspend(struct device *dev)
  463. {
  464. struct dw8250_data *data = dev_get_drvdata(dev);
  465. serial8250_suspend_port(data->line);
  466. return 0;
  467. }
  468. static int dw8250_resume(struct device *dev)
  469. {
  470. struct dw8250_data *data = dev_get_drvdata(dev);
  471. serial8250_resume_port(data->line);
  472. return 0;
  473. }
  474. #endif /* CONFIG_PM_SLEEP */
  475. #ifdef CONFIG_PM
  476. static int dw8250_runtime_suspend(struct device *dev)
  477. {
  478. struct dw8250_data *data = dev_get_drvdata(dev);
  479. if (!IS_ERR(data->clk))
  480. clk_disable_unprepare(data->clk);
  481. if (!IS_ERR(data->pclk))
  482. clk_disable_unprepare(data->pclk);
  483. return 0;
  484. }
  485. static int dw8250_runtime_resume(struct device *dev)
  486. {
  487. struct dw8250_data *data = dev_get_drvdata(dev);
  488. if (!IS_ERR(data->pclk))
  489. clk_prepare_enable(data->pclk);
  490. if (!IS_ERR(data->clk))
  491. clk_prepare_enable(data->clk);
  492. return 0;
  493. }
  494. #endif
  495. static const struct dev_pm_ops dw8250_pm_ops = {
  496. SET_SYSTEM_SLEEP_PM_OPS(dw8250_suspend, dw8250_resume)
  497. SET_RUNTIME_PM_OPS(dw8250_runtime_suspend, dw8250_runtime_resume, NULL)
  498. };
  499. static const struct of_device_id dw8250_of_match[] = {
  500. { .compatible = "snps,dw-apb-uart" },
  501. { .compatible = "cavium,octeon-3860-uart" },
  502. { /* Sentinel */ }
  503. };
  504. MODULE_DEVICE_TABLE(of, dw8250_of_match);
  505. static const struct acpi_device_id dw8250_acpi_match[] = {
  506. { "INT33C4", 0 },
  507. { "INT33C5", 0 },
  508. { "INT3434", 0 },
  509. { "INT3435", 0 },
  510. { "80860F0A", 0 },
  511. { "8086228A", 0 },
  512. { "APMC0D08", 0},
  513. { "AMD0020", 0 },
  514. { },
  515. };
  516. MODULE_DEVICE_TABLE(acpi, dw8250_acpi_match);
  517. static struct platform_driver dw8250_platform_driver = {
  518. .driver = {
  519. .name = "dw-apb-uart",
  520. .pm = &dw8250_pm_ops,
  521. .of_match_table = dw8250_of_match,
  522. .acpi_match_table = ACPI_PTR(dw8250_acpi_match),
  523. },
  524. .probe = dw8250_probe,
  525. .remove = dw8250_remove,
  526. };
  527. module_platform_driver(dw8250_platform_driver);
  528. MODULE_AUTHOR("Jamie Iles");
  529. MODULE_LICENSE("GPL");
  530. MODULE_DESCRIPTION("Synopsys DesignWare 8250 serial port driver");
  531. MODULE_ALIAS("platform:dw-apb-uart");