spi-mt65xx.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719
  1. /*
  2. * Copyright (c) 2015 MediaTek Inc.
  3. * Author: Leilk Liu <leilk.liu@mediatek.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. */
  14. #include <linux/clk.h>
  15. #include <linux/device.h>
  16. #include <linux/err.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/io.h>
  19. #include <linux/ioport.h>
  20. #include <linux/module.h>
  21. #include <linux/of.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/platform_data/spi-mt65xx.h>
  24. #include <linux/pm_runtime.h>
  25. #include <linux/spi/spi.h>
  26. #define SPI_CFG0_REG 0x0000
  27. #define SPI_CFG1_REG 0x0004
  28. #define SPI_TX_SRC_REG 0x0008
  29. #define SPI_RX_DST_REG 0x000c
  30. #define SPI_TX_DATA_REG 0x0010
  31. #define SPI_RX_DATA_REG 0x0014
  32. #define SPI_CMD_REG 0x0018
  33. #define SPI_STATUS0_REG 0x001c
  34. #define SPI_PAD_SEL_REG 0x0024
  35. #define SPI_CFG0_SCK_HIGH_OFFSET 0
  36. #define SPI_CFG0_SCK_LOW_OFFSET 8
  37. #define SPI_CFG0_CS_HOLD_OFFSET 16
  38. #define SPI_CFG0_CS_SETUP_OFFSET 24
  39. #define SPI_CFG1_CS_IDLE_OFFSET 0
  40. #define SPI_CFG1_PACKET_LOOP_OFFSET 8
  41. #define SPI_CFG1_PACKET_LENGTH_OFFSET 16
  42. #define SPI_CFG1_GET_TICK_DLY_OFFSET 30
  43. #define SPI_CFG1_CS_IDLE_MASK 0xff
  44. #define SPI_CFG1_PACKET_LOOP_MASK 0xff00
  45. #define SPI_CFG1_PACKET_LENGTH_MASK 0x3ff0000
  46. #define SPI_CMD_ACT BIT(0)
  47. #define SPI_CMD_RESUME BIT(1)
  48. #define SPI_CMD_RST BIT(2)
  49. #define SPI_CMD_PAUSE_EN BIT(4)
  50. #define SPI_CMD_DEASSERT BIT(5)
  51. #define SPI_CMD_CPHA BIT(8)
  52. #define SPI_CMD_CPOL BIT(9)
  53. #define SPI_CMD_RX_DMA BIT(10)
  54. #define SPI_CMD_TX_DMA BIT(11)
  55. #define SPI_CMD_TXMSBF BIT(12)
  56. #define SPI_CMD_RXMSBF BIT(13)
  57. #define SPI_CMD_RX_ENDIAN BIT(14)
  58. #define SPI_CMD_TX_ENDIAN BIT(15)
  59. #define SPI_CMD_FINISH_IE BIT(16)
  60. #define SPI_CMD_PAUSE_IE BIT(17)
  61. #define MT8173_SPI_MAX_PAD_SEL 3
  62. #define MTK_SPI_PAUSE_INT_STATUS 0x2
  63. #define MTK_SPI_IDLE 0
  64. #define MTK_SPI_PAUSED 1
  65. #define MTK_SPI_MAX_FIFO_SIZE 32
  66. #define MTK_SPI_PACKET_SIZE 1024
  67. struct mtk_spi_compatible {
  68. bool need_pad_sel;
  69. /* Must explicitly send dummy Tx bytes to do Rx only transfer */
  70. bool must_tx;
  71. };
  72. struct mtk_spi {
  73. void __iomem *base;
  74. u32 state;
  75. u32 pad_sel;
  76. struct clk *parent_clk, *sel_clk, *spi_clk;
  77. struct spi_transfer *cur_transfer;
  78. u32 xfer_len;
  79. struct scatterlist *tx_sgl, *rx_sgl;
  80. u32 tx_sgl_len, rx_sgl_len;
  81. const struct mtk_spi_compatible *dev_comp;
  82. };
  83. static const struct mtk_spi_compatible mt6589_compat;
  84. static const struct mtk_spi_compatible mt8135_compat;
  85. static const struct mtk_spi_compatible mt8173_compat = {
  86. .need_pad_sel = true,
  87. .must_tx = true,
  88. };
  89. /*
  90. * A piece of default chip info unless the platform
  91. * supplies it.
  92. */
  93. static const struct mtk_chip_config mtk_default_chip_info = {
  94. .rx_mlsb = 1,
  95. .tx_mlsb = 1,
  96. };
  97. static const struct of_device_id mtk_spi_of_match[] = {
  98. { .compatible = "mediatek,mt6589-spi", .data = (void *)&mt6589_compat },
  99. { .compatible = "mediatek,mt8135-spi", .data = (void *)&mt8135_compat },
  100. { .compatible = "mediatek,mt8173-spi", .data = (void *)&mt8173_compat },
  101. {}
  102. };
  103. MODULE_DEVICE_TABLE(of, mtk_spi_of_match);
  104. static void mtk_spi_reset(struct mtk_spi *mdata)
  105. {
  106. u32 reg_val;
  107. /* set the software reset bit in SPI_CMD_REG. */
  108. reg_val = readl(mdata->base + SPI_CMD_REG);
  109. reg_val |= SPI_CMD_RST;
  110. writel(reg_val, mdata->base + SPI_CMD_REG);
  111. reg_val = readl(mdata->base + SPI_CMD_REG);
  112. reg_val &= ~SPI_CMD_RST;
  113. writel(reg_val, mdata->base + SPI_CMD_REG);
  114. }
  115. static void mtk_spi_config(struct mtk_spi *mdata,
  116. struct mtk_chip_config *chip_config)
  117. {
  118. u32 reg_val;
  119. reg_val = readl(mdata->base + SPI_CMD_REG);
  120. /* set the mlsbx and mlsbtx */
  121. if (chip_config->tx_mlsb)
  122. reg_val |= SPI_CMD_TXMSBF;
  123. else
  124. reg_val &= ~SPI_CMD_TXMSBF;
  125. if (chip_config->rx_mlsb)
  126. reg_val |= SPI_CMD_RXMSBF;
  127. else
  128. reg_val &= ~SPI_CMD_RXMSBF;
  129. /* set the tx/rx endian */
  130. #ifdef __LITTLE_ENDIAN
  131. reg_val &= ~SPI_CMD_TX_ENDIAN;
  132. reg_val &= ~SPI_CMD_RX_ENDIAN;
  133. #else
  134. reg_val |= SPI_CMD_TX_ENDIAN;
  135. reg_val |= SPI_CMD_RX_ENDIAN;
  136. #endif
  137. /* set finish and pause interrupt always enable */
  138. reg_val |= SPI_CMD_FINISH_IE | SPI_CMD_PAUSE_IE;
  139. /* disable dma mode */
  140. reg_val &= ~(SPI_CMD_TX_DMA | SPI_CMD_RX_DMA);
  141. /* disable deassert mode */
  142. reg_val &= ~SPI_CMD_DEASSERT;
  143. writel(reg_val, mdata->base + SPI_CMD_REG);
  144. /* pad select */
  145. if (mdata->dev_comp->need_pad_sel)
  146. writel(mdata->pad_sel, mdata->base + SPI_PAD_SEL_REG);
  147. }
  148. static int mtk_spi_prepare_message(struct spi_master *master,
  149. struct spi_message *msg)
  150. {
  151. u32 reg_val;
  152. u8 cpha, cpol;
  153. struct mtk_chip_config *chip_config;
  154. struct spi_device *spi = msg->spi;
  155. struct mtk_spi *mdata = spi_master_get_devdata(master);
  156. cpha = spi->mode & SPI_CPHA ? 1 : 0;
  157. cpol = spi->mode & SPI_CPOL ? 1 : 0;
  158. reg_val = readl(mdata->base + SPI_CMD_REG);
  159. if (cpha)
  160. reg_val |= SPI_CMD_CPHA;
  161. else
  162. reg_val &= ~SPI_CMD_CPHA;
  163. if (cpol)
  164. reg_val |= SPI_CMD_CPOL;
  165. else
  166. reg_val &= ~SPI_CMD_CPOL;
  167. writel(reg_val, mdata->base + SPI_CMD_REG);
  168. chip_config = spi->controller_data;
  169. if (!chip_config) {
  170. chip_config = (void *)&mtk_default_chip_info;
  171. spi->controller_data = chip_config;
  172. }
  173. mtk_spi_config(mdata, chip_config);
  174. return 0;
  175. }
  176. static void mtk_spi_set_cs(struct spi_device *spi, bool enable)
  177. {
  178. u32 reg_val;
  179. struct mtk_spi *mdata = spi_master_get_devdata(spi->master);
  180. reg_val = readl(mdata->base + SPI_CMD_REG);
  181. if (!enable) {
  182. reg_val |= SPI_CMD_PAUSE_EN;
  183. writel(reg_val, mdata->base + SPI_CMD_REG);
  184. } else {
  185. reg_val &= ~SPI_CMD_PAUSE_EN;
  186. writel(reg_val, mdata->base + SPI_CMD_REG);
  187. mdata->state = MTK_SPI_IDLE;
  188. mtk_spi_reset(mdata);
  189. }
  190. }
  191. static void mtk_spi_prepare_transfer(struct spi_master *master,
  192. struct spi_transfer *xfer)
  193. {
  194. u32 spi_clk_hz, div, sck_time, cs_time, reg_val = 0;
  195. struct mtk_spi *mdata = spi_master_get_devdata(master);
  196. spi_clk_hz = clk_get_rate(mdata->spi_clk);
  197. if (xfer->speed_hz < spi_clk_hz / 2)
  198. div = DIV_ROUND_UP(spi_clk_hz, xfer->speed_hz);
  199. else
  200. div = 1;
  201. sck_time = (div + 1) / 2;
  202. cs_time = sck_time * 2;
  203. reg_val |= (((sck_time - 1) & 0xff) << SPI_CFG0_SCK_HIGH_OFFSET);
  204. reg_val |= (((sck_time - 1) & 0xff) << SPI_CFG0_SCK_LOW_OFFSET);
  205. reg_val |= (((cs_time - 1) & 0xff) << SPI_CFG0_CS_HOLD_OFFSET);
  206. reg_val |= (((cs_time - 1) & 0xff) << SPI_CFG0_CS_SETUP_OFFSET);
  207. writel(reg_val, mdata->base + SPI_CFG0_REG);
  208. reg_val = readl(mdata->base + SPI_CFG1_REG);
  209. reg_val &= ~SPI_CFG1_CS_IDLE_MASK;
  210. reg_val |= (((cs_time - 1) & 0xff) << SPI_CFG1_CS_IDLE_OFFSET);
  211. writel(reg_val, mdata->base + SPI_CFG1_REG);
  212. }
  213. static void mtk_spi_setup_packet(struct spi_master *master)
  214. {
  215. u32 packet_size, packet_loop, reg_val;
  216. struct mtk_spi *mdata = spi_master_get_devdata(master);
  217. packet_size = min_t(u32, mdata->xfer_len, MTK_SPI_PACKET_SIZE);
  218. packet_loop = mdata->xfer_len / packet_size;
  219. reg_val = readl(mdata->base + SPI_CFG1_REG);
  220. reg_val &= ~(SPI_CFG1_PACKET_LENGTH_MASK | SPI_CFG1_PACKET_LOOP_MASK);
  221. reg_val |= (packet_size - 1) << SPI_CFG1_PACKET_LENGTH_OFFSET;
  222. reg_val |= (packet_loop - 1) << SPI_CFG1_PACKET_LOOP_OFFSET;
  223. writel(reg_val, mdata->base + SPI_CFG1_REG);
  224. }
  225. static void mtk_spi_enable_transfer(struct spi_master *master)
  226. {
  227. u32 cmd;
  228. struct mtk_spi *mdata = spi_master_get_devdata(master);
  229. cmd = readl(mdata->base + SPI_CMD_REG);
  230. if (mdata->state == MTK_SPI_IDLE)
  231. cmd |= SPI_CMD_ACT;
  232. else
  233. cmd |= SPI_CMD_RESUME;
  234. writel(cmd, mdata->base + SPI_CMD_REG);
  235. }
  236. static int mtk_spi_get_mult_delta(u32 xfer_len)
  237. {
  238. u32 mult_delta;
  239. if (xfer_len > MTK_SPI_PACKET_SIZE)
  240. mult_delta = xfer_len % MTK_SPI_PACKET_SIZE;
  241. else
  242. mult_delta = 0;
  243. return mult_delta;
  244. }
  245. static void mtk_spi_update_mdata_len(struct spi_master *master)
  246. {
  247. int mult_delta;
  248. struct mtk_spi *mdata = spi_master_get_devdata(master);
  249. if (mdata->tx_sgl_len && mdata->rx_sgl_len) {
  250. if (mdata->tx_sgl_len > mdata->rx_sgl_len) {
  251. mult_delta = mtk_spi_get_mult_delta(mdata->rx_sgl_len);
  252. mdata->xfer_len = mdata->rx_sgl_len - mult_delta;
  253. mdata->rx_sgl_len = mult_delta;
  254. mdata->tx_sgl_len -= mdata->xfer_len;
  255. } else {
  256. mult_delta = mtk_spi_get_mult_delta(mdata->tx_sgl_len);
  257. mdata->xfer_len = mdata->tx_sgl_len - mult_delta;
  258. mdata->tx_sgl_len = mult_delta;
  259. mdata->rx_sgl_len -= mdata->xfer_len;
  260. }
  261. } else if (mdata->tx_sgl_len) {
  262. mult_delta = mtk_spi_get_mult_delta(mdata->tx_sgl_len);
  263. mdata->xfer_len = mdata->tx_sgl_len - mult_delta;
  264. mdata->tx_sgl_len = mult_delta;
  265. } else if (mdata->rx_sgl_len) {
  266. mult_delta = mtk_spi_get_mult_delta(mdata->rx_sgl_len);
  267. mdata->xfer_len = mdata->rx_sgl_len - mult_delta;
  268. mdata->rx_sgl_len = mult_delta;
  269. }
  270. }
  271. static void mtk_spi_setup_dma_addr(struct spi_master *master,
  272. struct spi_transfer *xfer)
  273. {
  274. struct mtk_spi *mdata = spi_master_get_devdata(master);
  275. if (mdata->tx_sgl)
  276. writel(xfer->tx_dma, mdata->base + SPI_TX_SRC_REG);
  277. if (mdata->rx_sgl)
  278. writel(xfer->rx_dma, mdata->base + SPI_RX_DST_REG);
  279. }
  280. static int mtk_spi_fifo_transfer(struct spi_master *master,
  281. struct spi_device *spi,
  282. struct spi_transfer *xfer)
  283. {
  284. int cnt;
  285. struct mtk_spi *mdata = spi_master_get_devdata(master);
  286. mdata->cur_transfer = xfer;
  287. mdata->xfer_len = xfer->len;
  288. mtk_spi_prepare_transfer(master, xfer);
  289. mtk_spi_setup_packet(master);
  290. if (xfer->len % 4)
  291. cnt = xfer->len / 4 + 1;
  292. else
  293. cnt = xfer->len / 4;
  294. iowrite32_rep(mdata->base + SPI_TX_DATA_REG, xfer->tx_buf, cnt);
  295. mtk_spi_enable_transfer(master);
  296. return 1;
  297. }
  298. static int mtk_spi_dma_transfer(struct spi_master *master,
  299. struct spi_device *spi,
  300. struct spi_transfer *xfer)
  301. {
  302. int cmd;
  303. struct mtk_spi *mdata = spi_master_get_devdata(master);
  304. mdata->tx_sgl = NULL;
  305. mdata->rx_sgl = NULL;
  306. mdata->tx_sgl_len = 0;
  307. mdata->rx_sgl_len = 0;
  308. mdata->cur_transfer = xfer;
  309. mtk_spi_prepare_transfer(master, xfer);
  310. cmd = readl(mdata->base + SPI_CMD_REG);
  311. if (xfer->tx_buf)
  312. cmd |= SPI_CMD_TX_DMA;
  313. if (xfer->rx_buf)
  314. cmd |= SPI_CMD_RX_DMA;
  315. writel(cmd, mdata->base + SPI_CMD_REG);
  316. if (xfer->tx_buf)
  317. mdata->tx_sgl = xfer->tx_sg.sgl;
  318. if (xfer->rx_buf)
  319. mdata->rx_sgl = xfer->rx_sg.sgl;
  320. if (mdata->tx_sgl) {
  321. xfer->tx_dma = sg_dma_address(mdata->tx_sgl);
  322. mdata->tx_sgl_len = sg_dma_len(mdata->tx_sgl);
  323. }
  324. if (mdata->rx_sgl) {
  325. xfer->rx_dma = sg_dma_address(mdata->rx_sgl);
  326. mdata->rx_sgl_len = sg_dma_len(mdata->rx_sgl);
  327. }
  328. mtk_spi_update_mdata_len(master);
  329. mtk_spi_setup_packet(master);
  330. mtk_spi_setup_dma_addr(master, xfer);
  331. mtk_spi_enable_transfer(master);
  332. return 1;
  333. }
  334. static int mtk_spi_transfer_one(struct spi_master *master,
  335. struct spi_device *spi,
  336. struct spi_transfer *xfer)
  337. {
  338. if (master->can_dma(master, spi, xfer))
  339. return mtk_spi_dma_transfer(master, spi, xfer);
  340. else
  341. return mtk_spi_fifo_transfer(master, spi, xfer);
  342. }
  343. static bool mtk_spi_can_dma(struct spi_master *master,
  344. struct spi_device *spi,
  345. struct spi_transfer *xfer)
  346. {
  347. return xfer->len > MTK_SPI_MAX_FIFO_SIZE;
  348. }
  349. static irqreturn_t mtk_spi_interrupt(int irq, void *dev_id)
  350. {
  351. u32 cmd, reg_val, cnt;
  352. struct spi_master *master = dev_id;
  353. struct mtk_spi *mdata = spi_master_get_devdata(master);
  354. struct spi_transfer *trans = mdata->cur_transfer;
  355. reg_val = readl(mdata->base + SPI_STATUS0_REG);
  356. if (reg_val & MTK_SPI_PAUSE_INT_STATUS)
  357. mdata->state = MTK_SPI_PAUSED;
  358. else
  359. mdata->state = MTK_SPI_IDLE;
  360. if (!master->can_dma(master, master->cur_msg->spi, trans)) {
  361. if (trans->rx_buf) {
  362. if (mdata->xfer_len % 4)
  363. cnt = mdata->xfer_len / 4 + 1;
  364. else
  365. cnt = mdata->xfer_len / 4;
  366. ioread32_rep(mdata->base + SPI_RX_DATA_REG,
  367. trans->rx_buf, cnt);
  368. }
  369. spi_finalize_current_transfer(master);
  370. return IRQ_HANDLED;
  371. }
  372. if (mdata->tx_sgl)
  373. trans->tx_dma += mdata->xfer_len;
  374. if (mdata->rx_sgl)
  375. trans->rx_dma += mdata->xfer_len;
  376. if (mdata->tx_sgl && (mdata->tx_sgl_len == 0)) {
  377. mdata->tx_sgl = sg_next(mdata->tx_sgl);
  378. if (mdata->tx_sgl) {
  379. trans->tx_dma = sg_dma_address(mdata->tx_sgl);
  380. mdata->tx_sgl_len = sg_dma_len(mdata->tx_sgl);
  381. }
  382. }
  383. if (mdata->rx_sgl && (mdata->rx_sgl_len == 0)) {
  384. mdata->rx_sgl = sg_next(mdata->rx_sgl);
  385. if (mdata->rx_sgl) {
  386. trans->rx_dma = sg_dma_address(mdata->rx_sgl);
  387. mdata->rx_sgl_len = sg_dma_len(mdata->rx_sgl);
  388. }
  389. }
  390. if (!mdata->tx_sgl && !mdata->rx_sgl) {
  391. /* spi disable dma */
  392. cmd = readl(mdata->base + SPI_CMD_REG);
  393. cmd &= ~SPI_CMD_TX_DMA;
  394. cmd &= ~SPI_CMD_RX_DMA;
  395. writel(cmd, mdata->base + SPI_CMD_REG);
  396. spi_finalize_current_transfer(master);
  397. return IRQ_HANDLED;
  398. }
  399. mtk_spi_update_mdata_len(master);
  400. mtk_spi_setup_packet(master);
  401. mtk_spi_setup_dma_addr(master, trans);
  402. mtk_spi_enable_transfer(master);
  403. return IRQ_HANDLED;
  404. }
  405. static int mtk_spi_probe(struct platform_device *pdev)
  406. {
  407. struct spi_master *master;
  408. struct mtk_spi *mdata;
  409. const struct of_device_id *of_id;
  410. struct resource *res;
  411. int irq, ret;
  412. master = spi_alloc_master(&pdev->dev, sizeof(*mdata));
  413. if (!master) {
  414. dev_err(&pdev->dev, "failed to alloc spi master\n");
  415. return -ENOMEM;
  416. }
  417. master->auto_runtime_pm = true;
  418. master->dev.of_node = pdev->dev.of_node;
  419. master->mode_bits = SPI_CPOL | SPI_CPHA;
  420. master->set_cs = mtk_spi_set_cs;
  421. master->prepare_message = mtk_spi_prepare_message;
  422. master->transfer_one = mtk_spi_transfer_one;
  423. master->can_dma = mtk_spi_can_dma;
  424. of_id = of_match_node(mtk_spi_of_match, pdev->dev.of_node);
  425. if (!of_id) {
  426. dev_err(&pdev->dev, "failed to probe of_node\n");
  427. ret = -EINVAL;
  428. goto err_put_master;
  429. }
  430. mdata = spi_master_get_devdata(master);
  431. mdata->dev_comp = of_id->data;
  432. if (mdata->dev_comp->must_tx)
  433. master->flags = SPI_MASTER_MUST_TX;
  434. if (mdata->dev_comp->need_pad_sel) {
  435. ret = of_property_read_u32(pdev->dev.of_node,
  436. "mediatek,pad-select",
  437. &mdata->pad_sel);
  438. if (ret) {
  439. dev_err(&pdev->dev, "failed to read pad select: %d\n",
  440. ret);
  441. goto err_put_master;
  442. }
  443. if (mdata->pad_sel > MT8173_SPI_MAX_PAD_SEL) {
  444. dev_err(&pdev->dev, "wrong pad-select: %u\n",
  445. mdata->pad_sel);
  446. ret = -EINVAL;
  447. goto err_put_master;
  448. }
  449. }
  450. platform_set_drvdata(pdev, master);
  451. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  452. if (!res) {
  453. ret = -ENODEV;
  454. dev_err(&pdev->dev, "failed to determine base address\n");
  455. goto err_put_master;
  456. }
  457. mdata->base = devm_ioremap_resource(&pdev->dev, res);
  458. if (IS_ERR(mdata->base)) {
  459. ret = PTR_ERR(mdata->base);
  460. goto err_put_master;
  461. }
  462. irq = platform_get_irq(pdev, 0);
  463. if (irq < 0) {
  464. dev_err(&pdev->dev, "failed to get irq (%d)\n", irq);
  465. ret = irq;
  466. goto err_put_master;
  467. }
  468. if (!pdev->dev.dma_mask)
  469. pdev->dev.dma_mask = &pdev->dev.coherent_dma_mask;
  470. ret = devm_request_irq(&pdev->dev, irq, mtk_spi_interrupt,
  471. IRQF_TRIGGER_NONE, dev_name(&pdev->dev), master);
  472. if (ret) {
  473. dev_err(&pdev->dev, "failed to register irq (%d)\n", ret);
  474. goto err_put_master;
  475. }
  476. mdata->parent_clk = devm_clk_get(&pdev->dev, "parent-clk");
  477. if (IS_ERR(mdata->parent_clk)) {
  478. ret = PTR_ERR(mdata->parent_clk);
  479. dev_err(&pdev->dev, "failed to get parent-clk: %d\n", ret);
  480. goto err_put_master;
  481. }
  482. mdata->sel_clk = devm_clk_get(&pdev->dev, "sel-clk");
  483. if (IS_ERR(mdata->sel_clk)) {
  484. ret = PTR_ERR(mdata->sel_clk);
  485. dev_err(&pdev->dev, "failed to get sel-clk: %d\n", ret);
  486. goto err_put_master;
  487. }
  488. mdata->spi_clk = devm_clk_get(&pdev->dev, "spi-clk");
  489. if (IS_ERR(mdata->spi_clk)) {
  490. ret = PTR_ERR(mdata->spi_clk);
  491. dev_err(&pdev->dev, "failed to get spi-clk: %d\n", ret);
  492. goto err_put_master;
  493. }
  494. ret = clk_prepare_enable(mdata->spi_clk);
  495. if (ret < 0) {
  496. dev_err(&pdev->dev, "failed to enable spi_clk (%d)\n", ret);
  497. goto err_put_master;
  498. }
  499. ret = clk_set_parent(mdata->sel_clk, mdata->parent_clk);
  500. if (ret < 0) {
  501. dev_err(&pdev->dev, "failed to clk_set_parent (%d)\n", ret);
  502. goto err_disable_clk;
  503. }
  504. clk_disable_unprepare(mdata->spi_clk);
  505. pm_runtime_enable(&pdev->dev);
  506. ret = devm_spi_register_master(&pdev->dev, master);
  507. if (ret) {
  508. dev_err(&pdev->dev, "failed to register master (%d)\n", ret);
  509. goto err_put_master;
  510. }
  511. return 0;
  512. err_disable_clk:
  513. clk_disable_unprepare(mdata->spi_clk);
  514. err_put_master:
  515. spi_master_put(master);
  516. return ret;
  517. }
  518. static int mtk_spi_remove(struct platform_device *pdev)
  519. {
  520. struct spi_master *master = platform_get_drvdata(pdev);
  521. struct mtk_spi *mdata = spi_master_get_devdata(master);
  522. pm_runtime_disable(&pdev->dev);
  523. mtk_spi_reset(mdata);
  524. spi_master_put(master);
  525. return 0;
  526. }
  527. #ifdef CONFIG_PM_SLEEP
  528. static int mtk_spi_suspend(struct device *dev)
  529. {
  530. int ret;
  531. struct spi_master *master = dev_get_drvdata(dev);
  532. struct mtk_spi *mdata = spi_master_get_devdata(master);
  533. ret = spi_master_suspend(master);
  534. if (ret)
  535. return ret;
  536. if (!pm_runtime_suspended(dev))
  537. clk_disable_unprepare(mdata->spi_clk);
  538. return ret;
  539. }
  540. static int mtk_spi_resume(struct device *dev)
  541. {
  542. int ret;
  543. struct spi_master *master = dev_get_drvdata(dev);
  544. struct mtk_spi *mdata = spi_master_get_devdata(master);
  545. if (!pm_runtime_suspended(dev)) {
  546. ret = clk_prepare_enable(mdata->spi_clk);
  547. if (ret < 0) {
  548. dev_err(dev, "failed to enable spi_clk (%d)\n", ret);
  549. return ret;
  550. }
  551. }
  552. ret = spi_master_resume(master);
  553. if (ret < 0)
  554. clk_disable_unprepare(mdata->spi_clk);
  555. return ret;
  556. }
  557. #endif /* CONFIG_PM_SLEEP */
  558. #ifdef CONFIG_PM
  559. static int mtk_spi_runtime_suspend(struct device *dev)
  560. {
  561. struct spi_master *master = dev_get_drvdata(dev);
  562. struct mtk_spi *mdata = spi_master_get_devdata(master);
  563. clk_disable_unprepare(mdata->spi_clk);
  564. return 0;
  565. }
  566. static int mtk_spi_runtime_resume(struct device *dev)
  567. {
  568. struct spi_master *master = dev_get_drvdata(dev);
  569. struct mtk_spi *mdata = spi_master_get_devdata(master);
  570. int ret;
  571. ret = clk_prepare_enable(mdata->spi_clk);
  572. if (ret < 0) {
  573. dev_err(dev, "failed to enable spi_clk (%d)\n", ret);
  574. return ret;
  575. }
  576. return 0;
  577. }
  578. #endif /* CONFIG_PM */
  579. static const struct dev_pm_ops mtk_spi_pm = {
  580. SET_SYSTEM_SLEEP_PM_OPS(mtk_spi_suspend, mtk_spi_resume)
  581. SET_RUNTIME_PM_OPS(mtk_spi_runtime_suspend,
  582. mtk_spi_runtime_resume, NULL)
  583. };
  584. static struct platform_driver mtk_spi_driver = {
  585. .driver = {
  586. .name = "mtk-spi",
  587. .pm = &mtk_spi_pm,
  588. .of_match_table = mtk_spi_of_match,
  589. },
  590. .probe = mtk_spi_probe,
  591. .remove = mtk_spi_remove,
  592. };
  593. module_platform_driver(mtk_spi_driver);
  594. MODULE_DESCRIPTION("MTK SPI Controller driver");
  595. MODULE_AUTHOR("Leilk Liu <leilk.liu@mediatek.com>");
  596. MODULE_LICENSE("GPL v2");
  597. MODULE_ALIAS("platform:mtk-spi");