spi-bcm63xx.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480
  1. /*
  2. * Broadcom BCM63xx SPI controller support
  3. *
  4. * Copyright (C) 2009-2012 Florian Fainelli <florian@openwrt.org>
  5. * Copyright (C) 2010 Tanguy Bouzeloc <tanguy.bouzeloc@efixo.com>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License
  9. * as published by the Free Software Foundation; either version 2
  10. * of the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. */
  17. #include <linux/kernel.h>
  18. #include <linux/clk.h>
  19. #include <linux/io.h>
  20. #include <linux/module.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/delay.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/spi/spi.h>
  25. #include <linux/completion.h>
  26. #include <linux/err.h>
  27. #include <linux/pm_runtime.h>
  28. #include <bcm63xx_dev_spi.h>
  29. #define BCM63XX_SPI_MAX_PREPEND 15
  30. struct bcm63xx_spi {
  31. struct completion done;
  32. void __iomem *regs;
  33. int irq;
  34. /* Platform data */
  35. unsigned fifo_size;
  36. unsigned int msg_type_shift;
  37. unsigned int msg_ctl_width;
  38. /* data iomem */
  39. u8 __iomem *tx_io;
  40. const u8 __iomem *rx_io;
  41. struct clk *clk;
  42. struct platform_device *pdev;
  43. };
  44. static inline u8 bcm_spi_readb(struct bcm63xx_spi *bs,
  45. unsigned int offset)
  46. {
  47. return bcm_readb(bs->regs + bcm63xx_spireg(offset));
  48. }
  49. static inline u16 bcm_spi_readw(struct bcm63xx_spi *bs,
  50. unsigned int offset)
  51. {
  52. return bcm_readw(bs->regs + bcm63xx_spireg(offset));
  53. }
  54. static inline void bcm_spi_writeb(struct bcm63xx_spi *bs,
  55. u8 value, unsigned int offset)
  56. {
  57. bcm_writeb(value, bs->regs + bcm63xx_spireg(offset));
  58. }
  59. static inline void bcm_spi_writew(struct bcm63xx_spi *bs,
  60. u16 value, unsigned int offset)
  61. {
  62. bcm_writew(value, bs->regs + bcm63xx_spireg(offset));
  63. }
  64. static const unsigned bcm63xx_spi_freq_table[SPI_CLK_MASK][2] = {
  65. { 20000000, SPI_CLK_20MHZ },
  66. { 12500000, SPI_CLK_12_50MHZ },
  67. { 6250000, SPI_CLK_6_250MHZ },
  68. { 3125000, SPI_CLK_3_125MHZ },
  69. { 1563000, SPI_CLK_1_563MHZ },
  70. { 781000, SPI_CLK_0_781MHZ },
  71. { 391000, SPI_CLK_0_391MHZ }
  72. };
  73. static void bcm63xx_spi_setup_transfer(struct spi_device *spi,
  74. struct spi_transfer *t)
  75. {
  76. struct bcm63xx_spi *bs = spi_master_get_devdata(spi->master);
  77. u8 clk_cfg, reg;
  78. int i;
  79. /* Find the closest clock configuration */
  80. for (i = 0; i < SPI_CLK_MASK; i++) {
  81. if (t->speed_hz >= bcm63xx_spi_freq_table[i][0]) {
  82. clk_cfg = bcm63xx_spi_freq_table[i][1];
  83. break;
  84. }
  85. }
  86. /* No matching configuration found, default to lowest */
  87. if (i == SPI_CLK_MASK)
  88. clk_cfg = SPI_CLK_0_391MHZ;
  89. /* clear existing clock configuration bits of the register */
  90. reg = bcm_spi_readb(bs, SPI_CLK_CFG);
  91. reg &= ~SPI_CLK_MASK;
  92. reg |= clk_cfg;
  93. bcm_spi_writeb(bs, reg, SPI_CLK_CFG);
  94. dev_dbg(&spi->dev, "Setting clock register to %02x (hz %d)\n",
  95. clk_cfg, t->speed_hz);
  96. }
  97. /* the spi->mode bits understood by this driver: */
  98. #define MODEBITS (SPI_CPOL | SPI_CPHA)
  99. static int bcm63xx_txrx_bufs(struct spi_device *spi, struct spi_transfer *first,
  100. unsigned int num_transfers)
  101. {
  102. struct bcm63xx_spi *bs = spi_master_get_devdata(spi->master);
  103. u16 msg_ctl;
  104. u16 cmd;
  105. u8 rx_tail;
  106. unsigned int i, timeout = 0, prepend_len = 0, len = 0;
  107. struct spi_transfer *t = first;
  108. bool do_rx = false;
  109. bool do_tx = false;
  110. /* Disable the CMD_DONE interrupt */
  111. bcm_spi_writeb(bs, 0, SPI_INT_MASK);
  112. dev_dbg(&spi->dev, "txrx: tx %p, rx %p, len %d\n",
  113. t->tx_buf, t->rx_buf, t->len);
  114. if (num_transfers > 1 && t->tx_buf && t->len <= BCM63XX_SPI_MAX_PREPEND)
  115. prepend_len = t->len;
  116. /* prepare the buffer */
  117. for (i = 0; i < num_transfers; i++) {
  118. if (t->tx_buf) {
  119. do_tx = true;
  120. memcpy_toio(bs->tx_io + len, t->tx_buf, t->len);
  121. /* don't prepend more than one tx */
  122. if (t != first)
  123. prepend_len = 0;
  124. }
  125. if (t->rx_buf) {
  126. do_rx = true;
  127. /* prepend is half-duplex write only */
  128. if (t == first)
  129. prepend_len = 0;
  130. }
  131. len += t->len;
  132. t = list_entry(t->transfer_list.next, struct spi_transfer,
  133. transfer_list);
  134. }
  135. reinit_completion(&bs->done);
  136. /* Fill in the Message control register */
  137. msg_ctl = (len << SPI_BYTE_CNT_SHIFT);
  138. if (do_rx && do_tx && prepend_len == 0)
  139. msg_ctl |= (SPI_FD_RW << bs->msg_type_shift);
  140. else if (do_rx)
  141. msg_ctl |= (SPI_HD_R << bs->msg_type_shift);
  142. else if (do_tx)
  143. msg_ctl |= (SPI_HD_W << bs->msg_type_shift);
  144. switch (bs->msg_ctl_width) {
  145. case 8:
  146. bcm_spi_writeb(bs, msg_ctl, SPI_MSG_CTL);
  147. break;
  148. case 16:
  149. bcm_spi_writew(bs, msg_ctl, SPI_MSG_CTL);
  150. break;
  151. }
  152. /* Issue the transfer */
  153. cmd = SPI_CMD_START_IMMEDIATE;
  154. cmd |= (prepend_len << SPI_CMD_PREPEND_BYTE_CNT_SHIFT);
  155. cmd |= (spi->chip_select << SPI_CMD_DEVICE_ID_SHIFT);
  156. bcm_spi_writew(bs, cmd, SPI_CMD);
  157. /* Enable the CMD_DONE interrupt */
  158. bcm_spi_writeb(bs, SPI_INTR_CMD_DONE, SPI_INT_MASK);
  159. timeout = wait_for_completion_timeout(&bs->done, HZ);
  160. if (!timeout)
  161. return -ETIMEDOUT;
  162. if (!do_rx)
  163. return 0;
  164. len = 0;
  165. t = first;
  166. /* Read out all the data */
  167. for (i = 0; i < num_transfers; i++) {
  168. if (t->rx_buf)
  169. memcpy_fromio(t->rx_buf, bs->rx_io + len, t->len);
  170. if (t != first || prepend_len == 0)
  171. len += t->len;
  172. t = list_entry(t->transfer_list.next, struct spi_transfer,
  173. transfer_list);
  174. }
  175. return 0;
  176. }
  177. static int bcm63xx_spi_transfer_one(struct spi_master *master,
  178. struct spi_message *m)
  179. {
  180. struct bcm63xx_spi *bs = spi_master_get_devdata(master);
  181. struct spi_transfer *t, *first = NULL;
  182. struct spi_device *spi = m->spi;
  183. int status = 0;
  184. unsigned int n_transfers = 0, total_len = 0;
  185. bool can_use_prepend = false;
  186. /*
  187. * This SPI controller does not support keeping CS active after a
  188. * transfer.
  189. * Work around this by merging as many transfers we can into one big
  190. * full-duplex transfers.
  191. */
  192. list_for_each_entry(t, &m->transfers, transfer_list) {
  193. if (!first)
  194. first = t;
  195. n_transfers++;
  196. total_len += t->len;
  197. if (n_transfers == 2 && !first->rx_buf && !t->tx_buf &&
  198. first->len <= BCM63XX_SPI_MAX_PREPEND)
  199. can_use_prepend = true;
  200. else if (can_use_prepend && t->tx_buf)
  201. can_use_prepend = false;
  202. /* we can only transfer one fifo worth of data */
  203. if ((can_use_prepend &&
  204. total_len > (bs->fifo_size + BCM63XX_SPI_MAX_PREPEND)) ||
  205. (!can_use_prepend && total_len > bs->fifo_size)) {
  206. dev_err(&spi->dev, "unable to do transfers larger than FIFO size (%i > %i)\n",
  207. total_len, bs->fifo_size);
  208. status = -EINVAL;
  209. goto exit;
  210. }
  211. /* all combined transfers have to have the same speed */
  212. if (t->speed_hz != first->speed_hz) {
  213. dev_err(&spi->dev, "unable to change speed between transfers\n");
  214. status = -EINVAL;
  215. goto exit;
  216. }
  217. /* CS will be deasserted directly after transfer */
  218. if (t->delay_usecs) {
  219. dev_err(&spi->dev, "unable to keep CS asserted after transfer\n");
  220. status = -EINVAL;
  221. goto exit;
  222. }
  223. if (t->cs_change ||
  224. list_is_last(&t->transfer_list, &m->transfers)) {
  225. /* configure adapter for a new transfer */
  226. bcm63xx_spi_setup_transfer(spi, first);
  227. /* send the data */
  228. status = bcm63xx_txrx_bufs(spi, first, n_transfers);
  229. if (status)
  230. goto exit;
  231. m->actual_length += total_len;
  232. first = NULL;
  233. n_transfers = 0;
  234. total_len = 0;
  235. can_use_prepend = false;
  236. }
  237. }
  238. exit:
  239. m->status = status;
  240. spi_finalize_current_message(master);
  241. return 0;
  242. }
  243. /* This driver supports single master mode only. Hence
  244. * CMD_DONE is the only interrupt we care about
  245. */
  246. static irqreturn_t bcm63xx_spi_interrupt(int irq, void *dev_id)
  247. {
  248. struct spi_master *master = (struct spi_master *)dev_id;
  249. struct bcm63xx_spi *bs = spi_master_get_devdata(master);
  250. u8 intr;
  251. /* Read interupts and clear them immediately */
  252. intr = bcm_spi_readb(bs, SPI_INT_STATUS);
  253. bcm_spi_writeb(bs, SPI_INTR_CLEAR_ALL, SPI_INT_STATUS);
  254. bcm_spi_writeb(bs, 0, SPI_INT_MASK);
  255. /* A transfer completed */
  256. if (intr & SPI_INTR_CMD_DONE)
  257. complete(&bs->done);
  258. return IRQ_HANDLED;
  259. }
  260. static int bcm63xx_spi_probe(struct platform_device *pdev)
  261. {
  262. struct resource *r;
  263. struct device *dev = &pdev->dev;
  264. struct bcm63xx_spi_pdata *pdata = dev_get_platdata(&pdev->dev);
  265. int irq;
  266. struct spi_master *master;
  267. struct clk *clk;
  268. struct bcm63xx_spi *bs;
  269. int ret;
  270. irq = platform_get_irq(pdev, 0);
  271. if (irq < 0) {
  272. dev_err(dev, "no irq\n");
  273. return -ENXIO;
  274. }
  275. clk = devm_clk_get(dev, "spi");
  276. if (IS_ERR(clk)) {
  277. dev_err(dev, "no clock for device\n");
  278. return PTR_ERR(clk);
  279. }
  280. master = spi_alloc_master(dev, sizeof(*bs));
  281. if (!master) {
  282. dev_err(dev, "out of memory\n");
  283. return -ENOMEM;
  284. }
  285. bs = spi_master_get_devdata(master);
  286. init_completion(&bs->done);
  287. platform_set_drvdata(pdev, master);
  288. bs->pdev = pdev;
  289. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  290. bs->regs = devm_ioremap_resource(&pdev->dev, r);
  291. if (IS_ERR(bs->regs)) {
  292. ret = PTR_ERR(bs->regs);
  293. goto out_err;
  294. }
  295. bs->irq = irq;
  296. bs->clk = clk;
  297. bs->fifo_size = pdata->fifo_size;
  298. ret = devm_request_irq(&pdev->dev, irq, bcm63xx_spi_interrupt, 0,
  299. pdev->name, master);
  300. if (ret) {
  301. dev_err(dev, "unable to request irq\n");
  302. goto out_err;
  303. }
  304. master->bus_num = pdata->bus_num;
  305. master->num_chipselect = pdata->num_chipselect;
  306. master->transfer_one_message = bcm63xx_spi_transfer_one;
  307. master->mode_bits = MODEBITS;
  308. master->bits_per_word_mask = SPI_BPW_MASK(8);
  309. master->auto_runtime_pm = true;
  310. bs->msg_type_shift = pdata->msg_type_shift;
  311. bs->msg_ctl_width = pdata->msg_ctl_width;
  312. bs->tx_io = (u8 *)(bs->regs + bcm63xx_spireg(SPI_MSG_DATA));
  313. bs->rx_io = (const u8 *)(bs->regs + bcm63xx_spireg(SPI_RX_DATA));
  314. switch (bs->msg_ctl_width) {
  315. case 8:
  316. case 16:
  317. break;
  318. default:
  319. dev_err(dev, "unsupported MSG_CTL width: %d\n",
  320. bs->msg_ctl_width);
  321. goto out_err;
  322. }
  323. /* Initialize hardware */
  324. ret = clk_prepare_enable(bs->clk);
  325. if (ret)
  326. goto out_err;
  327. bcm_spi_writeb(bs, SPI_INTR_CLEAR_ALL, SPI_INT_STATUS);
  328. /* register and we are done */
  329. ret = devm_spi_register_master(dev, master);
  330. if (ret) {
  331. dev_err(dev, "spi register failed\n");
  332. goto out_clk_disable;
  333. }
  334. dev_info(dev, "at 0x%08x (irq %d, FIFOs size %d)\n",
  335. r->start, irq, bs->fifo_size);
  336. return 0;
  337. out_clk_disable:
  338. clk_disable_unprepare(clk);
  339. out_err:
  340. spi_master_put(master);
  341. return ret;
  342. }
  343. static int bcm63xx_spi_remove(struct platform_device *pdev)
  344. {
  345. struct spi_master *master = platform_get_drvdata(pdev);
  346. struct bcm63xx_spi *bs = spi_master_get_devdata(master);
  347. /* reset spi block */
  348. bcm_spi_writeb(bs, 0, SPI_INT_MASK);
  349. /* HW shutdown */
  350. clk_disable_unprepare(bs->clk);
  351. return 0;
  352. }
  353. #ifdef CONFIG_PM_SLEEP
  354. static int bcm63xx_spi_suspend(struct device *dev)
  355. {
  356. struct spi_master *master = dev_get_drvdata(dev);
  357. struct bcm63xx_spi *bs = spi_master_get_devdata(master);
  358. spi_master_suspend(master);
  359. clk_disable_unprepare(bs->clk);
  360. return 0;
  361. }
  362. static int bcm63xx_spi_resume(struct device *dev)
  363. {
  364. struct spi_master *master = dev_get_drvdata(dev);
  365. struct bcm63xx_spi *bs = spi_master_get_devdata(master);
  366. int ret;
  367. ret = clk_prepare_enable(bs->clk);
  368. if (ret)
  369. return ret;
  370. spi_master_resume(master);
  371. return 0;
  372. }
  373. #endif
  374. static const struct dev_pm_ops bcm63xx_spi_pm_ops = {
  375. SET_SYSTEM_SLEEP_PM_OPS(bcm63xx_spi_suspend, bcm63xx_spi_resume)
  376. };
  377. static struct platform_driver bcm63xx_spi_driver = {
  378. .driver = {
  379. .name = "bcm63xx-spi",
  380. .pm = &bcm63xx_spi_pm_ops,
  381. },
  382. .probe = bcm63xx_spi_probe,
  383. .remove = bcm63xx_spi_remove,
  384. };
  385. module_platform_driver(bcm63xx_spi_driver);
  386. MODULE_ALIAS("platform:bcm63xx_spi");
  387. MODULE_AUTHOR("Florian Fainelli <florian@openwrt.org>");
  388. MODULE_AUTHOR("Tanguy Bouzeloc <tanguy.bouzeloc@efixo.com>");
  389. MODULE_DESCRIPTION("Broadcom BCM63xx SPI Controller driver");
  390. MODULE_LICENSE("GPL");