pinctrl-amd.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869
  1. /*
  2. * GPIO driver for AMD
  3. *
  4. * Copyright (c) 2014,2015 AMD Corporation.
  5. * Authors: Ken Xue <Ken.Xue@amd.com>
  6. * Wu, Jeff <Jeff.Wu@amd.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms and conditions of the GNU General Public License,
  10. * version 2, as published by the Free Software Foundation.
  11. */
  12. #include <linux/err.h>
  13. #include <linux/bug.h>
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/spinlock.h>
  17. #include <linux/compiler.h>
  18. #include <linux/types.h>
  19. #include <linux/errno.h>
  20. #include <linux/log2.h>
  21. #include <linux/io.h>
  22. #include <linux/gpio.h>
  23. #include <linux/slab.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/mutex.h>
  26. #include <linux/acpi.h>
  27. #include <linux/seq_file.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/list.h>
  30. #include <linux/bitops.h>
  31. #include <linux/pinctrl/pinconf.h>
  32. #include <linux/pinctrl/pinconf-generic.h>
  33. #include "pinctrl-utils.h"
  34. #include "pinctrl-amd.h"
  35. static inline struct amd_gpio *to_amd_gpio(struct gpio_chip *gc)
  36. {
  37. return container_of(gc, struct amd_gpio, gc);
  38. }
  39. static int amd_gpio_direction_input(struct gpio_chip *gc, unsigned offset)
  40. {
  41. unsigned long flags;
  42. u32 pin_reg;
  43. struct amd_gpio *gpio_dev = to_amd_gpio(gc);
  44. spin_lock_irqsave(&gpio_dev->lock, flags);
  45. pin_reg = readl(gpio_dev->base + offset * 4);
  46. /*
  47. * Suppose BIOS or Bootloader sets specific debounce for the
  48. * GPIO. if not, set debounce to be 2.75ms and remove glitch.
  49. */
  50. if ((pin_reg & DB_TMR_OUT_MASK) == 0) {
  51. pin_reg |= 0xf;
  52. pin_reg |= BIT(DB_TMR_OUT_UNIT_OFF);
  53. pin_reg |= DB_TYPE_REMOVE_GLITCH << DB_CNTRL_OFF;
  54. pin_reg &= ~BIT(DB_TMR_LARGE_OFF);
  55. }
  56. pin_reg &= ~BIT(OUTPUT_ENABLE_OFF);
  57. writel(pin_reg, gpio_dev->base + offset * 4);
  58. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  59. return 0;
  60. }
  61. static int amd_gpio_direction_output(struct gpio_chip *gc, unsigned offset,
  62. int value)
  63. {
  64. u32 pin_reg;
  65. unsigned long flags;
  66. struct amd_gpio *gpio_dev = to_amd_gpio(gc);
  67. spin_lock_irqsave(&gpio_dev->lock, flags);
  68. pin_reg = readl(gpio_dev->base + offset * 4);
  69. pin_reg |= BIT(OUTPUT_ENABLE_OFF);
  70. if (value)
  71. pin_reg |= BIT(OUTPUT_VALUE_OFF);
  72. else
  73. pin_reg &= ~BIT(OUTPUT_VALUE_OFF);
  74. writel(pin_reg, gpio_dev->base + offset * 4);
  75. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  76. return 0;
  77. }
  78. static int amd_gpio_get_value(struct gpio_chip *gc, unsigned offset)
  79. {
  80. u32 pin_reg;
  81. unsigned long flags;
  82. struct amd_gpio *gpio_dev = to_amd_gpio(gc);
  83. spin_lock_irqsave(&gpio_dev->lock, flags);
  84. pin_reg = readl(gpio_dev->base + offset * 4);
  85. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  86. return !!(pin_reg & BIT(PIN_STS_OFF));
  87. }
  88. static void amd_gpio_set_value(struct gpio_chip *gc, unsigned offset, int value)
  89. {
  90. u32 pin_reg;
  91. unsigned long flags;
  92. struct amd_gpio *gpio_dev = to_amd_gpio(gc);
  93. spin_lock_irqsave(&gpio_dev->lock, flags);
  94. pin_reg = readl(gpio_dev->base + offset * 4);
  95. if (value)
  96. pin_reg |= BIT(OUTPUT_VALUE_OFF);
  97. else
  98. pin_reg &= ~BIT(OUTPUT_VALUE_OFF);
  99. writel(pin_reg, gpio_dev->base + offset * 4);
  100. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  101. }
  102. static int amd_gpio_set_debounce(struct gpio_chip *gc, unsigned offset,
  103. unsigned debounce)
  104. {
  105. u32 time;
  106. u32 pin_reg;
  107. int ret = 0;
  108. unsigned long flags;
  109. struct amd_gpio *gpio_dev = to_amd_gpio(gc);
  110. spin_lock_irqsave(&gpio_dev->lock, flags);
  111. pin_reg = readl(gpio_dev->base + offset * 4);
  112. if (debounce) {
  113. pin_reg |= DB_TYPE_REMOVE_GLITCH << DB_CNTRL_OFF;
  114. pin_reg &= ~DB_TMR_OUT_MASK;
  115. /*
  116. Debounce Debounce Timer Max
  117. TmrLarge TmrOutUnit Unit Debounce
  118. Time
  119. 0 0 61 usec (2 RtcClk) 976 usec
  120. 0 1 244 usec (8 RtcClk) 3.9 msec
  121. 1 0 15.6 msec (512 RtcClk) 250 msec
  122. 1 1 62.5 msec (2048 RtcClk) 1 sec
  123. */
  124. if (debounce < 61) {
  125. pin_reg |= 1;
  126. pin_reg &= ~BIT(DB_TMR_OUT_UNIT_OFF);
  127. pin_reg &= ~BIT(DB_TMR_LARGE_OFF);
  128. } else if (debounce < 976) {
  129. time = debounce / 61;
  130. pin_reg |= time & DB_TMR_OUT_MASK;
  131. pin_reg &= ~BIT(DB_TMR_OUT_UNIT_OFF);
  132. pin_reg &= ~BIT(DB_TMR_LARGE_OFF);
  133. } else if (debounce < 3900) {
  134. time = debounce / 244;
  135. pin_reg |= time & DB_TMR_OUT_MASK;
  136. pin_reg |= BIT(DB_TMR_OUT_UNIT_OFF);
  137. pin_reg &= ~BIT(DB_TMR_LARGE_OFF);
  138. } else if (debounce < 250000) {
  139. time = debounce / 15600;
  140. pin_reg |= time & DB_TMR_OUT_MASK;
  141. pin_reg &= ~BIT(DB_TMR_OUT_UNIT_OFF);
  142. pin_reg |= BIT(DB_TMR_LARGE_OFF);
  143. } else if (debounce < 1000000) {
  144. time = debounce / 62500;
  145. pin_reg |= time & DB_TMR_OUT_MASK;
  146. pin_reg |= BIT(DB_TMR_OUT_UNIT_OFF);
  147. pin_reg |= BIT(DB_TMR_LARGE_OFF);
  148. } else {
  149. pin_reg &= ~DB_CNTRl_MASK;
  150. ret = -EINVAL;
  151. }
  152. } else {
  153. pin_reg &= ~BIT(DB_TMR_OUT_UNIT_OFF);
  154. pin_reg &= ~BIT(DB_TMR_LARGE_OFF);
  155. pin_reg &= ~DB_TMR_OUT_MASK;
  156. pin_reg &= ~DB_CNTRl_MASK;
  157. }
  158. writel(pin_reg, gpio_dev->base + offset * 4);
  159. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  160. return ret;
  161. }
  162. #ifdef CONFIG_DEBUG_FS
  163. static void amd_gpio_dbg_show(struct seq_file *s, struct gpio_chip *gc)
  164. {
  165. u32 pin_reg;
  166. unsigned long flags;
  167. unsigned int bank, i, pin_num;
  168. struct amd_gpio *gpio_dev = to_amd_gpio(gc);
  169. char *level_trig;
  170. char *active_level;
  171. char *interrupt_enable;
  172. char *interrupt_mask;
  173. char *wake_cntrl0;
  174. char *wake_cntrl1;
  175. char *wake_cntrl2;
  176. char *pin_sts;
  177. char *pull_up_sel;
  178. char *pull_up_enable;
  179. char *pull_down_enable;
  180. char *output_value;
  181. char *output_enable;
  182. for (bank = 0; bank < AMD_GPIO_TOTAL_BANKS; bank++) {
  183. seq_printf(s, "GPIO bank%d\t", bank);
  184. switch (bank) {
  185. case 0:
  186. i = 0;
  187. pin_num = AMD_GPIO_PINS_BANK0;
  188. break;
  189. case 1:
  190. i = 64;
  191. pin_num = AMD_GPIO_PINS_BANK1 + i;
  192. break;
  193. case 2:
  194. i = 128;
  195. pin_num = AMD_GPIO_PINS_BANK2 + i;
  196. break;
  197. }
  198. for (; i < pin_num; i++) {
  199. seq_printf(s, "pin%d\t", i);
  200. spin_lock_irqsave(&gpio_dev->lock, flags);
  201. pin_reg = readl(gpio_dev->base + i * 4);
  202. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  203. if (pin_reg & BIT(INTERRUPT_ENABLE_OFF)) {
  204. interrupt_enable = "interrupt is enabled|";
  205. if (!(pin_reg & BIT(ACTIVE_LEVEL_OFF))
  206. && !(pin_reg & BIT(ACTIVE_LEVEL_OFF+1)))
  207. active_level = "Active low|";
  208. else if (pin_reg & BIT(ACTIVE_LEVEL_OFF)
  209. && !(pin_reg & BIT(ACTIVE_LEVEL_OFF+1)))
  210. active_level = "Active high|";
  211. else if (!(pin_reg & BIT(ACTIVE_LEVEL_OFF))
  212. && pin_reg & BIT(ACTIVE_LEVEL_OFF+1))
  213. active_level = "Active on both|";
  214. else
  215. active_level = "Unknow Active level|";
  216. if (pin_reg & BIT(LEVEL_TRIG_OFF))
  217. level_trig = "Level trigger|";
  218. else
  219. level_trig = "Edge trigger|";
  220. } else {
  221. interrupt_enable =
  222. "interrupt is disabled|";
  223. active_level = " ";
  224. level_trig = " ";
  225. }
  226. if (pin_reg & BIT(INTERRUPT_MASK_OFF))
  227. interrupt_mask =
  228. "interrupt is unmasked|";
  229. else
  230. interrupt_mask =
  231. "interrupt is masked|";
  232. if (pin_reg & BIT(WAKE_CNTRL_OFF))
  233. wake_cntrl0 = "enable wakeup in S0i3 state|";
  234. else
  235. wake_cntrl0 = "disable wakeup in S0i3 state|";
  236. if (pin_reg & BIT(WAKE_CNTRL_OFF))
  237. wake_cntrl1 = "enable wakeup in S3 state|";
  238. else
  239. wake_cntrl1 = "disable wakeup in S3 state|";
  240. if (pin_reg & BIT(WAKE_CNTRL_OFF))
  241. wake_cntrl2 = "enable wakeup in S4/S5 state|";
  242. else
  243. wake_cntrl2 = "disable wakeup in S4/S5 state|";
  244. if (pin_reg & BIT(PULL_UP_ENABLE_OFF)) {
  245. pull_up_enable = "pull-up is enabled|";
  246. if (pin_reg & BIT(PULL_UP_SEL_OFF))
  247. pull_up_sel = "8k pull-up|";
  248. else
  249. pull_up_sel = "4k pull-up|";
  250. } else {
  251. pull_up_enable = "pull-up is disabled|";
  252. pull_up_sel = " ";
  253. }
  254. if (pin_reg & BIT(PULL_DOWN_ENABLE_OFF))
  255. pull_down_enable = "pull-down is enabled|";
  256. else
  257. pull_down_enable = "Pull-down is disabled|";
  258. if (pin_reg & BIT(OUTPUT_ENABLE_OFF)) {
  259. pin_sts = " ";
  260. output_enable = "output is enabled|";
  261. if (pin_reg & BIT(OUTPUT_VALUE_OFF))
  262. output_value = "output is high|";
  263. else
  264. output_value = "output is low|";
  265. } else {
  266. output_enable = "output is disabled|";
  267. output_value = " ";
  268. if (pin_reg & BIT(PIN_STS_OFF))
  269. pin_sts = "input is high|";
  270. else
  271. pin_sts = "input is low|";
  272. }
  273. seq_printf(s, "%s %s %s %s %s %s\n"
  274. " %s %s %s %s %s %s %s 0x%x\n",
  275. level_trig, active_level, interrupt_enable,
  276. interrupt_mask, wake_cntrl0, wake_cntrl1,
  277. wake_cntrl2, pin_sts, pull_up_sel,
  278. pull_up_enable, pull_down_enable,
  279. output_value, output_enable, pin_reg);
  280. }
  281. }
  282. }
  283. #else
  284. #define amd_gpio_dbg_show NULL
  285. #endif
  286. static void amd_gpio_irq_enable(struct irq_data *d)
  287. {
  288. u32 pin_reg;
  289. unsigned long flags;
  290. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  291. struct amd_gpio *gpio_dev = to_amd_gpio(gc);
  292. spin_lock_irqsave(&gpio_dev->lock, flags);
  293. pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
  294. /*
  295. Suppose BIOS or Bootloader sets specific debounce for the
  296. GPIO. if not, set debounce to be 2.75ms.
  297. */
  298. if ((pin_reg & DB_TMR_OUT_MASK) == 0) {
  299. pin_reg |= 0xf;
  300. pin_reg |= BIT(DB_TMR_OUT_UNIT_OFF);
  301. pin_reg &= ~BIT(DB_TMR_LARGE_OFF);
  302. }
  303. pin_reg |= BIT(INTERRUPT_ENABLE_OFF);
  304. pin_reg |= BIT(INTERRUPT_MASK_OFF);
  305. writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
  306. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  307. }
  308. static void amd_gpio_irq_disable(struct irq_data *d)
  309. {
  310. u32 pin_reg;
  311. unsigned long flags;
  312. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  313. struct amd_gpio *gpio_dev = to_amd_gpio(gc);
  314. spin_lock_irqsave(&gpio_dev->lock, flags);
  315. pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
  316. pin_reg &= ~BIT(INTERRUPT_ENABLE_OFF);
  317. pin_reg &= ~BIT(INTERRUPT_MASK_OFF);
  318. writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
  319. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  320. }
  321. static void amd_gpio_irq_mask(struct irq_data *d)
  322. {
  323. u32 pin_reg;
  324. unsigned long flags;
  325. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  326. struct amd_gpio *gpio_dev = to_amd_gpio(gc);
  327. spin_lock_irqsave(&gpio_dev->lock, flags);
  328. pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
  329. pin_reg &= ~BIT(INTERRUPT_MASK_OFF);
  330. writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
  331. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  332. }
  333. static void amd_gpio_irq_unmask(struct irq_data *d)
  334. {
  335. u32 pin_reg;
  336. unsigned long flags;
  337. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  338. struct amd_gpio *gpio_dev = to_amd_gpio(gc);
  339. spin_lock_irqsave(&gpio_dev->lock, flags);
  340. pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
  341. pin_reg |= BIT(INTERRUPT_MASK_OFF);
  342. writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
  343. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  344. }
  345. static void amd_gpio_irq_eoi(struct irq_data *d)
  346. {
  347. u32 reg;
  348. unsigned long flags;
  349. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  350. struct amd_gpio *gpio_dev = to_amd_gpio(gc);
  351. spin_lock_irqsave(&gpio_dev->lock, flags);
  352. reg = readl(gpio_dev->base + WAKE_INT_MASTER_REG);
  353. reg |= EOI_MASK;
  354. writel(reg, gpio_dev->base + WAKE_INT_MASTER_REG);
  355. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  356. }
  357. static int amd_gpio_irq_set_type(struct irq_data *d, unsigned int type)
  358. {
  359. int ret = 0;
  360. u32 pin_reg;
  361. unsigned long flags;
  362. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  363. struct amd_gpio *gpio_dev = to_amd_gpio(gc);
  364. spin_lock_irqsave(&gpio_dev->lock, flags);
  365. pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
  366. switch (type & IRQ_TYPE_SENSE_MASK) {
  367. case IRQ_TYPE_EDGE_RISING:
  368. pin_reg &= ~BIT(LEVEL_TRIG_OFF);
  369. pin_reg &= ~(ACTIVE_LEVEL_MASK << ACTIVE_LEVEL_OFF);
  370. pin_reg |= ACTIVE_HIGH << ACTIVE_LEVEL_OFF;
  371. pin_reg |= DB_TYPE_REMOVE_GLITCH << DB_CNTRL_OFF;
  372. irq_set_handler_locked(d, handle_edge_irq);
  373. break;
  374. case IRQ_TYPE_EDGE_FALLING:
  375. pin_reg &= ~BIT(LEVEL_TRIG_OFF);
  376. pin_reg &= ~(ACTIVE_LEVEL_MASK << ACTIVE_LEVEL_OFF);
  377. pin_reg |= ACTIVE_LOW << ACTIVE_LEVEL_OFF;
  378. pin_reg |= DB_TYPE_REMOVE_GLITCH << DB_CNTRL_OFF;
  379. irq_set_handler_locked(d, handle_edge_irq);
  380. break;
  381. case IRQ_TYPE_EDGE_BOTH:
  382. pin_reg &= ~BIT(LEVEL_TRIG_OFF);
  383. pin_reg &= ~(ACTIVE_LEVEL_MASK << ACTIVE_LEVEL_OFF);
  384. pin_reg |= BOTH_EADGE << ACTIVE_LEVEL_OFF;
  385. pin_reg |= DB_TYPE_REMOVE_GLITCH << DB_CNTRL_OFF;
  386. irq_set_handler_locked(d, handle_edge_irq);
  387. break;
  388. case IRQ_TYPE_LEVEL_HIGH:
  389. pin_reg |= LEVEL_TRIGGER << LEVEL_TRIG_OFF;
  390. pin_reg &= ~(ACTIVE_LEVEL_MASK << ACTIVE_LEVEL_OFF);
  391. pin_reg |= ACTIVE_HIGH << ACTIVE_LEVEL_OFF;
  392. pin_reg &= ~(DB_CNTRl_MASK << DB_CNTRL_OFF);
  393. pin_reg |= DB_TYPE_PRESERVE_LOW_GLITCH << DB_CNTRL_OFF;
  394. irq_set_handler_locked(d, handle_level_irq);
  395. break;
  396. case IRQ_TYPE_LEVEL_LOW:
  397. pin_reg |= LEVEL_TRIGGER << LEVEL_TRIG_OFF;
  398. pin_reg &= ~(ACTIVE_LEVEL_MASK << ACTIVE_LEVEL_OFF);
  399. pin_reg |= ACTIVE_LOW << ACTIVE_LEVEL_OFF;
  400. pin_reg &= ~(DB_CNTRl_MASK << DB_CNTRL_OFF);
  401. pin_reg |= DB_TYPE_PRESERVE_HIGH_GLITCH << DB_CNTRL_OFF;
  402. irq_set_handler_locked(d, handle_level_irq);
  403. break;
  404. case IRQ_TYPE_NONE:
  405. break;
  406. default:
  407. dev_err(&gpio_dev->pdev->dev, "Invalid type value\n");
  408. ret = -EINVAL;
  409. }
  410. pin_reg |= CLR_INTR_STAT << INTERRUPT_STS_OFF;
  411. writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
  412. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  413. return ret;
  414. }
  415. static void amd_irq_ack(struct irq_data *d)
  416. {
  417. /*
  418. * based on HW design,there is no need to ack HW
  419. * before handle current irq. But this routine is
  420. * necessary for handle_edge_irq
  421. */
  422. }
  423. static struct irq_chip amd_gpio_irqchip = {
  424. .name = "amd_gpio",
  425. .irq_ack = amd_irq_ack,
  426. .irq_enable = amd_gpio_irq_enable,
  427. .irq_disable = amd_gpio_irq_disable,
  428. .irq_mask = amd_gpio_irq_mask,
  429. .irq_unmask = amd_gpio_irq_unmask,
  430. .irq_eoi = amd_gpio_irq_eoi,
  431. .irq_set_type = amd_gpio_irq_set_type,
  432. };
  433. static void amd_gpio_irq_handler(struct irq_desc *desc)
  434. {
  435. u32 i;
  436. u32 off;
  437. u32 reg;
  438. u32 pin_reg;
  439. u64 reg64;
  440. int handled = 0;
  441. unsigned int irq;
  442. unsigned long flags;
  443. struct irq_chip *chip = irq_desc_get_chip(desc);
  444. struct gpio_chip *gc = irq_desc_get_handler_data(desc);
  445. struct amd_gpio *gpio_dev = to_amd_gpio(gc);
  446. chained_irq_enter(chip, desc);
  447. /*enable GPIO interrupt again*/
  448. spin_lock_irqsave(&gpio_dev->lock, flags);
  449. reg = readl(gpio_dev->base + WAKE_INT_STATUS_REG1);
  450. reg64 = reg;
  451. reg64 = reg64 << 32;
  452. reg = readl(gpio_dev->base + WAKE_INT_STATUS_REG0);
  453. reg64 |= reg;
  454. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  455. /*
  456. * first 46 bits indicates interrupt status.
  457. * one bit represents four interrupt sources.
  458. */
  459. for (off = 0; off < 46 ; off++) {
  460. if (reg64 & BIT(off)) {
  461. for (i = 0; i < 4; i++) {
  462. pin_reg = readl(gpio_dev->base +
  463. (off * 4 + i) * 4);
  464. if ((pin_reg & BIT(INTERRUPT_STS_OFF)) ||
  465. (pin_reg & BIT(WAKE_STS_OFF))) {
  466. irq = irq_find_mapping(gc->irqdomain,
  467. off * 4 + i);
  468. generic_handle_irq(irq);
  469. writel(pin_reg,
  470. gpio_dev->base
  471. + (off * 4 + i) * 4);
  472. handled++;
  473. }
  474. }
  475. }
  476. }
  477. if (handled == 0)
  478. handle_bad_irq(desc);
  479. spin_lock_irqsave(&gpio_dev->lock, flags);
  480. reg = readl(gpio_dev->base + WAKE_INT_MASTER_REG);
  481. reg |= EOI_MASK;
  482. writel(reg, gpio_dev->base + WAKE_INT_MASTER_REG);
  483. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  484. chained_irq_exit(chip, desc);
  485. }
  486. static int amd_get_groups_count(struct pinctrl_dev *pctldev)
  487. {
  488. struct amd_gpio *gpio_dev = pinctrl_dev_get_drvdata(pctldev);
  489. return gpio_dev->ngroups;
  490. }
  491. static const char *amd_get_group_name(struct pinctrl_dev *pctldev,
  492. unsigned group)
  493. {
  494. struct amd_gpio *gpio_dev = pinctrl_dev_get_drvdata(pctldev);
  495. return gpio_dev->groups[group].name;
  496. }
  497. static int amd_get_group_pins(struct pinctrl_dev *pctldev,
  498. unsigned group,
  499. const unsigned **pins,
  500. unsigned *num_pins)
  501. {
  502. struct amd_gpio *gpio_dev = pinctrl_dev_get_drvdata(pctldev);
  503. *pins = gpio_dev->groups[group].pins;
  504. *num_pins = gpio_dev->groups[group].npins;
  505. return 0;
  506. }
  507. static const struct pinctrl_ops amd_pinctrl_ops = {
  508. .get_groups_count = amd_get_groups_count,
  509. .get_group_name = amd_get_group_name,
  510. .get_group_pins = amd_get_group_pins,
  511. #ifdef CONFIG_OF
  512. .dt_node_to_map = pinconf_generic_dt_node_to_map_group,
  513. .dt_free_map = pinctrl_utils_dt_free_map,
  514. #endif
  515. };
  516. static int amd_pinconf_get(struct pinctrl_dev *pctldev,
  517. unsigned int pin,
  518. unsigned long *config)
  519. {
  520. u32 pin_reg;
  521. unsigned arg;
  522. unsigned long flags;
  523. struct amd_gpio *gpio_dev = pinctrl_dev_get_drvdata(pctldev);
  524. enum pin_config_param param = pinconf_to_config_param(*config);
  525. spin_lock_irqsave(&gpio_dev->lock, flags);
  526. pin_reg = readl(gpio_dev->base + pin*4);
  527. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  528. switch (param) {
  529. case PIN_CONFIG_INPUT_DEBOUNCE:
  530. arg = pin_reg & DB_TMR_OUT_MASK;
  531. break;
  532. case PIN_CONFIG_BIAS_PULL_DOWN:
  533. arg = (pin_reg >> PULL_DOWN_ENABLE_OFF) & BIT(0);
  534. break;
  535. case PIN_CONFIG_BIAS_PULL_UP:
  536. arg = (pin_reg >> PULL_UP_SEL_OFF) & (BIT(0) | BIT(1));
  537. break;
  538. case PIN_CONFIG_DRIVE_STRENGTH:
  539. arg = (pin_reg >> DRV_STRENGTH_SEL_OFF) & DRV_STRENGTH_SEL_MASK;
  540. break;
  541. default:
  542. dev_err(&gpio_dev->pdev->dev, "Invalid config param %04x\n",
  543. param);
  544. return -ENOTSUPP;
  545. }
  546. *config = pinconf_to_config_packed(param, arg);
  547. return 0;
  548. }
  549. static int amd_pinconf_set(struct pinctrl_dev *pctldev, unsigned int pin,
  550. unsigned long *configs, unsigned num_configs)
  551. {
  552. int i;
  553. u32 arg;
  554. int ret = 0;
  555. u32 pin_reg;
  556. unsigned long flags;
  557. enum pin_config_param param;
  558. struct amd_gpio *gpio_dev = pinctrl_dev_get_drvdata(pctldev);
  559. spin_lock_irqsave(&gpio_dev->lock, flags);
  560. for (i = 0; i < num_configs; i++) {
  561. param = pinconf_to_config_param(configs[i]);
  562. arg = pinconf_to_config_argument(configs[i]);
  563. pin_reg = readl(gpio_dev->base + pin*4);
  564. switch (param) {
  565. case PIN_CONFIG_INPUT_DEBOUNCE:
  566. pin_reg &= ~DB_TMR_OUT_MASK;
  567. pin_reg |= arg & DB_TMR_OUT_MASK;
  568. break;
  569. case PIN_CONFIG_BIAS_PULL_DOWN:
  570. pin_reg &= ~BIT(PULL_DOWN_ENABLE_OFF);
  571. pin_reg |= (arg & BIT(0)) << PULL_DOWN_ENABLE_OFF;
  572. break;
  573. case PIN_CONFIG_BIAS_PULL_UP:
  574. pin_reg &= ~BIT(PULL_UP_SEL_OFF);
  575. pin_reg |= (arg & BIT(0)) << PULL_UP_SEL_OFF;
  576. pin_reg &= ~BIT(PULL_UP_ENABLE_OFF);
  577. pin_reg |= ((arg>>1) & BIT(0)) << PULL_UP_ENABLE_OFF;
  578. break;
  579. case PIN_CONFIG_DRIVE_STRENGTH:
  580. pin_reg &= ~(DRV_STRENGTH_SEL_MASK
  581. << DRV_STRENGTH_SEL_OFF);
  582. pin_reg |= (arg & DRV_STRENGTH_SEL_MASK)
  583. << DRV_STRENGTH_SEL_OFF;
  584. break;
  585. default:
  586. dev_err(&gpio_dev->pdev->dev,
  587. "Invalid config param %04x\n", param);
  588. ret = -ENOTSUPP;
  589. }
  590. writel(pin_reg, gpio_dev->base + pin*4);
  591. }
  592. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  593. return ret;
  594. }
  595. static int amd_pinconf_group_get(struct pinctrl_dev *pctldev,
  596. unsigned int group,
  597. unsigned long *config)
  598. {
  599. const unsigned *pins;
  600. unsigned npins;
  601. int ret;
  602. ret = amd_get_group_pins(pctldev, group, &pins, &npins);
  603. if (ret)
  604. return ret;
  605. if (amd_pinconf_get(pctldev, pins[0], config))
  606. return -ENOTSUPP;
  607. return 0;
  608. }
  609. static int amd_pinconf_group_set(struct pinctrl_dev *pctldev,
  610. unsigned group, unsigned long *configs,
  611. unsigned num_configs)
  612. {
  613. const unsigned *pins;
  614. unsigned npins;
  615. int i, ret;
  616. ret = amd_get_group_pins(pctldev, group, &pins, &npins);
  617. if (ret)
  618. return ret;
  619. for (i = 0; i < npins; i++) {
  620. if (amd_pinconf_set(pctldev, pins[i], configs, num_configs))
  621. return -ENOTSUPP;
  622. }
  623. return 0;
  624. }
  625. static const struct pinconf_ops amd_pinconf_ops = {
  626. .pin_config_get = amd_pinconf_get,
  627. .pin_config_set = amd_pinconf_set,
  628. .pin_config_group_get = amd_pinconf_group_get,
  629. .pin_config_group_set = amd_pinconf_group_set,
  630. };
  631. static struct pinctrl_desc amd_pinctrl_desc = {
  632. .pins = kerncz_pins,
  633. .npins = ARRAY_SIZE(kerncz_pins),
  634. .pctlops = &amd_pinctrl_ops,
  635. .confops = &amd_pinconf_ops,
  636. .owner = THIS_MODULE,
  637. };
  638. static int amd_gpio_probe(struct platform_device *pdev)
  639. {
  640. int ret = 0;
  641. int irq_base;
  642. struct resource *res;
  643. struct amd_gpio *gpio_dev;
  644. gpio_dev = devm_kzalloc(&pdev->dev,
  645. sizeof(struct amd_gpio), GFP_KERNEL);
  646. if (!gpio_dev)
  647. return -ENOMEM;
  648. spin_lock_init(&gpio_dev->lock);
  649. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  650. if (!res) {
  651. dev_err(&pdev->dev, "Failed to get gpio io resource.\n");
  652. return -EINVAL;
  653. }
  654. gpio_dev->base = devm_ioremap_nocache(&pdev->dev, res->start,
  655. resource_size(res));
  656. if (IS_ERR(gpio_dev->base))
  657. return PTR_ERR(gpio_dev->base);
  658. irq_base = platform_get_irq(pdev, 0);
  659. if (irq_base < 0) {
  660. dev_err(&pdev->dev, "Failed to get gpio IRQ.\n");
  661. return -EINVAL;
  662. }
  663. gpio_dev->pdev = pdev;
  664. gpio_dev->gc.direction_input = amd_gpio_direction_input;
  665. gpio_dev->gc.direction_output = amd_gpio_direction_output;
  666. gpio_dev->gc.get = amd_gpio_get_value;
  667. gpio_dev->gc.set = amd_gpio_set_value;
  668. gpio_dev->gc.set_debounce = amd_gpio_set_debounce;
  669. gpio_dev->gc.dbg_show = amd_gpio_dbg_show;
  670. gpio_dev->gc.base = 0;
  671. gpio_dev->gc.label = pdev->name;
  672. gpio_dev->gc.owner = THIS_MODULE;
  673. gpio_dev->gc.dev = &pdev->dev;
  674. gpio_dev->gc.ngpio = TOTAL_NUMBER_OF_PINS;
  675. #if defined(CONFIG_OF_GPIO)
  676. gpio_dev->gc.of_node = pdev->dev.of_node;
  677. #endif
  678. gpio_dev->groups = kerncz_groups;
  679. gpio_dev->ngroups = ARRAY_SIZE(kerncz_groups);
  680. amd_pinctrl_desc.name = dev_name(&pdev->dev);
  681. gpio_dev->pctrl = pinctrl_register(&amd_pinctrl_desc,
  682. &pdev->dev, gpio_dev);
  683. if (IS_ERR(gpio_dev->pctrl)) {
  684. dev_err(&pdev->dev, "Couldn't register pinctrl driver\n");
  685. return PTR_ERR(gpio_dev->pctrl);
  686. }
  687. ret = gpiochip_add(&gpio_dev->gc);
  688. if (ret)
  689. goto out1;
  690. ret = gpiochip_add_pin_range(&gpio_dev->gc, dev_name(&pdev->dev),
  691. 0, 0, TOTAL_NUMBER_OF_PINS);
  692. if (ret) {
  693. dev_err(&pdev->dev, "Failed to add pin range\n");
  694. goto out2;
  695. }
  696. ret = gpiochip_irqchip_add(&gpio_dev->gc,
  697. &amd_gpio_irqchip,
  698. 0,
  699. handle_simple_irq,
  700. IRQ_TYPE_NONE);
  701. if (ret) {
  702. dev_err(&pdev->dev, "could not add irqchip\n");
  703. ret = -ENODEV;
  704. goto out2;
  705. }
  706. gpiochip_set_chained_irqchip(&gpio_dev->gc,
  707. &amd_gpio_irqchip,
  708. irq_base,
  709. amd_gpio_irq_handler);
  710. platform_set_drvdata(pdev, gpio_dev);
  711. dev_dbg(&pdev->dev, "amd gpio driver loaded\n");
  712. return ret;
  713. out2:
  714. gpiochip_remove(&gpio_dev->gc);
  715. out1:
  716. pinctrl_unregister(gpio_dev->pctrl);
  717. return ret;
  718. }
  719. static int amd_gpio_remove(struct platform_device *pdev)
  720. {
  721. struct amd_gpio *gpio_dev;
  722. gpio_dev = platform_get_drvdata(pdev);
  723. gpiochip_remove(&gpio_dev->gc);
  724. pinctrl_unregister(gpio_dev->pctrl);
  725. return 0;
  726. }
  727. static const struct acpi_device_id amd_gpio_acpi_match[] = {
  728. { "AMD0030", 0 },
  729. { },
  730. };
  731. MODULE_DEVICE_TABLE(acpi, amd_gpio_acpi_match);
  732. static struct platform_driver amd_gpio_driver = {
  733. .driver = {
  734. .name = "amd_gpio",
  735. .acpi_match_table = ACPI_PTR(amd_gpio_acpi_match),
  736. },
  737. .probe = amd_gpio_probe,
  738. .remove = amd_gpio_remove,
  739. };
  740. module_platform_driver(amd_gpio_driver);
  741. MODULE_LICENSE("GPL v2");
  742. MODULE_AUTHOR("Ken Xue <Ken.Xue@amd.com>, Jeff Wu <Jeff.Wu@amd.com>");
  743. MODULE_DESCRIPTION("AMD GPIO pinctrl driver");