pme.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481
  1. /*
  2. * PCIe Native PME support
  3. *
  4. * Copyright (C) 2007 - 2009 Intel Corp
  5. * Copyright (C) 2007 - 2009 Shaohua Li <shaohua.li@intel.com>
  6. * Copyright (C) 2009 Rafael J. Wysocki <rjw@sisk.pl>, Novell Inc.
  7. *
  8. * This file is subject to the terms and conditions of the GNU General Public
  9. * License V2. See the file "COPYING" in the main directory of this archive
  10. * for more details.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/pci.h>
  14. #include <linux/kernel.h>
  15. #include <linux/errno.h>
  16. #include <linux/slab.h>
  17. #include <linux/init.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/device.h>
  20. #include <linux/pcieport_if.h>
  21. #include <linux/pm_runtime.h>
  22. #include "../pci.h"
  23. #include "portdrv.h"
  24. /*
  25. * If this switch is set, MSI will not be used for PCIe PME signaling. This
  26. * causes the PCIe port driver to use INTx interrupts only, but it turns out
  27. * that using MSI for PCIe PME signaling doesn't play well with PCIe PME-based
  28. * wake-up from system sleep states.
  29. */
  30. bool pcie_pme_msi_disabled;
  31. static int __init pcie_pme_setup(char *str)
  32. {
  33. if (!strncmp(str, "nomsi", 5))
  34. pcie_pme_msi_disabled = true;
  35. return 1;
  36. }
  37. __setup("pcie_pme=", pcie_pme_setup);
  38. enum pme_suspend_level {
  39. PME_SUSPEND_NONE = 0,
  40. PME_SUSPEND_WAKEUP,
  41. PME_SUSPEND_NOIRQ,
  42. };
  43. struct pcie_pme_service_data {
  44. spinlock_t lock;
  45. struct pcie_device *srv;
  46. struct work_struct work;
  47. enum pme_suspend_level suspend_level;
  48. };
  49. /**
  50. * pcie_pme_interrupt_enable - Enable/disable PCIe PME interrupt generation.
  51. * @dev: PCIe root port or event collector.
  52. * @enable: Enable or disable the interrupt.
  53. */
  54. void pcie_pme_interrupt_enable(struct pci_dev *dev, bool enable)
  55. {
  56. if (enable)
  57. pcie_capability_set_word(dev, PCI_EXP_RTCTL,
  58. PCI_EXP_RTCTL_PMEIE);
  59. else
  60. pcie_capability_clear_word(dev, PCI_EXP_RTCTL,
  61. PCI_EXP_RTCTL_PMEIE);
  62. }
  63. /**
  64. * pcie_pme_walk_bus - Scan a PCI bus for devices asserting PME#.
  65. * @bus: PCI bus to scan.
  66. *
  67. * Scan given PCI bus and all buses under it for devices asserting PME#.
  68. */
  69. static bool pcie_pme_walk_bus(struct pci_bus *bus)
  70. {
  71. struct pci_dev *dev;
  72. bool ret = false;
  73. list_for_each_entry(dev, &bus->devices, bus_list) {
  74. /* Skip PCIe devices in case we started from a root port. */
  75. if (!pci_is_pcie(dev) && pci_check_pme_status(dev)) {
  76. if (dev->pme_poll)
  77. dev->pme_poll = false;
  78. pci_wakeup_event(dev);
  79. pm_request_resume(&dev->dev);
  80. ret = true;
  81. }
  82. if (dev->subordinate && pcie_pme_walk_bus(dev->subordinate))
  83. ret = true;
  84. }
  85. return ret;
  86. }
  87. /**
  88. * pcie_pme_from_pci_bridge - Check if PCIe-PCI bridge generated a PME.
  89. * @bus: Secondary bus of the bridge.
  90. * @devfn: Device/function number to check.
  91. *
  92. * PME from PCI devices under a PCIe-PCI bridge may be converted to an in-band
  93. * PCIe PME message. In such that case the bridge should use the Requester ID
  94. * of device/function number 0 on its secondary bus.
  95. */
  96. static bool pcie_pme_from_pci_bridge(struct pci_bus *bus, u8 devfn)
  97. {
  98. struct pci_dev *dev;
  99. bool found = false;
  100. if (devfn)
  101. return false;
  102. dev = pci_dev_get(bus->self);
  103. if (!dev)
  104. return false;
  105. if (pci_is_pcie(dev) && pci_pcie_type(dev) == PCI_EXP_TYPE_PCI_BRIDGE) {
  106. down_read(&pci_bus_sem);
  107. if (pcie_pme_walk_bus(bus))
  108. found = true;
  109. up_read(&pci_bus_sem);
  110. }
  111. pci_dev_put(dev);
  112. return found;
  113. }
  114. /**
  115. * pcie_pme_handle_request - Find device that generated PME and handle it.
  116. * @port: Root port or event collector that generated the PME interrupt.
  117. * @req_id: PCIe Requester ID of the device that generated the PME.
  118. */
  119. static void pcie_pme_handle_request(struct pci_dev *port, u16 req_id)
  120. {
  121. u8 busnr = req_id >> 8, devfn = req_id & 0xff;
  122. struct pci_bus *bus;
  123. struct pci_dev *dev;
  124. bool found = false;
  125. /* First, check if the PME is from the root port itself. */
  126. if (port->devfn == devfn && port->bus->number == busnr) {
  127. if (port->pme_poll)
  128. port->pme_poll = false;
  129. if (pci_check_pme_status(port)) {
  130. pm_request_resume(&port->dev);
  131. found = true;
  132. } else {
  133. /*
  134. * Apparently, the root port generated the PME on behalf
  135. * of a non-PCIe device downstream. If this is done by
  136. * a root port, the Requester ID field in its status
  137. * register may contain either the root port's, or the
  138. * source device's information (PCI Express Base
  139. * Specification, Rev. 2.0, Section 6.1.9).
  140. */
  141. down_read(&pci_bus_sem);
  142. found = pcie_pme_walk_bus(port->subordinate);
  143. up_read(&pci_bus_sem);
  144. }
  145. goto out;
  146. }
  147. /* Second, find the bus the source device is on. */
  148. bus = pci_find_bus(pci_domain_nr(port->bus), busnr);
  149. if (!bus)
  150. goto out;
  151. /* Next, check if the PME is from a PCIe-PCI bridge. */
  152. found = pcie_pme_from_pci_bridge(bus, devfn);
  153. if (found)
  154. goto out;
  155. /* Finally, try to find the PME source on the bus. */
  156. down_read(&pci_bus_sem);
  157. list_for_each_entry(dev, &bus->devices, bus_list) {
  158. pci_dev_get(dev);
  159. if (dev->devfn == devfn) {
  160. found = true;
  161. break;
  162. }
  163. pci_dev_put(dev);
  164. }
  165. up_read(&pci_bus_sem);
  166. if (found) {
  167. /* The device is there, but we have to check its PME status. */
  168. found = pci_check_pme_status(dev);
  169. if (found) {
  170. if (dev->pme_poll)
  171. dev->pme_poll = false;
  172. pci_wakeup_event(dev);
  173. pm_request_resume(&dev->dev);
  174. }
  175. pci_dev_put(dev);
  176. } else if (devfn) {
  177. /*
  178. * The device is not there, but we can still try to recover by
  179. * assuming that the PME was reported by a PCIe-PCI bridge that
  180. * used devfn different from zero.
  181. */
  182. dev_dbg(&port->dev, "PME interrupt generated for non-existent device %02x:%02x.%d\n",
  183. busnr, PCI_SLOT(devfn), PCI_FUNC(devfn));
  184. found = pcie_pme_from_pci_bridge(bus, 0);
  185. }
  186. out:
  187. if (!found)
  188. dev_dbg(&port->dev, "Spurious native PME interrupt!\n");
  189. }
  190. /**
  191. * pcie_pme_work_fn - Work handler for PCIe PME interrupt.
  192. * @work: Work structure giving access to service data.
  193. */
  194. static void pcie_pme_work_fn(struct work_struct *work)
  195. {
  196. struct pcie_pme_service_data *data =
  197. container_of(work, struct pcie_pme_service_data, work);
  198. struct pci_dev *port = data->srv->port;
  199. u32 rtsta;
  200. spin_lock_irq(&data->lock);
  201. for (;;) {
  202. if (data->suspend_level != PME_SUSPEND_NONE)
  203. break;
  204. pcie_capability_read_dword(port, PCI_EXP_RTSTA, &rtsta);
  205. if (rtsta & PCI_EXP_RTSTA_PME) {
  206. /*
  207. * Clear PME status of the port. If there are other
  208. * pending PMEs, the status will be set again.
  209. */
  210. pcie_clear_root_pme_status(port);
  211. spin_unlock_irq(&data->lock);
  212. pcie_pme_handle_request(port, rtsta & 0xffff);
  213. spin_lock_irq(&data->lock);
  214. continue;
  215. }
  216. /* No need to loop if there are no more PMEs pending. */
  217. if (!(rtsta & PCI_EXP_RTSTA_PENDING))
  218. break;
  219. spin_unlock_irq(&data->lock);
  220. cpu_relax();
  221. spin_lock_irq(&data->lock);
  222. }
  223. if (data->suspend_level == PME_SUSPEND_NONE)
  224. pcie_pme_interrupt_enable(port, true);
  225. spin_unlock_irq(&data->lock);
  226. }
  227. /**
  228. * pcie_pme_irq - Interrupt handler for PCIe root port PME interrupt.
  229. * @irq: Interrupt vector.
  230. * @context: Interrupt context pointer.
  231. */
  232. static irqreturn_t pcie_pme_irq(int irq, void *context)
  233. {
  234. struct pci_dev *port;
  235. struct pcie_pme_service_data *data;
  236. u32 rtsta;
  237. unsigned long flags;
  238. port = ((struct pcie_device *)context)->port;
  239. data = get_service_data((struct pcie_device *)context);
  240. spin_lock_irqsave(&data->lock, flags);
  241. pcie_capability_read_dword(port, PCI_EXP_RTSTA, &rtsta);
  242. if (!(rtsta & PCI_EXP_RTSTA_PME)) {
  243. spin_unlock_irqrestore(&data->lock, flags);
  244. return IRQ_NONE;
  245. }
  246. pcie_pme_interrupt_enable(port, false);
  247. spin_unlock_irqrestore(&data->lock, flags);
  248. /* We don't use pm_wq, because it's freezable. */
  249. schedule_work(&data->work);
  250. return IRQ_HANDLED;
  251. }
  252. /**
  253. * pcie_pme_set_native - Set the PME interrupt flag for given device.
  254. * @dev: PCI device to handle.
  255. * @ign: Ignored.
  256. */
  257. static int pcie_pme_set_native(struct pci_dev *dev, void *ign)
  258. {
  259. dev_info(&dev->dev, "Signaling PME through PCIe PME interrupt\n");
  260. device_set_run_wake(&dev->dev, true);
  261. dev->pme_interrupt = true;
  262. return 0;
  263. }
  264. /**
  265. * pcie_pme_mark_devices - Set the PME interrupt flag for devices below a port.
  266. * @port: PCIe root port or event collector to handle.
  267. *
  268. * For each device below given root port, including the port itself (or for each
  269. * root complex integrated endpoint if @port is a root complex event collector)
  270. * set the flag indicating that it can signal run-time wake-up events via PCIe
  271. * PME interrupts.
  272. */
  273. static void pcie_pme_mark_devices(struct pci_dev *port)
  274. {
  275. pcie_pme_set_native(port, NULL);
  276. if (port->subordinate) {
  277. pci_walk_bus(port->subordinate, pcie_pme_set_native, NULL);
  278. } else {
  279. struct pci_bus *bus = port->bus;
  280. struct pci_dev *dev;
  281. /* Check if this is a root port event collector. */
  282. if (pci_pcie_type(port) != PCI_EXP_TYPE_RC_EC || !bus)
  283. return;
  284. down_read(&pci_bus_sem);
  285. list_for_each_entry(dev, &bus->devices, bus_list)
  286. if (pci_is_pcie(dev)
  287. && pci_pcie_type(dev) == PCI_EXP_TYPE_RC_END)
  288. pcie_pme_set_native(dev, NULL);
  289. up_read(&pci_bus_sem);
  290. }
  291. }
  292. /**
  293. * pcie_pme_probe - Initialize PCIe PME service for given root port.
  294. * @srv: PCIe service to initialize.
  295. */
  296. static int pcie_pme_probe(struct pcie_device *srv)
  297. {
  298. struct pci_dev *port;
  299. struct pcie_pme_service_data *data;
  300. int ret;
  301. data = kzalloc(sizeof(*data), GFP_KERNEL);
  302. if (!data)
  303. return -ENOMEM;
  304. spin_lock_init(&data->lock);
  305. INIT_WORK(&data->work, pcie_pme_work_fn);
  306. data->srv = srv;
  307. set_service_data(srv, data);
  308. port = srv->port;
  309. pcie_pme_interrupt_enable(port, false);
  310. pcie_clear_root_pme_status(port);
  311. ret = request_irq(srv->irq, pcie_pme_irq, IRQF_SHARED, "PCIe PME", srv);
  312. if (ret) {
  313. kfree(data);
  314. } else {
  315. pcie_pme_mark_devices(port);
  316. pcie_pme_interrupt_enable(port, true);
  317. }
  318. return ret;
  319. }
  320. static bool pcie_pme_check_wakeup(struct pci_bus *bus)
  321. {
  322. struct pci_dev *dev;
  323. if (!bus)
  324. return false;
  325. list_for_each_entry(dev, &bus->devices, bus_list)
  326. if (device_may_wakeup(&dev->dev)
  327. || pcie_pme_check_wakeup(dev->subordinate))
  328. return true;
  329. return false;
  330. }
  331. /**
  332. * pcie_pme_suspend - Suspend PCIe PME service device.
  333. * @srv: PCIe service device to suspend.
  334. */
  335. static int pcie_pme_suspend(struct pcie_device *srv)
  336. {
  337. struct pcie_pme_service_data *data = get_service_data(srv);
  338. struct pci_dev *port = srv->port;
  339. bool wakeup;
  340. int ret;
  341. if (device_may_wakeup(&port->dev)) {
  342. wakeup = true;
  343. } else {
  344. down_read(&pci_bus_sem);
  345. wakeup = pcie_pme_check_wakeup(port->subordinate);
  346. up_read(&pci_bus_sem);
  347. }
  348. spin_lock_irq(&data->lock);
  349. if (wakeup) {
  350. ret = enable_irq_wake(srv->irq);
  351. data->suspend_level = PME_SUSPEND_WAKEUP;
  352. }
  353. if (!wakeup || ret) {
  354. struct pci_dev *port = srv->port;
  355. pcie_pme_interrupt_enable(port, false);
  356. pcie_clear_root_pme_status(port);
  357. data->suspend_level = PME_SUSPEND_NOIRQ;
  358. }
  359. spin_unlock_irq(&data->lock);
  360. synchronize_irq(srv->irq);
  361. return 0;
  362. }
  363. /**
  364. * pcie_pme_resume - Resume PCIe PME service device.
  365. * @srv - PCIe service device to resume.
  366. */
  367. static int pcie_pme_resume(struct pcie_device *srv)
  368. {
  369. struct pcie_pme_service_data *data = get_service_data(srv);
  370. spin_lock_irq(&data->lock);
  371. if (data->suspend_level == PME_SUSPEND_NOIRQ) {
  372. struct pci_dev *port = srv->port;
  373. pcie_clear_root_pme_status(port);
  374. pcie_pme_interrupt_enable(port, true);
  375. } else {
  376. disable_irq_wake(srv->irq);
  377. }
  378. data->suspend_level = PME_SUSPEND_NONE;
  379. spin_unlock_irq(&data->lock);
  380. return 0;
  381. }
  382. /**
  383. * pcie_pme_remove - Prepare PCIe PME service device for removal.
  384. * @srv - PCIe service device to remove.
  385. */
  386. static void pcie_pme_remove(struct pcie_device *srv)
  387. {
  388. pcie_pme_suspend(srv);
  389. free_irq(srv->irq, srv);
  390. kfree(get_service_data(srv));
  391. }
  392. static struct pcie_port_service_driver pcie_pme_driver = {
  393. .name = "pcie_pme",
  394. .port_type = PCI_EXP_TYPE_ROOT_PORT,
  395. .service = PCIE_PORT_SERVICE_PME,
  396. .probe = pcie_pme_probe,
  397. .suspend = pcie_pme_suspend,
  398. .resume = pcie_pme_resume,
  399. .remove = pcie_pme_remove,
  400. };
  401. /**
  402. * pcie_pme_service_init - Register the PCIe PME service driver.
  403. */
  404. static int __init pcie_pme_service_init(void)
  405. {
  406. return pcie_port_service_register(&pcie_pme_driver);
  407. }
  408. module_init(pcie_pme_service_init);