pci-keystone-dw.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512
  1. /*
  2. * Designware application register space functions for Keystone PCI controller
  3. *
  4. * Copyright (C) 2013-2014 Texas Instruments., Ltd.
  5. * http://www.ti.com
  6. *
  7. * Author: Murali Karicheri <m-karicheri2@ti.com>
  8. *
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/irq.h>
  15. #include <linux/irqdomain.h>
  16. #include <linux/module.h>
  17. #include <linux/of.h>
  18. #include <linux/of_pci.h>
  19. #include <linux/pci.h>
  20. #include <linux/platform_device.h>
  21. #include "pcie-designware.h"
  22. #include "pci-keystone.h"
  23. /* Application register defines */
  24. #define LTSSM_EN_VAL 1
  25. #define LTSSM_STATE_MASK 0x1f
  26. #define LTSSM_STATE_L0 0x11
  27. #define DBI_CS2_EN_VAL 0x20
  28. #define OB_XLAT_EN_VAL 2
  29. /* Application registers */
  30. #define CMD_STATUS 0x004
  31. #define CFG_SETUP 0x008
  32. #define OB_SIZE 0x030
  33. #define CFG_PCIM_WIN_SZ_IDX 3
  34. #define CFG_PCIM_WIN_CNT 32
  35. #define SPACE0_REMOTE_CFG_OFFSET 0x1000
  36. #define OB_OFFSET_INDEX(n) (0x200 + (8 * n))
  37. #define OB_OFFSET_HI(n) (0x204 + (8 * n))
  38. /* IRQ register defines */
  39. #define IRQ_EOI 0x050
  40. #define IRQ_STATUS 0x184
  41. #define IRQ_ENABLE_SET 0x188
  42. #define IRQ_ENABLE_CLR 0x18c
  43. #define MSI_IRQ 0x054
  44. #define MSI0_IRQ_STATUS 0x104
  45. #define MSI0_IRQ_ENABLE_SET 0x108
  46. #define MSI0_IRQ_ENABLE_CLR 0x10c
  47. #define IRQ_STATUS 0x184
  48. #define MSI_IRQ_OFFSET 4
  49. /* Config space registers */
  50. #define DEBUG0 0x728
  51. #define to_keystone_pcie(x) container_of(x, struct keystone_pcie, pp)
  52. static inline struct pcie_port *sys_to_pcie(struct pci_sys_data *sys)
  53. {
  54. return sys->private_data;
  55. }
  56. static inline void update_reg_offset_bit_pos(u32 offset, u32 *reg_offset,
  57. u32 *bit_pos)
  58. {
  59. *reg_offset = offset % 8;
  60. *bit_pos = offset >> 3;
  61. }
  62. u32 ks_dw_pcie_get_msi_addr(struct pcie_port *pp)
  63. {
  64. struct keystone_pcie *ks_pcie = to_keystone_pcie(pp);
  65. return ks_pcie->app.start + MSI_IRQ;
  66. }
  67. void ks_dw_pcie_handle_msi_irq(struct keystone_pcie *ks_pcie, int offset)
  68. {
  69. struct pcie_port *pp = &ks_pcie->pp;
  70. u32 pending, vector;
  71. int src, virq;
  72. pending = readl(ks_pcie->va_app_base + MSI0_IRQ_STATUS + (offset << 4));
  73. /*
  74. * MSI0 status bit 0-3 shows vectors 0, 8, 16, 24, MSI1 status bit
  75. * shows 1, 9, 17, 25 and so forth
  76. */
  77. for (src = 0; src < 4; src++) {
  78. if (BIT(src) & pending) {
  79. vector = offset + (src << 3);
  80. virq = irq_linear_revmap(pp->irq_domain, vector);
  81. dev_dbg(pp->dev, "irq: bit %d, vector %d, virq %d\n",
  82. src, vector, virq);
  83. generic_handle_irq(virq);
  84. }
  85. }
  86. }
  87. static void ks_dw_pcie_msi_irq_ack(struct irq_data *d)
  88. {
  89. u32 offset, reg_offset, bit_pos;
  90. struct keystone_pcie *ks_pcie;
  91. struct msi_desc *msi;
  92. struct pcie_port *pp;
  93. msi = irq_data_get_msi_desc(d);
  94. pp = sys_to_pcie(msi_desc_to_pci_sysdata(msi));
  95. ks_pcie = to_keystone_pcie(pp);
  96. offset = d->irq - irq_linear_revmap(pp->irq_domain, 0);
  97. update_reg_offset_bit_pos(offset, &reg_offset, &bit_pos);
  98. writel(BIT(bit_pos),
  99. ks_pcie->va_app_base + MSI0_IRQ_STATUS + (reg_offset << 4));
  100. writel(reg_offset + MSI_IRQ_OFFSET, ks_pcie->va_app_base + IRQ_EOI);
  101. }
  102. void ks_dw_pcie_msi_set_irq(struct pcie_port *pp, int irq)
  103. {
  104. u32 reg_offset, bit_pos;
  105. struct keystone_pcie *ks_pcie = to_keystone_pcie(pp);
  106. update_reg_offset_bit_pos(irq, &reg_offset, &bit_pos);
  107. writel(BIT(bit_pos),
  108. ks_pcie->va_app_base + MSI0_IRQ_ENABLE_SET + (reg_offset << 4));
  109. }
  110. void ks_dw_pcie_msi_clear_irq(struct pcie_port *pp, int irq)
  111. {
  112. u32 reg_offset, bit_pos;
  113. struct keystone_pcie *ks_pcie = to_keystone_pcie(pp);
  114. update_reg_offset_bit_pos(irq, &reg_offset, &bit_pos);
  115. writel(BIT(bit_pos),
  116. ks_pcie->va_app_base + MSI0_IRQ_ENABLE_CLR + (reg_offset << 4));
  117. }
  118. static void ks_dw_pcie_msi_irq_mask(struct irq_data *d)
  119. {
  120. struct keystone_pcie *ks_pcie;
  121. struct msi_desc *msi;
  122. struct pcie_port *pp;
  123. u32 offset;
  124. msi = irq_data_get_msi_desc(d);
  125. pp = sys_to_pcie(msi_desc_to_pci_sysdata(msi));
  126. ks_pcie = to_keystone_pcie(pp);
  127. offset = d->irq - irq_linear_revmap(pp->irq_domain, 0);
  128. /* Mask the end point if PVM implemented */
  129. if (IS_ENABLED(CONFIG_PCI_MSI)) {
  130. if (msi->msi_attrib.maskbit)
  131. pci_msi_mask_irq(d);
  132. }
  133. ks_dw_pcie_msi_clear_irq(pp, offset);
  134. }
  135. static void ks_dw_pcie_msi_irq_unmask(struct irq_data *d)
  136. {
  137. struct keystone_pcie *ks_pcie;
  138. struct msi_desc *msi;
  139. struct pcie_port *pp;
  140. u32 offset;
  141. msi = irq_data_get_msi_desc(d);
  142. pp = sys_to_pcie(msi_desc_to_pci_sysdata(msi));
  143. ks_pcie = to_keystone_pcie(pp);
  144. offset = d->irq - irq_linear_revmap(pp->irq_domain, 0);
  145. /* Mask the end point if PVM implemented */
  146. if (IS_ENABLED(CONFIG_PCI_MSI)) {
  147. if (msi->msi_attrib.maskbit)
  148. pci_msi_unmask_irq(d);
  149. }
  150. ks_dw_pcie_msi_set_irq(pp, offset);
  151. }
  152. static struct irq_chip ks_dw_pcie_msi_irq_chip = {
  153. .name = "Keystone-PCIe-MSI-IRQ",
  154. .irq_ack = ks_dw_pcie_msi_irq_ack,
  155. .irq_mask = ks_dw_pcie_msi_irq_mask,
  156. .irq_unmask = ks_dw_pcie_msi_irq_unmask,
  157. };
  158. static int ks_dw_pcie_msi_map(struct irq_domain *domain, unsigned int irq,
  159. irq_hw_number_t hwirq)
  160. {
  161. irq_set_chip_and_handler(irq, &ks_dw_pcie_msi_irq_chip,
  162. handle_level_irq);
  163. irq_set_chip_data(irq, domain->host_data);
  164. return 0;
  165. }
  166. static const struct irq_domain_ops ks_dw_pcie_msi_domain_ops = {
  167. .map = ks_dw_pcie_msi_map,
  168. };
  169. int ks_dw_pcie_msi_host_init(struct pcie_port *pp, struct msi_controller *chip)
  170. {
  171. struct keystone_pcie *ks_pcie = to_keystone_pcie(pp);
  172. int i;
  173. pp->irq_domain = irq_domain_add_linear(ks_pcie->msi_intc_np,
  174. MAX_MSI_IRQS,
  175. &ks_dw_pcie_msi_domain_ops,
  176. chip);
  177. if (!pp->irq_domain) {
  178. dev_err(pp->dev, "irq domain init failed\n");
  179. return -ENXIO;
  180. }
  181. for (i = 0; i < MAX_MSI_IRQS; i++)
  182. irq_create_mapping(pp->irq_domain, i);
  183. return 0;
  184. }
  185. void ks_dw_pcie_enable_legacy_irqs(struct keystone_pcie *ks_pcie)
  186. {
  187. int i;
  188. for (i = 0; i < MAX_LEGACY_IRQS; i++)
  189. writel(0x1, ks_pcie->va_app_base + IRQ_ENABLE_SET + (i << 4));
  190. }
  191. void ks_dw_pcie_handle_legacy_irq(struct keystone_pcie *ks_pcie, int offset)
  192. {
  193. struct pcie_port *pp = &ks_pcie->pp;
  194. u32 pending;
  195. int virq;
  196. pending = readl(ks_pcie->va_app_base + IRQ_STATUS + (offset << 4));
  197. if (BIT(0) & pending) {
  198. virq = irq_linear_revmap(ks_pcie->legacy_irq_domain, offset);
  199. dev_dbg(pp->dev, ": irq: irq_offset %d, virq %d\n", offset,
  200. virq);
  201. generic_handle_irq(virq);
  202. }
  203. /* EOI the INTx interrupt */
  204. writel(offset, ks_pcie->va_app_base + IRQ_EOI);
  205. }
  206. static void ks_dw_pcie_ack_legacy_irq(struct irq_data *d)
  207. {
  208. }
  209. static void ks_dw_pcie_mask_legacy_irq(struct irq_data *d)
  210. {
  211. }
  212. static void ks_dw_pcie_unmask_legacy_irq(struct irq_data *d)
  213. {
  214. }
  215. static struct irq_chip ks_dw_pcie_legacy_irq_chip = {
  216. .name = "Keystone-PCI-Legacy-IRQ",
  217. .irq_ack = ks_dw_pcie_ack_legacy_irq,
  218. .irq_mask = ks_dw_pcie_mask_legacy_irq,
  219. .irq_unmask = ks_dw_pcie_unmask_legacy_irq,
  220. };
  221. static int ks_dw_pcie_init_legacy_irq_map(struct irq_domain *d,
  222. unsigned int irq, irq_hw_number_t hw_irq)
  223. {
  224. irq_set_chip_and_handler(irq, &ks_dw_pcie_legacy_irq_chip,
  225. handle_level_irq);
  226. irq_set_chip_data(irq, d->host_data);
  227. return 0;
  228. }
  229. static const struct irq_domain_ops ks_dw_pcie_legacy_irq_domain_ops = {
  230. .map = ks_dw_pcie_init_legacy_irq_map,
  231. .xlate = irq_domain_xlate_onetwocell,
  232. };
  233. /**
  234. * ks_dw_pcie_set_dbi_mode() - Set DBI mode to access overlaid BAR mask
  235. * registers
  236. *
  237. * Since modification of dbi_cs2 involves different clock domain, read the
  238. * status back to ensure the transition is complete.
  239. */
  240. static void ks_dw_pcie_set_dbi_mode(void __iomem *reg_virt)
  241. {
  242. u32 val;
  243. writel(DBI_CS2_EN_VAL | readl(reg_virt + CMD_STATUS),
  244. reg_virt + CMD_STATUS);
  245. do {
  246. val = readl(reg_virt + CMD_STATUS);
  247. } while (!(val & DBI_CS2_EN_VAL));
  248. }
  249. /**
  250. * ks_dw_pcie_clear_dbi_mode() - Disable DBI mode
  251. *
  252. * Since modification of dbi_cs2 involves different clock domain, read the
  253. * status back to ensure the transition is complete.
  254. */
  255. static void ks_dw_pcie_clear_dbi_mode(void __iomem *reg_virt)
  256. {
  257. u32 val;
  258. writel(~DBI_CS2_EN_VAL & readl(reg_virt + CMD_STATUS),
  259. reg_virt + CMD_STATUS);
  260. do {
  261. val = readl(reg_virt + CMD_STATUS);
  262. } while (val & DBI_CS2_EN_VAL);
  263. }
  264. void ks_dw_pcie_setup_rc_app_regs(struct keystone_pcie *ks_pcie)
  265. {
  266. struct pcie_port *pp = &ks_pcie->pp;
  267. u32 start = pp->mem.start, end = pp->mem.end;
  268. int i, tr_size;
  269. /* Disable BARs for inbound access */
  270. ks_dw_pcie_set_dbi_mode(ks_pcie->va_app_base);
  271. writel(0, pp->dbi_base + PCI_BASE_ADDRESS_0);
  272. writel(0, pp->dbi_base + PCI_BASE_ADDRESS_1);
  273. ks_dw_pcie_clear_dbi_mode(ks_pcie->va_app_base);
  274. /* Set outbound translation size per window division */
  275. writel(CFG_PCIM_WIN_SZ_IDX & 0x7, ks_pcie->va_app_base + OB_SIZE);
  276. tr_size = (1 << (CFG_PCIM_WIN_SZ_IDX & 0x7)) * SZ_1M;
  277. /* Using Direct 1:1 mapping of RC <-> PCI memory space */
  278. for (i = 0; (i < CFG_PCIM_WIN_CNT) && (start < end); i++) {
  279. writel(start | 1, ks_pcie->va_app_base + OB_OFFSET_INDEX(i));
  280. writel(0, ks_pcie->va_app_base + OB_OFFSET_HI(i));
  281. start += tr_size;
  282. }
  283. /* Enable OB translation */
  284. writel(OB_XLAT_EN_VAL | readl(ks_pcie->va_app_base + CMD_STATUS),
  285. ks_pcie->va_app_base + CMD_STATUS);
  286. }
  287. /**
  288. * ks_pcie_cfg_setup() - Set up configuration space address for a device
  289. *
  290. * @ks_pcie: ptr to keystone_pcie structure
  291. * @bus: Bus number the device is residing on
  292. * @devfn: device, function number info
  293. *
  294. * Forms and returns the address of configuration space mapped in PCIESS
  295. * address space 0. Also configures CFG_SETUP for remote configuration space
  296. * access.
  297. *
  298. * The address space has two regions to access configuration - local and remote.
  299. * We access local region for bus 0 (as RC is attached on bus 0) and remote
  300. * region for others with TYPE 1 access when bus > 1. As for device on bus = 1,
  301. * we will do TYPE 0 access as it will be on our secondary bus (logical).
  302. * CFG_SETUP is needed only for remote configuration access.
  303. */
  304. static void __iomem *ks_pcie_cfg_setup(struct keystone_pcie *ks_pcie, u8 bus,
  305. unsigned int devfn)
  306. {
  307. u8 device = PCI_SLOT(devfn), function = PCI_FUNC(devfn);
  308. struct pcie_port *pp = &ks_pcie->pp;
  309. u32 regval;
  310. if (bus == 0)
  311. return pp->dbi_base;
  312. regval = (bus << 16) | (device << 8) | function;
  313. /*
  314. * Since Bus#1 will be a virtual bus, we need to have TYPE0
  315. * access only.
  316. * TYPE 1
  317. */
  318. if (bus != 1)
  319. regval |= BIT(24);
  320. writel(regval, ks_pcie->va_app_base + CFG_SETUP);
  321. return pp->va_cfg0_base;
  322. }
  323. int ks_dw_pcie_rd_other_conf(struct pcie_port *pp, struct pci_bus *bus,
  324. unsigned int devfn, int where, int size, u32 *val)
  325. {
  326. struct keystone_pcie *ks_pcie = to_keystone_pcie(pp);
  327. u8 bus_num = bus->number;
  328. void __iomem *addr;
  329. addr = ks_pcie_cfg_setup(ks_pcie, bus_num, devfn);
  330. return dw_pcie_cfg_read(addr + (where & ~0x3), where, size, val);
  331. }
  332. int ks_dw_pcie_wr_other_conf(struct pcie_port *pp, struct pci_bus *bus,
  333. unsigned int devfn, int where, int size, u32 val)
  334. {
  335. struct keystone_pcie *ks_pcie = to_keystone_pcie(pp);
  336. u8 bus_num = bus->number;
  337. void __iomem *addr;
  338. addr = ks_pcie_cfg_setup(ks_pcie, bus_num, devfn);
  339. return dw_pcie_cfg_write(addr + (where & ~0x3), where, size, val);
  340. }
  341. /**
  342. * ks_dw_pcie_v3_65_scan_bus() - keystone scan_bus post initialization
  343. *
  344. * This sets BAR0 to enable inbound access for MSI_IRQ register
  345. */
  346. void ks_dw_pcie_v3_65_scan_bus(struct pcie_port *pp)
  347. {
  348. struct keystone_pcie *ks_pcie = to_keystone_pcie(pp);
  349. /* Configure and set up BAR0 */
  350. ks_dw_pcie_set_dbi_mode(ks_pcie->va_app_base);
  351. /* Enable BAR0 */
  352. writel(1, pp->dbi_base + PCI_BASE_ADDRESS_0);
  353. writel(SZ_4K - 1, pp->dbi_base + PCI_BASE_ADDRESS_0);
  354. ks_dw_pcie_clear_dbi_mode(ks_pcie->va_app_base);
  355. /*
  356. * For BAR0, just setting bus address for inbound writes (MSI) should
  357. * be sufficient. Use physical address to avoid any conflicts.
  358. */
  359. writel(ks_pcie->app.start, pp->dbi_base + PCI_BASE_ADDRESS_0);
  360. }
  361. /**
  362. * ks_dw_pcie_link_up() - Check if link up
  363. */
  364. int ks_dw_pcie_link_up(struct pcie_port *pp)
  365. {
  366. u32 val = readl(pp->dbi_base + DEBUG0);
  367. return (val & LTSSM_STATE_MASK) == LTSSM_STATE_L0;
  368. }
  369. void ks_dw_pcie_initiate_link_train(struct keystone_pcie *ks_pcie)
  370. {
  371. u32 val;
  372. /* Disable Link training */
  373. val = readl(ks_pcie->va_app_base + CMD_STATUS);
  374. val &= ~LTSSM_EN_VAL;
  375. writel(LTSSM_EN_VAL | val, ks_pcie->va_app_base + CMD_STATUS);
  376. /* Initiate Link Training */
  377. val = readl(ks_pcie->va_app_base + CMD_STATUS);
  378. writel(LTSSM_EN_VAL | val, ks_pcie->va_app_base + CMD_STATUS);
  379. }
  380. /**
  381. * ks_dw_pcie_host_init() - initialize host for v3_65 dw hardware
  382. *
  383. * Ioremap the register resources, initialize legacy irq domain
  384. * and call dw_pcie_v3_65_host_init() API to initialize the Keystone
  385. * PCI host controller.
  386. */
  387. int __init ks_dw_pcie_host_init(struct keystone_pcie *ks_pcie,
  388. struct device_node *msi_intc_np)
  389. {
  390. struct pcie_port *pp = &ks_pcie->pp;
  391. struct platform_device *pdev = to_platform_device(pp->dev);
  392. struct resource *res;
  393. /* Index 0 is the config reg. space address */
  394. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  395. pp->dbi_base = devm_ioremap_resource(pp->dev, res);
  396. if (IS_ERR(pp->dbi_base))
  397. return PTR_ERR(pp->dbi_base);
  398. /*
  399. * We set these same and is used in pcie rd/wr_other_conf
  400. * functions
  401. */
  402. pp->va_cfg0_base = pp->dbi_base + SPACE0_REMOTE_CFG_OFFSET;
  403. pp->va_cfg1_base = pp->va_cfg0_base;
  404. /* Index 1 is the application reg. space address */
  405. res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  406. ks_pcie->va_app_base = devm_ioremap_resource(pp->dev, res);
  407. if (IS_ERR(ks_pcie->va_app_base))
  408. return PTR_ERR(ks_pcie->va_app_base);
  409. ks_pcie->app = *res;
  410. /* Create legacy IRQ domain */
  411. ks_pcie->legacy_irq_domain =
  412. irq_domain_add_linear(ks_pcie->legacy_intc_np,
  413. MAX_LEGACY_IRQS,
  414. &ks_dw_pcie_legacy_irq_domain_ops,
  415. NULL);
  416. if (!ks_pcie->legacy_irq_domain) {
  417. dev_err(pp->dev, "Failed to add irq domain for legacy irqs\n");
  418. return -EINVAL;
  419. }
  420. return dw_pcie_host_init(pp);
  421. }