fw.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #include "../wifi.h"
  30. #include "../pci.h"
  31. #include "../base.h"
  32. #include "reg.h"
  33. #include "def.h"
  34. #include "fw.h"
  35. static void _rtl92s_fw_set_rqpn(struct ieee80211_hw *hw)
  36. {
  37. struct rtl_priv *rtlpriv = rtl_priv(hw);
  38. rtl_write_dword(rtlpriv, RQPN, 0xffffffff);
  39. rtl_write_dword(rtlpriv, RQPN + 4, 0xffffffff);
  40. rtl_write_byte(rtlpriv, RQPN + 8, 0xff);
  41. rtl_write_byte(rtlpriv, RQPN + 0xB, 0x80);
  42. }
  43. static bool _rtl92s_firmware_enable_cpu(struct ieee80211_hw *hw)
  44. {
  45. struct rtl_priv *rtlpriv = rtl_priv(hw);
  46. u32 ichecktime = 200;
  47. u16 tmpu2b;
  48. u8 tmpu1b, cpustatus = 0;
  49. _rtl92s_fw_set_rqpn(hw);
  50. /* Enable CPU. */
  51. tmpu1b = rtl_read_byte(rtlpriv, SYS_CLKR);
  52. /* AFE source */
  53. rtl_write_byte(rtlpriv, SYS_CLKR, (tmpu1b | SYS_CPU_CLKSEL));
  54. tmpu2b = rtl_read_word(rtlpriv, REG_SYS_FUNC_EN);
  55. rtl_write_word(rtlpriv, REG_SYS_FUNC_EN, (tmpu2b | FEN_CPUEN));
  56. /* Polling IMEM Ready after CPU has refilled. */
  57. do {
  58. cpustatus = rtl_read_byte(rtlpriv, TCR);
  59. if (cpustatus & IMEM_RDY) {
  60. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  61. "IMEM Ready after CPU has refilled\n");
  62. break;
  63. }
  64. udelay(100);
  65. } while (ichecktime--);
  66. if (!(cpustatus & IMEM_RDY))
  67. return false;
  68. return true;
  69. }
  70. static enum fw_status _rtl92s_firmware_get_nextstatus(
  71. enum fw_status fw_currentstatus)
  72. {
  73. enum fw_status next_fwstatus = 0;
  74. switch (fw_currentstatus) {
  75. case FW_STATUS_INIT:
  76. next_fwstatus = FW_STATUS_LOAD_IMEM;
  77. break;
  78. case FW_STATUS_LOAD_IMEM:
  79. next_fwstatus = FW_STATUS_LOAD_EMEM;
  80. break;
  81. case FW_STATUS_LOAD_EMEM:
  82. next_fwstatus = FW_STATUS_LOAD_DMEM;
  83. break;
  84. case FW_STATUS_LOAD_DMEM:
  85. next_fwstatus = FW_STATUS_READY;
  86. break;
  87. default:
  88. break;
  89. }
  90. return next_fwstatus;
  91. }
  92. static u8 _rtl92s_firmware_header_map_rftype(struct ieee80211_hw *hw)
  93. {
  94. struct rtl_priv *rtlpriv = rtl_priv(hw);
  95. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  96. switch (rtlphy->rf_type) {
  97. case RF_1T1R:
  98. return 0x11;
  99. case RF_1T2R:
  100. return 0x12;
  101. case RF_2T2R:
  102. return 0x22;
  103. default:
  104. RT_TRACE(rtlpriv, COMP_INIT, DBG_EMERG, "Unknown RF type(%x)\n",
  105. rtlphy->rf_type);
  106. break;
  107. }
  108. return 0x22;
  109. }
  110. static void _rtl92s_firmwareheader_priveupdate(struct ieee80211_hw *hw,
  111. struct fw_priv *pfw_priv)
  112. {
  113. /* Update RF types for RATR settings. */
  114. pfw_priv->rf_config = _rtl92s_firmware_header_map_rftype(hw);
  115. }
  116. static bool _rtl92s_cmd_send_packet(struct ieee80211_hw *hw,
  117. struct sk_buff *skb, u8 last)
  118. {
  119. struct rtl_priv *rtlpriv = rtl_priv(hw);
  120. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  121. struct rtl8192_tx_ring *ring;
  122. struct rtl_tx_desc *pdesc;
  123. unsigned long flags;
  124. u8 idx = 0;
  125. ring = &rtlpci->tx_ring[TXCMD_QUEUE];
  126. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  127. idx = (ring->idx + skb_queue_len(&ring->queue)) % ring->entries;
  128. pdesc = &ring->desc[idx];
  129. rtlpriv->cfg->ops->fill_tx_cmddesc(hw, (u8 *)pdesc, 1, 1, skb);
  130. __skb_queue_tail(&ring->queue, skb);
  131. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  132. return true;
  133. }
  134. static bool _rtl92s_firmware_downloadcode(struct ieee80211_hw *hw,
  135. u8 *code_virtual_address, u32 buffer_len)
  136. {
  137. struct rtl_priv *rtlpriv = rtl_priv(hw);
  138. struct sk_buff *skb;
  139. struct rtl_tcb_desc *tcb_desc;
  140. unsigned char *seg_ptr;
  141. u16 frag_threshold = MAX_FIRMWARE_CODE_SIZE;
  142. u16 frag_length, frag_offset = 0;
  143. u16 extra_descoffset = 0;
  144. u8 last_inipkt = 0;
  145. _rtl92s_fw_set_rqpn(hw);
  146. if (buffer_len >= MAX_FIRMWARE_CODE_SIZE) {
  147. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  148. "Size over FIRMWARE_CODE_SIZE!\n");
  149. return false;
  150. }
  151. extra_descoffset = 0;
  152. do {
  153. if ((buffer_len - frag_offset) > frag_threshold) {
  154. frag_length = frag_threshold + extra_descoffset;
  155. } else {
  156. frag_length = (u16)(buffer_len - frag_offset +
  157. extra_descoffset);
  158. last_inipkt = 1;
  159. }
  160. /* Allocate skb buffer to contain firmware */
  161. /* info and tx descriptor info. */
  162. skb = dev_alloc_skb(frag_length);
  163. if (!skb)
  164. return false;
  165. skb_reserve(skb, extra_descoffset);
  166. seg_ptr = (u8 *)skb_put(skb, (u32)(frag_length -
  167. extra_descoffset));
  168. memcpy(seg_ptr, code_virtual_address + frag_offset,
  169. (u32)(frag_length - extra_descoffset));
  170. tcb_desc = (struct rtl_tcb_desc *)(skb->cb);
  171. tcb_desc->queue_index = TXCMD_QUEUE;
  172. tcb_desc->cmd_or_init = DESC_PACKET_TYPE_INIT;
  173. tcb_desc->last_inipkt = last_inipkt;
  174. _rtl92s_cmd_send_packet(hw, skb, last_inipkt);
  175. frag_offset += (frag_length - extra_descoffset);
  176. } while (frag_offset < buffer_len);
  177. rtl_write_byte(rtlpriv, TP_POLL, TPPOLL_CQ);
  178. return true ;
  179. }
  180. static bool _rtl92s_firmware_checkready(struct ieee80211_hw *hw,
  181. u8 loadfw_status)
  182. {
  183. struct rtl_priv *rtlpriv = rtl_priv(hw);
  184. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  185. struct rt_firmware *firmware = (struct rt_firmware *)rtlhal->pfirmware;
  186. u32 tmpu4b;
  187. u8 cpustatus = 0;
  188. short pollingcnt = 1000;
  189. bool rtstatus = true;
  190. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  191. "LoadStaus(%d)\n", loadfw_status);
  192. firmware->fwstatus = (enum fw_status)loadfw_status;
  193. switch (loadfw_status) {
  194. case FW_STATUS_LOAD_IMEM:
  195. /* Polling IMEM code done. */
  196. do {
  197. cpustatus = rtl_read_byte(rtlpriv, TCR);
  198. if (cpustatus & IMEM_CODE_DONE)
  199. break;
  200. udelay(5);
  201. } while (pollingcnt--);
  202. if (!(cpustatus & IMEM_CHK_RPT) || (pollingcnt <= 0)) {
  203. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  204. "FW_STATUS_LOAD_IMEM FAIL CPU, Status=%x\n",
  205. cpustatus);
  206. goto status_check_fail;
  207. }
  208. break;
  209. case FW_STATUS_LOAD_EMEM:
  210. /* Check Put Code OK and Turn On CPU */
  211. /* Polling EMEM code done. */
  212. do {
  213. cpustatus = rtl_read_byte(rtlpriv, TCR);
  214. if (cpustatus & EMEM_CODE_DONE)
  215. break;
  216. udelay(5);
  217. } while (pollingcnt--);
  218. if (!(cpustatus & EMEM_CHK_RPT) || (pollingcnt <= 0)) {
  219. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  220. "FW_STATUS_LOAD_EMEM FAIL CPU, Status=%x\n",
  221. cpustatus);
  222. goto status_check_fail;
  223. }
  224. /* Turn On CPU */
  225. rtstatus = _rtl92s_firmware_enable_cpu(hw);
  226. if (!rtstatus) {
  227. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  228. "Enable CPU fail!\n");
  229. goto status_check_fail;
  230. }
  231. break;
  232. case FW_STATUS_LOAD_DMEM:
  233. /* Polling DMEM code done */
  234. do {
  235. cpustatus = rtl_read_byte(rtlpriv, TCR);
  236. if (cpustatus & DMEM_CODE_DONE)
  237. break;
  238. udelay(5);
  239. } while (pollingcnt--);
  240. if (!(cpustatus & DMEM_CODE_DONE) || (pollingcnt <= 0)) {
  241. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  242. "Polling DMEM code done fail ! cpustatus(%#x)\n",
  243. cpustatus);
  244. goto status_check_fail;
  245. }
  246. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  247. "DMEM code download success, cpustatus(%#x)\n",
  248. cpustatus);
  249. /* Prevent Delay too much and being scheduled out */
  250. /* Polling Load Firmware ready */
  251. pollingcnt = 2000;
  252. do {
  253. cpustatus = rtl_read_byte(rtlpriv, TCR);
  254. if (cpustatus & FWRDY)
  255. break;
  256. udelay(40);
  257. } while (pollingcnt--);
  258. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  259. "Polling Load Firmware ready, cpustatus(%x)\n",
  260. cpustatus);
  261. if (((cpustatus & LOAD_FW_READY) != LOAD_FW_READY) ||
  262. (pollingcnt <= 0)) {
  263. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  264. "Polling Load Firmware ready fail ! cpustatus(%x)\n",
  265. cpustatus);
  266. goto status_check_fail;
  267. }
  268. /* If right here, we can set TCR/RCR to desired value */
  269. /* and config MAC lookback mode to normal mode */
  270. tmpu4b = rtl_read_dword(rtlpriv, TCR);
  271. rtl_write_dword(rtlpriv, TCR, (tmpu4b & (~TCR_ICV)));
  272. tmpu4b = rtl_read_dword(rtlpriv, RCR);
  273. rtl_write_dword(rtlpriv, RCR, (tmpu4b | RCR_APPFCS |
  274. RCR_APP_ICV | RCR_APP_MIC));
  275. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  276. "Current RCR settings(%#x)\n", tmpu4b);
  277. /* Set to normal mode. */
  278. rtl_write_byte(rtlpriv, LBKMD_SEL, LBK_NORMAL);
  279. break;
  280. default:
  281. RT_TRACE(rtlpriv, COMP_INIT, DBG_EMERG,
  282. "Unknown status check!\n");
  283. rtstatus = false;
  284. break;
  285. }
  286. status_check_fail:
  287. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  288. "loadfw_status(%d), rtstatus(%x)\n",
  289. loadfw_status, rtstatus);
  290. return rtstatus;
  291. }
  292. int rtl92s_download_fw(struct ieee80211_hw *hw)
  293. {
  294. struct rtl_priv *rtlpriv = rtl_priv(hw);
  295. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  296. struct rt_firmware *firmware = NULL;
  297. struct fw_hdr *pfwheader;
  298. struct fw_priv *pfw_priv = NULL;
  299. u8 *puc_mappedfile = NULL;
  300. u32 ul_filelength = 0;
  301. u8 fwhdr_size = RT_8192S_FIRMWARE_HDR_SIZE;
  302. u8 fwstatus = FW_STATUS_INIT;
  303. bool rtstatus = true;
  304. if (rtlpriv->max_fw_size == 0 || !rtlhal->pfirmware)
  305. return 1;
  306. firmware = (struct rt_firmware *)rtlhal->pfirmware;
  307. firmware->fwstatus = FW_STATUS_INIT;
  308. puc_mappedfile = firmware->sz_fw_tmpbuffer;
  309. /* 1. Retrieve FW header. */
  310. firmware->pfwheader = (struct fw_hdr *) puc_mappedfile;
  311. pfwheader = firmware->pfwheader;
  312. firmware->firmwareversion = byte(pfwheader->version, 0);
  313. firmware->pfwheader->fwpriv.hci_sel = 1;/* pcie */
  314. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  315. "signature:%x, version:%x, size:%x, imemsize:%x, sram size:%x\n",
  316. pfwheader->signature,
  317. pfwheader->version, pfwheader->dmem_size,
  318. pfwheader->img_imem_size, pfwheader->img_sram_size);
  319. /* 2. Retrieve IMEM image. */
  320. if ((pfwheader->img_imem_size == 0) || (pfwheader->img_imem_size >
  321. sizeof(firmware->fw_imem))) {
  322. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  323. "memory for data image is less than IMEM required\n");
  324. goto fail;
  325. } else {
  326. puc_mappedfile += fwhdr_size;
  327. memcpy(firmware->fw_imem, puc_mappedfile,
  328. pfwheader->img_imem_size);
  329. firmware->fw_imem_len = pfwheader->img_imem_size;
  330. }
  331. /* 3. Retriecve EMEM image. */
  332. if (pfwheader->img_sram_size > sizeof(firmware->fw_emem)) {
  333. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  334. "memory for data image is less than EMEM required\n");
  335. goto fail;
  336. } else {
  337. puc_mappedfile += firmware->fw_imem_len;
  338. memcpy(firmware->fw_emem, puc_mappedfile,
  339. pfwheader->img_sram_size);
  340. firmware->fw_emem_len = pfwheader->img_sram_size;
  341. }
  342. /* 4. download fw now */
  343. fwstatus = _rtl92s_firmware_get_nextstatus(firmware->fwstatus);
  344. while (fwstatus != FW_STATUS_READY) {
  345. /* Image buffer redirection. */
  346. switch (fwstatus) {
  347. case FW_STATUS_LOAD_IMEM:
  348. puc_mappedfile = firmware->fw_imem;
  349. ul_filelength = firmware->fw_imem_len;
  350. break;
  351. case FW_STATUS_LOAD_EMEM:
  352. puc_mappedfile = firmware->fw_emem;
  353. ul_filelength = firmware->fw_emem_len;
  354. break;
  355. case FW_STATUS_LOAD_DMEM:
  356. /* Partial update the content of header private. */
  357. pfwheader = firmware->pfwheader;
  358. pfw_priv = &pfwheader->fwpriv;
  359. _rtl92s_firmwareheader_priveupdate(hw, pfw_priv);
  360. puc_mappedfile = (u8 *)(firmware->pfwheader) +
  361. RT_8192S_FIRMWARE_HDR_EXCLUDE_PRI_SIZE;
  362. ul_filelength = fwhdr_size -
  363. RT_8192S_FIRMWARE_HDR_EXCLUDE_PRI_SIZE;
  364. break;
  365. default:
  366. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  367. "Unexpected Download step!!\n");
  368. goto fail;
  369. }
  370. /* <2> Download image file */
  371. rtstatus = _rtl92s_firmware_downloadcode(hw, puc_mappedfile,
  372. ul_filelength);
  373. if (!rtstatus) {
  374. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "fail!\n");
  375. goto fail;
  376. }
  377. /* <3> Check whether load FW process is ready */
  378. rtstatus = _rtl92s_firmware_checkready(hw, fwstatus);
  379. if (!rtstatus) {
  380. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "fail!\n");
  381. goto fail;
  382. }
  383. fwstatus = _rtl92s_firmware_get_nextstatus(firmware->fwstatus);
  384. }
  385. return rtstatus;
  386. fail:
  387. return 0;
  388. }
  389. static u32 _rtl92s_fill_h2c_cmd(struct sk_buff *skb, u32 h2cbufferlen,
  390. u32 cmd_num, u32 *pelement_id, u32 *pcmd_len,
  391. u8 **pcmb_buffer, u8 *cmd_start_seq)
  392. {
  393. u32 totallen = 0, len = 0, tx_desclen = 0;
  394. u32 pre_continueoffset = 0;
  395. u8 *ph2c_buffer;
  396. u8 i = 0;
  397. do {
  398. /* 8 - Byte aligment */
  399. len = H2C_TX_CMD_HDR_LEN + N_BYTE_ALIGMENT(pcmd_len[i], 8);
  400. /* Buffer length is not enough */
  401. if (h2cbufferlen < totallen + len + tx_desclen)
  402. break;
  403. /* Clear content */
  404. ph2c_buffer = (u8 *)skb_put(skb, (u32)len);
  405. memset((ph2c_buffer + totallen + tx_desclen), 0, len);
  406. /* CMD len */
  407. SET_BITS_TO_LE_4BYTE((ph2c_buffer + totallen + tx_desclen),
  408. 0, 16, pcmd_len[i]);
  409. /* CMD ID */
  410. SET_BITS_TO_LE_4BYTE((ph2c_buffer + totallen + tx_desclen),
  411. 16, 8, pelement_id[i]);
  412. /* CMD Sequence */
  413. *cmd_start_seq = *cmd_start_seq % 0x80;
  414. SET_BITS_TO_LE_4BYTE((ph2c_buffer + totallen + tx_desclen),
  415. 24, 7, *cmd_start_seq);
  416. ++*cmd_start_seq;
  417. /* Copy memory */
  418. memcpy((ph2c_buffer + totallen + tx_desclen +
  419. H2C_TX_CMD_HDR_LEN), pcmb_buffer[i], pcmd_len[i]);
  420. /* CMD continue */
  421. /* set the continue in prevoius cmd. */
  422. if (i < cmd_num - 1)
  423. SET_BITS_TO_LE_4BYTE((ph2c_buffer + pre_continueoffset),
  424. 31, 1, 1);
  425. pre_continueoffset = totallen;
  426. totallen += len;
  427. } while (++i < cmd_num);
  428. return totallen;
  429. }
  430. static u32 _rtl92s_get_h2c_cmdlen(u32 h2cbufferlen, u32 cmd_num, u32 *pcmd_len)
  431. {
  432. u32 totallen = 0, len = 0, tx_desclen = 0;
  433. u8 i = 0;
  434. do {
  435. /* 8 - Byte aligment */
  436. len = H2C_TX_CMD_HDR_LEN + N_BYTE_ALIGMENT(pcmd_len[i], 8);
  437. /* Buffer length is not enough */
  438. if (h2cbufferlen < totallen + len + tx_desclen)
  439. break;
  440. totallen += len;
  441. } while (++i < cmd_num);
  442. return totallen + tx_desclen;
  443. }
  444. static bool _rtl92s_firmware_set_h2c_cmd(struct ieee80211_hw *hw, u8 h2c_cmd,
  445. u8 *pcmd_buffer)
  446. {
  447. struct rtl_priv *rtlpriv = rtl_priv(hw);
  448. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  449. struct rtl_tcb_desc *cb_desc;
  450. struct sk_buff *skb;
  451. u32 element_id = 0;
  452. u32 cmd_len = 0;
  453. u32 len;
  454. switch (h2c_cmd) {
  455. case FW_H2C_SETPWRMODE:
  456. element_id = H2C_SETPWRMODE_CMD ;
  457. cmd_len = sizeof(struct h2c_set_pwrmode_parm);
  458. break;
  459. case FW_H2C_JOINBSSRPT:
  460. element_id = H2C_JOINBSSRPT_CMD;
  461. cmd_len = sizeof(struct h2c_joinbss_rpt_parm);
  462. break;
  463. case FW_H2C_WOWLAN_UPDATE_GTK:
  464. element_id = H2C_WOWLAN_UPDATE_GTK_CMD;
  465. cmd_len = sizeof(struct h2c_wpa_two_way_parm);
  466. break;
  467. case FW_H2C_WOWLAN_UPDATE_IV:
  468. element_id = H2C_WOWLAN_UPDATE_IV_CMD;
  469. cmd_len = sizeof(unsigned long long);
  470. break;
  471. case FW_H2C_WOWLAN_OFFLOAD:
  472. element_id = H2C_WOWLAN_FW_OFFLOAD;
  473. cmd_len = sizeof(u8);
  474. break;
  475. default:
  476. break;
  477. }
  478. len = _rtl92s_get_h2c_cmdlen(MAX_TRANSMIT_BUFFER_SIZE, 1, &cmd_len);
  479. skb = dev_alloc_skb(len);
  480. if (!skb)
  481. return false;
  482. cb_desc = (struct rtl_tcb_desc *)(skb->cb);
  483. cb_desc->queue_index = TXCMD_QUEUE;
  484. cb_desc->cmd_or_init = DESC_PACKET_TYPE_NORMAL;
  485. cb_desc->last_inipkt = false;
  486. _rtl92s_fill_h2c_cmd(skb, MAX_TRANSMIT_BUFFER_SIZE, 1, &element_id,
  487. &cmd_len, &pcmd_buffer, &rtlhal->h2c_txcmd_seq);
  488. _rtl92s_cmd_send_packet(hw, skb, false);
  489. rtlpriv->cfg->ops->tx_polling(hw, TXCMD_QUEUE);
  490. return true;
  491. }
  492. void rtl92s_set_fw_pwrmode_cmd(struct ieee80211_hw *hw, u8 Mode)
  493. {
  494. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  495. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  496. struct h2c_set_pwrmode_parm pwrmode;
  497. u16 max_wakeup_period = 0;
  498. pwrmode.mode = Mode;
  499. pwrmode.flag_low_traffic_en = 0;
  500. pwrmode.flag_lpnav_en = 0;
  501. pwrmode.flag_rf_low_snr_en = 0;
  502. pwrmode.flag_dps_en = 0;
  503. pwrmode.bcn_rx_en = 0;
  504. pwrmode.bcn_to = 0;
  505. SET_BITS_TO_LE_2BYTE((u8 *)(&pwrmode) + 8, 0, 16,
  506. mac->vif->bss_conf.beacon_int);
  507. pwrmode.app_itv = 0;
  508. pwrmode.awake_bcn_itvl = ppsc->reg_max_lps_awakeintvl;
  509. pwrmode.smart_ps = 1;
  510. pwrmode.bcn_pass_period = 10;
  511. /* Set beacon pass count */
  512. if (pwrmode.mode == FW_PS_MIN_MODE)
  513. max_wakeup_period = mac->vif->bss_conf.beacon_int;
  514. else if (pwrmode.mode == FW_PS_MAX_MODE)
  515. max_wakeup_period = mac->vif->bss_conf.beacon_int *
  516. mac->vif->bss_conf.dtim_period;
  517. if (max_wakeup_period >= 500)
  518. pwrmode.bcn_pass_cnt = 1;
  519. else if ((max_wakeup_period >= 300) && (max_wakeup_period < 500))
  520. pwrmode.bcn_pass_cnt = 2;
  521. else if ((max_wakeup_period >= 200) && (max_wakeup_period < 300))
  522. pwrmode.bcn_pass_cnt = 3;
  523. else if ((max_wakeup_period >= 20) && (max_wakeup_period < 200))
  524. pwrmode.bcn_pass_cnt = 5;
  525. else
  526. pwrmode.bcn_pass_cnt = 1;
  527. _rtl92s_firmware_set_h2c_cmd(hw, FW_H2C_SETPWRMODE, (u8 *)&pwrmode);
  528. }
  529. void rtl92s_set_fw_joinbss_report_cmd(struct ieee80211_hw *hw,
  530. u8 mstatus, u8 ps_qosinfo)
  531. {
  532. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  533. struct h2c_joinbss_rpt_parm joinbss_rpt;
  534. joinbss_rpt.opmode = mstatus;
  535. joinbss_rpt.ps_qos_info = ps_qosinfo;
  536. joinbss_rpt.bssid[0] = mac->bssid[0];
  537. joinbss_rpt.bssid[1] = mac->bssid[1];
  538. joinbss_rpt.bssid[2] = mac->bssid[2];
  539. joinbss_rpt.bssid[3] = mac->bssid[3];
  540. joinbss_rpt.bssid[4] = mac->bssid[4];
  541. joinbss_rpt.bssid[5] = mac->bssid[5];
  542. SET_BITS_TO_LE_2BYTE((u8 *)(&joinbss_rpt) + 8, 0, 16,
  543. mac->vif->bss_conf.beacon_int);
  544. SET_BITS_TO_LE_2BYTE((u8 *)(&joinbss_rpt) + 10, 0, 16, mac->assoc_id);
  545. _rtl92s_firmware_set_h2c_cmd(hw, FW_H2C_JOINBSSRPT, (u8 *)&joinbss_rpt);
  546. }