dm.h 2.5 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #ifndef __RTL_92S_DM_H__
  30. #define __RTL_92S_DM_H__
  31. enum dm_dig_alg {
  32. DIG_ALGO_BY_FALSE_ALARM = 0,
  33. DIG_ALGO_BY_RSSI = 1,
  34. DIG_ALGO_BEFORE_CONNECT_BY_RSSI_AND_ALARM = 2,
  35. DIG_ALGO_BY_TOW_PORT = 3,
  36. DIG_ALGO_MAX
  37. };
  38. enum dm_dig_two_port_alg {
  39. DIG_TWO_PORT_ALGO_RSSI = 0,
  40. DIG_TWO_PORT_ALGO_FALSE_ALARM = 1,
  41. };
  42. enum dm_dig_dbg {
  43. DM_DBG_OFF = 0,
  44. DM_DBG_ON = 1,
  45. DM_DBG_MAX
  46. };
  47. enum dm_dig_sta {
  48. DM_STA_DIG_OFF = 0,
  49. DM_STA_DIG_ON,
  50. DM_STA_DIG_MAX
  51. };
  52. enum dm_ratr_sta {
  53. DM_RATR_STA_HIGH = 0,
  54. DM_RATR_STA_MIDDLEHIGH = 1,
  55. DM_RATR_STA_MIDDLE = 2,
  56. DM_RATR_STA_MIDDLELOW = 3,
  57. DM_RATR_STA_LOW = 4,
  58. DM_RATR_STA_ULTRALOW = 5,
  59. DM_RATR_STA_MAX
  60. };
  61. #define DM_TYPE_BYFW 0
  62. #define DM_TYPE_BYDRIVER 1
  63. #define TX_HIGH_PWR_LEVEL_NORMAL 0
  64. #define TX_HIGH_PWR_LEVEL_LEVEL1 1
  65. #define TX_HIGH_PWR_LEVEL_LEVEL2 2
  66. #define HAL_DM_DIG_DISABLE BIT(0) /* Disable Dig */
  67. #define HAL_DM_HIPWR_DISABLE BIT(1) /* Disable High Power */
  68. #define TX_HIGHPWR_LEVEL_NORMAL 0
  69. #define TX_HIGHPWR_LEVEL_NORMAL1 1
  70. #define TX_HIGHPWR_LEVEL_NORMAL2 2
  71. #define TX_POWER_NEAR_FIELD_THRESH_LVL2 74
  72. #define TX_POWER_NEAR_FIELD_THRESH_LVL1 67
  73. #define DM_DIG_HIGH_PWR_THRESH_HIGH 75
  74. #define DM_DIG_HIGH_PWR_THRESH_LOW 70
  75. #define DM_DIG_MIN_Netcore 0x12
  76. void rtl92s_dm_watchdog(struct ieee80211_hw *hw);
  77. void rtl92s_dm_init(struct ieee80211_hw *hw);
  78. void rtl92s_dm_init_edca_turbo(struct ieee80211_hw *hw);
  79. #endif