def.h 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #ifndef __RTL92D_DEF_H__
  30. #define __RTL92D_DEF_H__
  31. /* Min Spacing related settings. */
  32. #define MAX_MSS_DENSITY_2T 0x13
  33. #define MAX_MSS_DENSITY_1T 0x0A
  34. #define RF6052_MAX_TX_PWR 0x3F
  35. #define RF6052_MAX_PATH 2
  36. #define PHY_RSSI_SLID_WIN_MAX 100
  37. #define PHY_LINKQUALITY_SLID_WIN_MAX 20
  38. #define PHY_BEACON_RSSI_SLID_WIN_MAX 10
  39. #define RT_AC_INT_MASKS (IMR_VIDOK | IMR_VODOK | IMR_BEDOK|IMR_BKDOK)
  40. #define RX_SMOOTH_FACTOR 20
  41. #define HAL_PRIME_CHNL_OFFSET_DONT_CARE 0
  42. #define HAL_PRIME_CHNL_OFFSET_LOWER 1
  43. #define HAL_PRIME_CHNL_OFFSET_UPPER 2
  44. #define RX_MPDU_QUEUE 0
  45. #define RX_CMD_QUEUE 1
  46. #define C2H_RX_CMD_HDR_LEN 8
  47. #define GET_C2H_CMD_CMD_LEN(__prxhdr) \
  48. LE_BITS_TO_4BYTE((__prxhdr), 0, 16)
  49. #define GET_C2H_CMD_ELEMENT_ID(__prxhdr) \
  50. LE_BITS_TO_4BYTE((__prxhdr), 16, 8)
  51. #define GET_C2H_CMD_CMD_SEQ(__prxhdr) \
  52. LE_BITS_TO_4BYTE((__prxhdr), 24, 7)
  53. #define GET_C2H_CMD_CONTINUE(__prxhdr) \
  54. LE_BITS_TO_4BYTE((__prxhdr), 31, 1)
  55. #define GET_C2H_CMD_CONTENT(__prxhdr) \
  56. ((u8 *)(__prxhdr) + C2H_RX_CMD_HDR_LEN)
  57. #define GET_C2H_CMD_FEEDBACK_ELEMENT_ID(__pcmdfbhdr) \
  58. LE_BITS_TO_4BYTE((__pcmdfbhdr), 0, 8)
  59. #define GET_C2H_CMD_FEEDBACK_CCX_LEN(__pcmdfbhdr) \
  60. LE_BITS_TO_4BYTE((__pcmdfbhdr), 8, 8)
  61. #define GET_C2H_CMD_FEEDBACK_CCX_CMD_CNT(__pcmdfbhdr) \
  62. LE_BITS_TO_4BYTE((__pcmdfbhdr), 16, 16)
  63. #define GET_C2H_CMD_FEEDBACK_CCX_MAC_ID(__pcmdfbhdr) \
  64. LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 0, 5)
  65. #define GET_C2H_CMD_FEEDBACK_CCX_VALID(__pcmdfbhdr) \
  66. LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 7, 1)
  67. #define GET_C2H_CMD_FEEDBACK_CCX_RETRY_CNT(__pcmdfbhdr) \
  68. LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 8, 5)
  69. #define GET_C2H_CMD_FEEDBACK_CCX_TOK(__pcmdfbhdr) \
  70. LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 15, 1)
  71. #define GET_C2H_CMD_FEEDBACK_CCX_QSEL(__pcmdfbhdr) \
  72. LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 16, 4)
  73. #define GET_C2H_CMD_FEEDBACK_CCX_SEQ(__pcmdfbhdr) \
  74. LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 20, 12)
  75. enum version_8192d {
  76. VERSION_TEST_CHIP_88C = 0x0000,
  77. VERSION_TEST_CHIP_92C = 0x0020,
  78. VERSION_TEST_UMC_CHIP_8723 = 0x0081,
  79. VERSION_NORMAL_TSMC_CHIP_88C = 0x0008,
  80. VERSION_NORMAL_TSMC_CHIP_92C = 0x0028,
  81. VERSION_NORMAL_TSMC_CHIP_92C_1T2R = 0x0018,
  82. VERSION_NORMAL_UMC_CHIP_88C_A_CUT = 0x0088,
  83. VERSION_NORMAL_UMC_CHIP_92C_A_CUT = 0x00a8,
  84. VERSION_NORMAL_UMC_CHIP_92C_1T2R_A_CUT = 0x0098,
  85. VERSION_NORMAL_UMC_CHIP_8723_1T1R_A_CUT = 0x0089,
  86. VERSION_NORMAL_UMC_CHIP_8723_1T1R_B_CUT = 0x1089,
  87. VERSION_NORMAL_UMC_CHIP_88C_B_CUT = 0x1088,
  88. VERSION_NORMAL_UMC_CHIP_92C_B_CUT = 0x10a8,
  89. VERSION_NORMAL_UMC_CHIP_92C_1T2R_B_CUT = 0x1090,
  90. VERSION_TEST_CHIP_92D_SINGLEPHY = 0x0022,
  91. VERSION_TEST_CHIP_92D_DUALPHY = 0x0002,
  92. VERSION_NORMAL_CHIP_92D_SINGLEPHY = 0x002a,
  93. VERSION_NORMAL_CHIP_92D_DUALPHY = 0x000a,
  94. VERSION_NORMAL_CHIP_92D_C_CUT_SINGLEPHY = 0x202a,
  95. VERSION_NORMAL_CHIP_92D_C_CUT_DUALPHY = 0x200a,
  96. VERSION_NORMAL_CHIP_92D_D_CUT_SINGLEPHY = 0x302a,
  97. VERSION_NORMAL_CHIP_92D_D_CUT_DUALPHY = 0x300a,
  98. VERSION_NORMAL_CHIP_92D_E_CUT_SINGLEPHY = 0x402a,
  99. VERSION_NORMAL_CHIP_92D_E_CUT_DUALPHY = 0x400a,
  100. };
  101. /* for 92D */
  102. #define CHIP_92D_SINGLEPHY BIT(9)
  103. /* Chip specific */
  104. #define CHIP_BONDING_IDENTIFIER(_value) (((_value)>>22)&0x3)
  105. #define CHIP_BONDING_92C_1T2R 0x1
  106. #define CHIP_BONDING_88C_USB_MCARD 0x2
  107. #define CHIP_BONDING_88C_USB_HP 0x1
  108. /* [15:12] IC version(CUT): A-cut=0, B-cut=1, C-cut=2, D-cut=3 */
  109. /* [7] Manufacturer: TSMC=0, UMC=1 */
  110. /* [6:4] RF type: 1T1R=0, 1T2R=1, 2T2R=2 */
  111. /* [3] Chip type: TEST=0, NORMAL=1 */
  112. /* [2:0] IC type: 81xxC=0, 8723=1, 92D=2 */
  113. #define CHIP_8723 BIT(0)
  114. #define CHIP_92D BIT(1)
  115. #define NORMAL_CHIP BIT(3)
  116. #define RF_TYPE_1T1R (~(BIT(4)|BIT(5)|BIT(6)))
  117. #define RF_TYPE_1T2R BIT(4)
  118. #define RF_TYPE_2T2R BIT(5)
  119. #define CHIP_VENDOR_UMC BIT(7)
  120. #define CHIP_92D_B_CUT BIT(12)
  121. #define CHIP_92D_C_CUT BIT(13)
  122. #define CHIP_92D_D_CUT (BIT(13)|BIT(12))
  123. #define CHIP_92D_E_CUT BIT(14)
  124. /* MASK */
  125. #define IC_TYPE_MASK (BIT(0)|BIT(1)|BIT(2))
  126. #define CHIP_TYPE_MASK BIT(3)
  127. #define RF_TYPE_MASK (BIT(4)|BIT(5)|BIT(6))
  128. #define MANUFACTUER_MASK BIT(7)
  129. #define ROM_VERSION_MASK (BIT(11)|BIT(10)|BIT(9)|BIT(8))
  130. #define CUT_VERSION_MASK (BIT(15)|BIT(14)|BIT(13)|BIT(12))
  131. /* Get element */
  132. #define GET_CVID_IC_TYPE(version) ((version) & IC_TYPE_MASK)
  133. #define GET_CVID_CHIP_TYPE(version) ((version) & CHIP_TYPE_MASK)
  134. #define GET_CVID_RF_TYPE(version) ((version) & RF_TYPE_MASK)
  135. #define GET_CVID_MANUFACTUER(version) ((version) & MANUFACTUER_MASK)
  136. #define GET_CVID_ROM_VERSION(version) ((version) & ROM_VERSION_MASK)
  137. #define GET_CVID_CUT_VERSION(version) ((version) & CUT_VERSION_MASK)
  138. #define IS_1T1R(version) ((GET_CVID_RF_TYPE(version)) ? \
  139. false : true)
  140. #define IS_1T2R(version) ((GET_CVID_RF_TYPE(version) == \
  141. RF_TYPE_1T2R) ? true : false)
  142. #define IS_2T2R(version) ((GET_CVID_RF_TYPE(version) == \
  143. RF_TYPE_2T2R) ? true : false)
  144. #define IS_92D_SINGLEPHY(version) ((IS_92D(version)) ? \
  145. (IS_2T2R(version) ? true : false) : false)
  146. #define IS_92D(version) ((GET_CVID_IC_TYPE(version) == \
  147. CHIP_92D) ? true : false)
  148. #define IS_92D_C_CUT(version) ((IS_92D(version)) ? \
  149. ((GET_CVID_CUT_VERSION(version) == \
  150. CHIP_92D_C_CUT) ? true : false) : false)
  151. #define IS_92D_D_CUT(version) ((IS_92D(version)) ? \
  152. ((GET_CVID_CUT_VERSION(version) == \
  153. CHIP_92D_D_CUT) ? true : false) : false)
  154. #define IS_92D_E_CUT(version) ((IS_92D(version)) ? \
  155. ((GET_CVID_CUT_VERSION(version) == \
  156. CHIP_92D_E_CUT) ? true : false) : false)
  157. enum rf_optype {
  158. RF_OP_BY_SW_3WIRE = 0,
  159. RF_OP_BY_FW,
  160. RF_OP_MAX
  161. };
  162. enum rtl_desc_qsel {
  163. QSLT_BK = 0x2,
  164. QSLT_BE = 0x0,
  165. QSLT_VI = 0x5,
  166. QSLT_VO = 0x7,
  167. QSLT_BEACON = 0x10,
  168. QSLT_HIGH = 0x11,
  169. QSLT_MGNT = 0x12,
  170. QSLT_CMD = 0x13,
  171. };
  172. enum channel_plan {
  173. CHPL_FCC = 0,
  174. CHPL_IC = 1,
  175. CHPL_ETSI = 2,
  176. CHPL_SPAIN = 3,
  177. CHPL_FRANCE = 4,
  178. CHPL_MKK = 5,
  179. CHPL_MKK1 = 6,
  180. CHPL_ISRAEL = 7,
  181. CHPL_TELEC = 8,
  182. CHPL_GLOBAL = 9,
  183. CHPL_WORLD = 10,
  184. };
  185. struct phy_sts_cck_8192d {
  186. u8 adc_pwdb_X[4];
  187. u8 sq_rpt;
  188. u8 cck_agc_rpt;
  189. };
  190. struct h2c_cmd_8192c {
  191. u8 element_id;
  192. u32 cmd_len;
  193. u8 *p_cmdbuffer;
  194. };
  195. struct txpower_info {
  196. u8 cck_index[RF6052_MAX_PATH][CHANNEL_GROUP_MAX];
  197. u8 ht40_1sindex[RF6052_MAX_PATH][CHANNEL_GROUP_MAX];
  198. u8 ht40_2sindexdiff[RF6052_MAX_PATH][CHANNEL_GROUP_MAX];
  199. u8 ht20indexdiff[RF6052_MAX_PATH][CHANNEL_GROUP_MAX];
  200. u8 ofdmindexdiff[RF6052_MAX_PATH][CHANNEL_GROUP_MAX];
  201. u8 ht40maxoffset[RF6052_MAX_PATH][CHANNEL_GROUP_MAX];
  202. u8 ht20maxoffset[RF6052_MAX_PATH][CHANNEL_GROUP_MAX];
  203. u8 tssi_a[3]; /* 5GL/5GM/5GH */
  204. u8 tssi_b[3];
  205. };
  206. #endif