pwrseq.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2013 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * The full GNU General Public License is included in this distribution in the
  15. * file called LICENSE.
  16. *
  17. * Contact Information:
  18. * wlanfae <wlanfae@realtek.com>
  19. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  20. * Hsinchu 300, Taiwan.
  21. *
  22. * Larry Finger <Larry.Finger@lwfinger.net>
  23. *
  24. *****************************************************************************/
  25. #ifndef __RTL8723E_PWRSEQ_H__
  26. #define __RTL8723E_PWRSEQ_H__
  27. #include "../pwrseqcmd.h"
  28. /* Check document WM-20110607-Paul-RTL8188EE_Power_Architecture-R02.vsd
  29. * There are 6 HW Power States:
  30. * 0: POFF--Power Off
  31. * 1: PDN--Power Down
  32. * 2: CARDEMU--Card Emulation
  33. * 3: ACT--Active Mode
  34. * 4: LPS--Low Power State
  35. * 5: SUS--Suspend
  36. *
  37. * The transision from different states are defined below
  38. * TRANS_CARDEMU_TO_ACT
  39. * TRANS_ACT_TO_CARDEMU
  40. * TRANS_CARDEMU_TO_SUS
  41. * TRANS_SUS_TO_CARDEMU
  42. * TRANS_CARDEMU_TO_PDN
  43. * TRANS_ACT_TO_LPS
  44. * TRANS_LPS_TO_ACT
  45. *
  46. * TRANS_END
  47. * PWR SEQ Version: rtl8188ee_PwrSeq_V09.h
  48. */
  49. #define RTL8188EE_TRANS_CARDEMU_TO_ACT_STEPS 10
  50. #define RTL8188EE_TRANS_ACT_TO_CARDEMU_STEPS 10
  51. #define RTL8188EE_TRANS_CARDEMU_TO_SUS_STEPS 10
  52. #define RTL8188EE_TRANS_SUS_TO_CARDEMU_STEPS 10
  53. #define RTL8188EE_TRANS_CARDEMU_TO_PDN_STEPS 10
  54. #define RTL8188EE_TRANS_PDN_TO_CARDEMU_STEPS 10
  55. #define RTL8188EE_TRANS_ACT_TO_LPS_STEPS 15
  56. #define RTL8188EE_TRANS_LPS_TO_ACT_STEPS 15
  57. #define RTL8188EE_TRANS_END_STEPS 1
  58. /* The following macros have the following format:
  59. * { offset, cut_msk, fab_msk|interface_msk, base|cmd, msk, value
  60. * comments },
  61. */
  62. #define RTL8188EE_TRANS_CARDEMU_TO_ACT \
  63. {0x0006, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  64. PWR_BASEADDR_MAC, PWR_CMD_POLLING, BIT(1), BIT(1) \
  65. /* wait till 0x04[17] = 1 power ready*/}, \
  66. {0x0002, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  67. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(0)|BIT(1), 0 \
  68. /* 0x02[1:0] = 0 reset BB*/}, \
  69. {0x0026, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  70. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(7), BIT(7) \
  71. /*0x24[23] = 2b'01 schmit trigger */}, \
  72. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  73. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(7), 0 \
  74. /* 0x04[15] = 0 disable HWPDN (control by DRV)*/}, \
  75. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  76. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(4)|BIT(3), 0 \
  77. /*0x04[12:11] = 2b'00 disable WL suspend*/}, \
  78. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  79. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(0), BIT(0) \
  80. /*0x04[8] = 1 polling until return 0*/}, \
  81. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  82. PWR_BASEADDR_MAC, PWR_CMD_POLLING, BIT(0), 0 \
  83. /*wait till 0x04[8] = 0*/}, \
  84. {0x0023, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  85. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(4), 0 \
  86. /*LDO normal mode*/}, \
  87. {0x0074, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  88. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(4), BIT(4) \
  89. /*SDIO Driving*/},
  90. #define RTL8188EE_TRANS_ACT_TO_CARDEMU \
  91. {0x001F, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  92. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0 \
  93. /*0x1F[7:0] = 0 turn off RF*/}, \
  94. {0x0023, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  95. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(4), BIT(4) \
  96. /*LDO Sleep mode*/}, \
  97. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  98. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(1), BIT(1) \
  99. /*0x04[9] = 1 turn off MAC by HW state machine*/}, \
  100. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  101. PWR_BASEADDR_MAC, PWR_CMD_POLLING, BIT(1), 0 \
  102. /*wait till 0x04[9] = 0 polling until return 0 to disable*/},
  103. #define RTL8188EE_TRANS_CARDEMU_TO_SUS \
  104. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, \
  105. PWR_INTF_USB_MSK|PWR_INTF_SDIO_MSK, \
  106. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(3)|BIT(4), BIT(3) \
  107. /*0x04[12:11] = 2b'01enable WL suspend*/}, \
  108. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_PCI_MSK, \
  109. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(3)|BIT(4), BIT(3)|BIT(4) \
  110. /*0x04[12:11] = 2b'11enable WL suspend for PCIe*/}, \
  111. {0x0007, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, \
  112. PWR_INTF_USB_MSK|PWR_INTF_SDIO_MSK, \
  113. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, BIT(7) \
  114. /* 0x04[31:30] = 2b'10 enable enable bandgap mbias in suspend */},\
  115. {0x0041, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, \
  116. PWR_INTF_USB_MSK|PWR_INTF_SDIO_MSK, \
  117. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(4), 0 \
  118. /*Clear SIC_EN register 0x40[12] = 1'b0 */}, \
  119. {0xfe10, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, \
  120. PWR_INTF_USB_MSK|PWR_INTF_SDIO_MSK, \
  121. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(4), BIT(4) \
  122. /*Set USB suspend enable local register 0xfe10[4]=1 */}, \
  123. {0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  124. PWR_BASEADDR_SDIO, PWR_CMD_WRITE, BIT(0), BIT(0) \
  125. /*Set SDIO suspend local register*/}, \
  126. {0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  127. PWR_BASEADDR_SDIO, PWR_CMD_POLLING, BIT(1), 0 \
  128. /*wait power state to suspend*/},
  129. #define RTL8188EE_TRANS_SUS_TO_CARDEMU \
  130. {0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  131. PWR_BASEADDR_SDIO, PWR_CMD_WRITE, BIT(0), 0 \
  132. /*Set SDIO suspend local register*/}, \
  133. {0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  134. PWR_BASEADDR_SDIO, PWR_CMD_POLLING, BIT(1), BIT(1) \
  135. /*wait power state to suspend*/}, \
  136. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  137. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(3) | BIT(4), 0 \
  138. /*0x04[12:11] = 2b'01enable WL suspend*/},
  139. #define RTL8188EE_TRANS_CARDEMU_TO_CARDDIS \
  140. {0x0026, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  141. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(7), BIT(7) \
  142. /*0x24[23] = 2b'01 schmit trigger */}, \
  143. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, \
  144. PWR_INTF_USB_MSK|PWR_INTF_SDIO_MSK, \
  145. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(3) | BIT(4), BIT(3) \
  146. /*0x04[12:11] = 2b'01 enable WL suspend*/}, \
  147. {0x0007, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, \
  148. PWR_INTF_USB_MSK|PWR_INTF_SDIO_MSK, \
  149. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0 \
  150. /* 0x04[31:30] = 2b'10 enable enable bandgap mbias in suspend */},\
  151. {0x0041, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, \
  152. PWR_INTF_USB_MSK|PWR_INTF_SDIO_MSK, \
  153. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(4), 0 \
  154. /*Clear SIC_EN register 0x40[12] = 1'b0 */}, \
  155. {0xfe10, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_USB_MSK, \
  156. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(4), BIT(4) \
  157. /*Set USB suspend enable local register 0xfe10[4]=1 */}, \
  158. {0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  159. PWR_BASEADDR_SDIO, PWR_CMD_WRITE, BIT(0), BIT(0) \
  160. /*Set SDIO suspend local register*/}, \
  161. {0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  162. PWR_BASEADDR_SDIO, PWR_CMD_POLLING, BIT(1), 0 \
  163. /*wait power state to suspend*/},
  164. #define RTL8188EE_TRANS_CARDDIS_TO_CARDEMU \
  165. {0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  166. PWR_BASEADDR_SDIO, PWR_CMD_WRITE, BIT(0), 0 \
  167. /*Set SDIO suspend local register*/}, \
  168. {0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  169. PWR_BASEADDR_SDIO, PWR_CMD_POLLING, BIT(1), BIT(1) \
  170. /*wait power state to suspend*/}, \
  171. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  172. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(3)|BIT(4), 0 \
  173. /*0x04[12:11] = 2b'01enable WL suspend*/},
  174. #define RTL8188EE_TRANS_CARDEMU_TO_PDN \
  175. {0x0006, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  176. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(0), 0/* 0x04[16] = 0*/}, \
  177. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  178. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(7), BIT(7) \
  179. /* 0x04[15] = 1*/},
  180. #define RTL8188EE_TRANS_PDN_TO_CARDEMU \
  181. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  182. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(7), 0/* 0x04[15] = 0*/},
  183. #define RTL8188EE_TRANS_ACT_TO_LPS \
  184. {0x0522, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  185. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x7F \
  186. /*Tx Pause*/}, \
  187. {0x05F8, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  188. PWR_BASEADDR_MAC, PWR_CMD_POLLING, 0xFF, 0 \
  189. /*Should be zero if no packet is transmitting*/}, \
  190. {0x05F9, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  191. PWR_BASEADDR_MAC, PWR_CMD_POLLING, 0xFF, 0 \
  192. /*Should be zero if no packet is transmitting*/}, \
  193. {0x05FA, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  194. PWR_BASEADDR_MAC, PWR_CMD_POLLING, 0xFF, 0 \
  195. /*Should be zero if no packet is transmitting*/}, \
  196. {0x05FB, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  197. PWR_BASEADDR_MAC, PWR_CMD_POLLING, 0xFF, 0 \
  198. /*Should be zero if no packet is transmitting*/}, \
  199. {0x0002, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  200. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(0), 0 \
  201. /*CCK and OFDM are disabled,and clock are gated*/}, \
  202. {0x0002, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  203. PWR_BASEADDR_MAC, PWR_CMD_DELAY, 0, PWRSEQ_DELAY_US \
  204. /*Delay 1us*/}, \
  205. {0x0100, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  206. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x3F \
  207. /*Reset MAC TRX*/}, \
  208. {0x0101, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  209. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(1), 0 \
  210. /*check if removed later*/}, \
  211. {0x0553, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  212. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(5), BIT(5) \
  213. /*Respond TxOK to scheduler*/},
  214. #define RTL8188EE_TRANS_LPS_TO_ACT \
  215. {0x0080, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  216. PWR_BASEADDR_SDIO, PWR_CMD_WRITE, 0xFF, 0x84 \
  217. /*SDIO RPWM*/}, \
  218. {0xFE58, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_USB_MSK, \
  219. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x84 \
  220. /*USB RPWM*/}, \
  221. {0x0361, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_PCI_MSK, \
  222. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x84 \
  223. /*PCIe RPWM*/}, \
  224. {0x0002, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  225. PWR_BASEADDR_MAC, PWR_CMD_DELAY, 0, PWRSEQ_DELAY_MS \
  226. /*Delay*/}, \
  227. {0x0008, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  228. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(4), 0 \
  229. /*. 0x08[4] = 0 switch TSF to 40M*/}, \
  230. {0x0109, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  231. PWR_BASEADDR_MAC, PWR_CMD_POLLING, BIT(7), 0 \
  232. /*Polling 0x109[7]=0 TSF in 40M*/}, \
  233. {0x0029, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  234. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(6)|BIT(7), 0 \
  235. /*. 0x29[7:6] = 2b'00 enable BB clock*/}, \
  236. {0x0101, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  237. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(1), BIT(1) \
  238. /*. 0x101[1] = 1*/}, \
  239. {0x0100, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  240. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0xFF \
  241. /*. 0x100[7:0] = 0xFF enable WMAC TRX*/}, \
  242. {0x0002, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  243. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(1)|BIT(0), BIT(1)|BIT(0) \
  244. /*. 0x02[1:0] = 2b'11 enable BB macro*/}, \
  245. {0x0522, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  246. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0 \
  247. /*. 0x522 = 0*/},
  248. #define RTL8188EE_TRANS_END \
  249. {0xFFFF, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  250. 0, PWR_CMD_END, 0, 0}
  251. extern struct wlan_pwr_cfg rtl8188ee_power_on_flow
  252. [RTL8188EE_TRANS_CARDEMU_TO_ACT_STEPS +
  253. RTL8188EE_TRANS_END_STEPS];
  254. extern struct wlan_pwr_cfg rtl8188ee_radio_off_flow
  255. [RTL8188EE_TRANS_ACT_TO_CARDEMU_STEPS +
  256. RTL8188EE_TRANS_END_STEPS];
  257. extern struct wlan_pwr_cfg rtl8188ee_card_disable_flow
  258. [RTL8188EE_TRANS_ACT_TO_CARDEMU_STEPS +
  259. RTL8188EE_TRANS_CARDEMU_TO_PDN_STEPS +
  260. RTL8188EE_TRANS_END_STEPS];
  261. extern struct wlan_pwr_cfg rtl8188ee_card_enable_flow
  262. [RTL8188EE_TRANS_ACT_TO_CARDEMU_STEPS +
  263. RTL8188EE_TRANS_CARDEMU_TO_PDN_STEPS +
  264. RTL8188EE_TRANS_END_STEPS];
  265. extern struct wlan_pwr_cfg rtl8188ee_suspend_flow
  266. [RTL8188EE_TRANS_ACT_TO_CARDEMU_STEPS +
  267. RTL8188EE_TRANS_CARDEMU_TO_SUS_STEPS +
  268. RTL8188EE_TRANS_END_STEPS];
  269. extern struct wlan_pwr_cfg rtl8188ee_resume_flow
  270. [RTL8188EE_TRANS_ACT_TO_CARDEMU_STEPS +
  271. RTL8188EE_TRANS_CARDEMU_TO_SUS_STEPS +
  272. RTL8188EE_TRANS_END_STEPS];
  273. extern struct wlan_pwr_cfg rtl8188ee_hwpdn_flow
  274. [RTL8188EE_TRANS_ACT_TO_CARDEMU_STEPS +
  275. RTL8188EE_TRANS_CARDEMU_TO_PDN_STEPS +
  276. RTL8188EE_TRANS_END_STEPS];
  277. extern struct wlan_pwr_cfg rtl8188ee_enter_lps_flow
  278. [RTL8188EE_TRANS_ACT_TO_LPS_STEPS +
  279. RTL8188EE_TRANS_END_STEPS];
  280. extern struct wlan_pwr_cfg rtl8188ee_leave_lps_flow
  281. [RTL8188EE_TRANS_LPS_TO_ACT_STEPS +
  282. RTL8188EE_TRANS_END_STEPS];
  283. /* RTL8723 Power Configuration CMDs for PCIe interface */
  284. #define RTL8188EE_NIC_PWR_ON_FLOW rtl8188ee_power_on_flow
  285. #define RTL8188EE_NIC_RF_OFF_FLOW rtl8188ee_radio_off_flow
  286. #define RTL8188EE_NIC_DISABLE_FLOW rtl8188ee_card_disable_flow
  287. #define RTL8188EE_NIC_ENABLE_FLOW rtl8188ee_card_enable_flow
  288. #define RTL8188EE_NIC_SUSPEND_FLOW rtl8188ee_suspend_flow
  289. #define RTL8188EE_NIC_RESUME_FLOW rtl8188ee_resume_flow
  290. #define RTL8188EE_NIC_PDN_FLOW rtl8188ee_hwpdn_flow
  291. #define RTL8188EE_NIC_LPS_ENTER_FLOW rtl8188ee_enter_lps_flow
  292. #define RTL8188EE_NIC_LPS_LEAVE_FLOW rtl8188ee_leave_lps_flow
  293. #endif