phy.h 6.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2013 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * The full GNU General Public License is included in this distribution in the
  15. * file called LICENSE.
  16. *
  17. * Contact Information:
  18. * wlanfae <wlanfae@realtek.com>
  19. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  20. * Hsinchu 300, Taiwan.
  21. *
  22. * Larry Finger <Larry.Finger@lwfinger.net>
  23. *
  24. *****************************************************************************/
  25. #ifndef __RTL92C_PHY_H__
  26. #define __RTL92C_PHY_H__
  27. /* MAX_TX_COUNT must always set to 4, otherwise read efuse
  28. * table secquence will be wrong.
  29. */
  30. #define MAX_TX_COUNT 4
  31. #define MAX_PRECMD_CNT 16
  32. #define MAX_RFDEPENDCMD_CNT 16
  33. #define MAX_POSTCMD_CNT 16
  34. #define MAX_DOZE_WAITING_TIMES_9x 64
  35. #define RT_CANNOT_IO(hw) false
  36. #define HIGHPOWER_RADIOA_ARRAYLEN 22
  37. #define IQK_ADDA_REG_NUM 16
  38. #define IQK_BB_REG_NUM 9
  39. #define MAX_TOLERANCE 5
  40. #define IQK_DELAY_TIME 10
  41. #define INDEX_MAPPING_NUM 15
  42. #define APK_BB_REG_NUM 5
  43. #define APK_AFE_REG_NUM 16
  44. #define APK_CURVE_REG_NUM 4
  45. #define PATH_NUM 2
  46. #define LOOP_LIMIT 5
  47. #define MAX_STALL_TIME 50
  48. #define ANTENNADIVERSITYVALUE 0x80
  49. #define MAX_TXPWR_IDX_NMODE_92S 63
  50. #define RESET_CNT_LIMIT 3
  51. #define IQK_ADDA_REG_NUM 16
  52. #define IQK_MAC_REG_NUM 4
  53. #define RF6052_MAX_PATH 2
  54. #define CT_OFFSET_MAC_ADDR 0X16
  55. #define CT_OFFSET_CCK_TX_PWR_IDX 0x5A
  56. #define CT_OFFSET_HT401S_TX_PWR_IDX 0x60
  57. #define CT_OFFSET_HT402S_TX_PWR_IDX_DIFF 0x66
  58. #define CT_OFFSET_HT20_TX_PWR_IDX_DIFF 0x69
  59. #define CT_OFFSET_OFDM_TX_PWR_IDX_DIFF 0x6C
  60. #define CT_OFFSET_HT40_MAX_PWR_OFFSET 0x6F
  61. #define CT_OFFSET_HT20_MAX_PWR_OFFSET 0x72
  62. #define CT_OFFSET_CHANNEL_PLAH 0x75
  63. #define CT_OFFSET_THERMAL_METER 0x78
  64. #define CT_OFFSET_RF_OPTION 0x79
  65. #define CT_OFFSET_VERSION 0x7E
  66. #define CT_OFFSET_CUSTOMER_ID 0x7F
  67. #define RTL92C_MAX_PATH_NUM 2
  68. enum swchnlcmd_id {
  69. CMDID_END,
  70. CMDID_SET_TXPOWEROWER_LEVEL,
  71. CMDID_BBREGWRITE10,
  72. CMDID_WRITEPORT_ULONG,
  73. CMDID_WRITEPORT_USHORT,
  74. CMDID_WRITEPORT_UCHAR,
  75. CMDID_RF_WRITEREG,
  76. };
  77. struct swchnlcmd {
  78. enum swchnlcmd_id cmdid;
  79. u32 para1;
  80. u32 para2;
  81. u32 msdelay;
  82. };
  83. enum hw90_block_e {
  84. HW90_BLOCK_MAC = 0,
  85. HW90_BLOCK_PHY0 = 1,
  86. HW90_BLOCK_PHY1 = 2,
  87. HW90_BLOCK_RF = 3,
  88. HW90_BLOCK_MAXIMUM = 4,
  89. };
  90. enum baseband_config_type {
  91. BASEBAND_CONFIG_PHY_REG = 0,
  92. BASEBAND_CONFIG_AGC_TAB = 1,
  93. };
  94. enum ra_offset_area {
  95. RA_OFFSET_LEGACY_OFDM1,
  96. RA_OFFSET_LEGACY_OFDM2,
  97. RA_OFFSET_HT_OFDM1,
  98. RA_OFFSET_HT_OFDM2,
  99. RA_OFFSET_HT_OFDM3,
  100. RA_OFFSET_HT_OFDM4,
  101. RA_OFFSET_HT_CCK,
  102. };
  103. enum antenna_path {
  104. ANTENNA_NONE,
  105. ANTENNA_D,
  106. ANTENNA_C,
  107. ANTENNA_CD,
  108. ANTENNA_B,
  109. ANTENNA_BD,
  110. ANTENNA_BC,
  111. ANTENNA_BCD,
  112. ANTENNA_A,
  113. ANTENNA_AD,
  114. ANTENNA_AC,
  115. ANTENNA_ACD,
  116. ANTENNA_AB,
  117. ANTENNA_ABD,
  118. ANTENNA_ABC,
  119. ANTENNA_ABCD
  120. };
  121. struct r_antenna_select_ofdm {
  122. u32 r_tx_antenna:4;
  123. u32 r_ant_l:4;
  124. u32 r_ant_non_ht:4;
  125. u32 r_ant_ht1:4;
  126. u32 r_ant_ht2:4;
  127. u32 r_ant_ht_s1:4;
  128. u32 r_ant_non_ht_s1:4;
  129. u32 ofdm_txsc:2;
  130. u32 reserved:2;
  131. };
  132. struct r_antenna_select_cck {
  133. u8 r_cckrx_enable_2:2;
  134. u8 r_cckrx_enable:2;
  135. u8 r_ccktx_enable:4;
  136. };
  137. struct efuse_contents {
  138. u8 mac_addr[ETH_ALEN];
  139. u8 cck_tx_power_idx[6];
  140. u8 ht40_1s_tx_power_idx[6];
  141. u8 ht40_2s_tx_power_idx_diff[3];
  142. u8 ht20_tx_power_idx_diff[3];
  143. u8 ofdm_tx_power_idx_diff[3];
  144. u8 ht40_max_power_offset[3];
  145. u8 ht20_max_power_offset[3];
  146. u8 channel_plan;
  147. u8 thermal_meter;
  148. u8 rf_option[5];
  149. u8 version;
  150. u8 oem_id;
  151. u8 regulatory;
  152. };
  153. struct tx_power_struct {
  154. u8 cck[RTL92C_MAX_PATH_NUM][CHANNEL_MAX_NUMBER];
  155. u8 ht40_1s[RTL92C_MAX_PATH_NUM][CHANNEL_MAX_NUMBER];
  156. u8 ht40_2s[RTL92C_MAX_PATH_NUM][CHANNEL_MAX_NUMBER];
  157. u8 ht20_diff[RTL92C_MAX_PATH_NUM][CHANNEL_MAX_NUMBER];
  158. u8 legacy_ht_diff[RTL92C_MAX_PATH_NUM][CHANNEL_MAX_NUMBER];
  159. u8 legacy_ht_txpowerdiff;
  160. u8 groupht20[RTL92C_MAX_PATH_NUM][CHANNEL_MAX_NUMBER];
  161. u8 groupht40[RTL92C_MAX_PATH_NUM][CHANNEL_MAX_NUMBER];
  162. u8 pwrgroup_cnt;
  163. u32 mcs_original_offset[4][16];
  164. };
  165. enum _ANT_DIV_TYPE {
  166. NO_ANTDIV = 0xFF,
  167. CG_TRX_HW_ANTDIV = 0x01,
  168. CGCS_RX_HW_ANTDIV = 0x02,
  169. FIXED_HW_ANTDIV = 0x03,
  170. CG_TRX_SMART_ANTDIV = 0x04,
  171. CGCS_RX_SW_ANTDIV = 0x05,
  172. };
  173. u32 rtl88e_phy_query_bb_reg(struct ieee80211_hw *hw,
  174. u32 regaddr, u32 bitmask);
  175. void rtl88e_phy_set_bb_reg(struct ieee80211_hw *hw,
  176. u32 regaddr, u32 bitmask, u32 data);
  177. u32 rtl88e_phy_query_rf_reg(struct ieee80211_hw *hw,
  178. enum radio_path rfpath, u32 regaddr,
  179. u32 bitmask);
  180. void rtl88e_phy_set_rf_reg(struct ieee80211_hw *hw,
  181. enum radio_path rfpath, u32 regaddr,
  182. u32 bitmask, u32 data);
  183. bool rtl88e_phy_mac_config(struct ieee80211_hw *hw);
  184. bool rtl88e_phy_bb_config(struct ieee80211_hw *hw);
  185. bool rtl88e_phy_rf_config(struct ieee80211_hw *hw);
  186. void rtl88e_phy_get_hw_reg_originalvalue(struct ieee80211_hw *hw);
  187. void rtl88e_phy_get_txpower_level(struct ieee80211_hw *hw,
  188. long *powerlevel);
  189. void rtl88e_phy_set_txpower_level(struct ieee80211_hw *hw, u8 channel);
  190. void rtl88e_phy_scan_operation_backup(struct ieee80211_hw *hw,
  191. u8 operation);
  192. void rtl88e_phy_set_bw_mode_callback(struct ieee80211_hw *hw);
  193. void rtl88e_phy_set_bw_mode(struct ieee80211_hw *hw,
  194. enum nl80211_channel_type ch_type);
  195. void rtl88e_phy_sw_chnl_callback(struct ieee80211_hw *hw);
  196. u8 rtl88e_phy_sw_chnl(struct ieee80211_hw *hw);
  197. void rtl88e_phy_iq_calibrate(struct ieee80211_hw *hw, bool b_recovery);
  198. void rtl88e_phy_lc_calibrate(struct ieee80211_hw *hw);
  199. void rtl88e_phy_set_rfpath_switch(struct ieee80211_hw *hw, bool bmain);
  200. bool rtl88e_phy_config_rf_with_headerfile(struct ieee80211_hw *hw,
  201. enum radio_path rfpath);
  202. bool rtl88e_phy_set_io_cmd(struct ieee80211_hw *hw, enum io_type iotype);
  203. bool rtl88e_phy_set_rf_power_state(struct ieee80211_hw *hw,
  204. enum rf_pwrstate rfpwr_state);
  205. #endif