pcie.c 53 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975
  1. /* Copyright (c) 2014 Broadcom Corporation
  2. *
  3. * Permission to use, copy, modify, and/or distribute this software for any
  4. * purpose with or without fee is hereby granted, provided that the above
  5. * copyright notice and this permission notice appear in all copies.
  6. *
  7. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  8. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  9. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  10. * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  11. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
  12. * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
  13. * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/module.h>
  17. #include <linux/firmware.h>
  18. #include <linux/pci.h>
  19. #include <linux/vmalloc.h>
  20. #include <linux/delay.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/bcma/bcma.h>
  23. #include <linux/sched.h>
  24. #include <asm/unaligned.h>
  25. #include <soc.h>
  26. #include <chipcommon.h>
  27. #include <brcmu_utils.h>
  28. #include <brcmu_wifi.h>
  29. #include <brcm_hw_ids.h>
  30. #include "debug.h"
  31. #include "bus.h"
  32. #include "commonring.h"
  33. #include "msgbuf.h"
  34. #include "pcie.h"
  35. #include "firmware.h"
  36. #include "chip.h"
  37. enum brcmf_pcie_state {
  38. BRCMFMAC_PCIE_STATE_DOWN,
  39. BRCMFMAC_PCIE_STATE_UP
  40. };
  41. #define BRCMF_PCIE_43602_FW_NAME "brcm/brcmfmac43602-pcie.bin"
  42. #define BRCMF_PCIE_43602_NVRAM_NAME "brcm/brcmfmac43602-pcie.txt"
  43. #define BRCMF_PCIE_4356_FW_NAME "brcm/brcmfmac4356-pcie.bin"
  44. #define BRCMF_PCIE_4356_NVRAM_NAME "brcm/brcmfmac4356-pcie.txt"
  45. #define BRCMF_PCIE_43570_FW_NAME "brcm/brcmfmac43570-pcie.bin"
  46. #define BRCMF_PCIE_43570_NVRAM_NAME "brcm/brcmfmac43570-pcie.txt"
  47. #define BRCMF_PCIE_4358_FW_NAME "brcm/brcmfmac4358-pcie.bin"
  48. #define BRCMF_PCIE_4358_NVRAM_NAME "brcm/brcmfmac4358-pcie.txt"
  49. #define BRCMF_PCIE_FW_UP_TIMEOUT 2000 /* msec */
  50. #define BRCMF_PCIE_TCM_MAP_SIZE (4096 * 1024)
  51. #define BRCMF_PCIE_REG_MAP_SIZE (32 * 1024)
  52. /* backplane addres space accessed by BAR0 */
  53. #define BRCMF_PCIE_BAR0_WINDOW 0x80
  54. #define BRCMF_PCIE_BAR0_REG_SIZE 0x1000
  55. #define BRCMF_PCIE_BAR0_WRAPPERBASE 0x70
  56. #define BRCMF_PCIE_BAR0_WRAPBASE_DMP_OFFSET 0x1000
  57. #define BRCMF_PCIE_BARO_PCIE_ENUM_OFFSET 0x2000
  58. #define BRCMF_PCIE_ARMCR4REG_BANKIDX 0x40
  59. #define BRCMF_PCIE_ARMCR4REG_BANKPDA 0x4C
  60. #define BRCMF_PCIE_REG_INTSTATUS 0x90
  61. #define BRCMF_PCIE_REG_INTMASK 0x94
  62. #define BRCMF_PCIE_REG_SBMBX 0x98
  63. #define BRCMF_PCIE_PCIE2REG_INTMASK 0x24
  64. #define BRCMF_PCIE_PCIE2REG_MAILBOXINT 0x48
  65. #define BRCMF_PCIE_PCIE2REG_MAILBOXMASK 0x4C
  66. #define BRCMF_PCIE_PCIE2REG_CONFIGADDR 0x120
  67. #define BRCMF_PCIE_PCIE2REG_CONFIGDATA 0x124
  68. #define BRCMF_PCIE_PCIE2REG_H2D_MAILBOX 0x140
  69. #define BRCMF_PCIE_GENREV1 1
  70. #define BRCMF_PCIE_GENREV2 2
  71. #define BRCMF_PCIE2_INTA 0x01
  72. #define BRCMF_PCIE2_INTB 0x02
  73. #define BRCMF_PCIE_INT_0 0x01
  74. #define BRCMF_PCIE_INT_1 0x02
  75. #define BRCMF_PCIE_INT_DEF (BRCMF_PCIE_INT_0 | \
  76. BRCMF_PCIE_INT_1)
  77. #define BRCMF_PCIE_MB_INT_FN0_0 0x0100
  78. #define BRCMF_PCIE_MB_INT_FN0_1 0x0200
  79. #define BRCMF_PCIE_MB_INT_D2H0_DB0 0x10000
  80. #define BRCMF_PCIE_MB_INT_D2H0_DB1 0x20000
  81. #define BRCMF_PCIE_MB_INT_D2H1_DB0 0x40000
  82. #define BRCMF_PCIE_MB_INT_D2H1_DB1 0x80000
  83. #define BRCMF_PCIE_MB_INT_D2H2_DB0 0x100000
  84. #define BRCMF_PCIE_MB_INT_D2H2_DB1 0x200000
  85. #define BRCMF_PCIE_MB_INT_D2H3_DB0 0x400000
  86. #define BRCMF_PCIE_MB_INT_D2H3_DB1 0x800000
  87. #define BRCMF_PCIE_MB_INT_D2H_DB (BRCMF_PCIE_MB_INT_D2H0_DB0 | \
  88. BRCMF_PCIE_MB_INT_D2H0_DB1 | \
  89. BRCMF_PCIE_MB_INT_D2H1_DB0 | \
  90. BRCMF_PCIE_MB_INT_D2H1_DB1 | \
  91. BRCMF_PCIE_MB_INT_D2H2_DB0 | \
  92. BRCMF_PCIE_MB_INT_D2H2_DB1 | \
  93. BRCMF_PCIE_MB_INT_D2H3_DB0 | \
  94. BRCMF_PCIE_MB_INT_D2H3_DB1)
  95. #define BRCMF_PCIE_MIN_SHARED_VERSION 5
  96. #define BRCMF_PCIE_MAX_SHARED_VERSION 5
  97. #define BRCMF_PCIE_SHARED_VERSION_MASK 0x00FF
  98. #define BRCMF_PCIE_SHARED_DMA_INDEX 0x10000
  99. #define BRCMF_PCIE_SHARED_DMA_2B_IDX 0x100000
  100. #define BRCMF_PCIE_FLAGS_HTOD_SPLIT 0x4000
  101. #define BRCMF_PCIE_FLAGS_DTOH_SPLIT 0x8000
  102. #define BRCMF_SHARED_MAX_RXBUFPOST_OFFSET 34
  103. #define BRCMF_SHARED_RING_BASE_OFFSET 52
  104. #define BRCMF_SHARED_RX_DATAOFFSET_OFFSET 36
  105. #define BRCMF_SHARED_CONSOLE_ADDR_OFFSET 20
  106. #define BRCMF_SHARED_HTOD_MB_DATA_ADDR_OFFSET 40
  107. #define BRCMF_SHARED_DTOH_MB_DATA_ADDR_OFFSET 44
  108. #define BRCMF_SHARED_RING_INFO_ADDR_OFFSET 48
  109. #define BRCMF_SHARED_DMA_SCRATCH_LEN_OFFSET 52
  110. #define BRCMF_SHARED_DMA_SCRATCH_ADDR_OFFSET 56
  111. #define BRCMF_SHARED_DMA_RINGUPD_LEN_OFFSET 64
  112. #define BRCMF_SHARED_DMA_RINGUPD_ADDR_OFFSET 68
  113. #define BRCMF_RING_H2D_RING_COUNT_OFFSET 0
  114. #define BRCMF_RING_D2H_RING_COUNT_OFFSET 1
  115. #define BRCMF_RING_H2D_RING_MEM_OFFSET 4
  116. #define BRCMF_RING_H2D_RING_STATE_OFFSET 8
  117. #define BRCMF_RING_MEM_BASE_ADDR_OFFSET 8
  118. #define BRCMF_RING_MAX_ITEM_OFFSET 4
  119. #define BRCMF_RING_LEN_ITEMS_OFFSET 6
  120. #define BRCMF_RING_MEM_SZ 16
  121. #define BRCMF_RING_STATE_SZ 8
  122. #define BRCMF_SHARED_RING_H2D_W_IDX_PTR_OFFSET 4
  123. #define BRCMF_SHARED_RING_H2D_R_IDX_PTR_OFFSET 8
  124. #define BRCMF_SHARED_RING_D2H_W_IDX_PTR_OFFSET 12
  125. #define BRCMF_SHARED_RING_D2H_R_IDX_PTR_OFFSET 16
  126. #define BRCMF_SHARED_RING_H2D_WP_HADDR_OFFSET 20
  127. #define BRCMF_SHARED_RING_H2D_RP_HADDR_OFFSET 28
  128. #define BRCMF_SHARED_RING_D2H_WP_HADDR_OFFSET 36
  129. #define BRCMF_SHARED_RING_D2H_RP_HADDR_OFFSET 44
  130. #define BRCMF_SHARED_RING_TCM_MEMLOC_OFFSET 0
  131. #define BRCMF_SHARED_RING_MAX_SUB_QUEUES 52
  132. #define BRCMF_DEF_MAX_RXBUFPOST 255
  133. #define BRCMF_CONSOLE_BUFADDR_OFFSET 8
  134. #define BRCMF_CONSOLE_BUFSIZE_OFFSET 12
  135. #define BRCMF_CONSOLE_WRITEIDX_OFFSET 16
  136. #define BRCMF_DMA_D2H_SCRATCH_BUF_LEN 8
  137. #define BRCMF_DMA_D2H_RINGUPD_BUF_LEN 1024
  138. #define BRCMF_D2H_DEV_D3_ACK 0x00000001
  139. #define BRCMF_D2H_DEV_DS_ENTER_REQ 0x00000002
  140. #define BRCMF_D2H_DEV_DS_EXIT_NOTE 0x00000004
  141. #define BRCMF_H2D_HOST_D3_INFORM 0x00000001
  142. #define BRCMF_H2D_HOST_DS_ACK 0x00000002
  143. #define BRCMF_H2D_HOST_D0_INFORM_IN_USE 0x00000008
  144. #define BRCMF_H2D_HOST_D0_INFORM 0x00000010
  145. #define BRCMF_PCIE_MBDATA_TIMEOUT 2000
  146. #define BRCMF_PCIE_CFGREG_STATUS_CMD 0x4
  147. #define BRCMF_PCIE_CFGREG_PM_CSR 0x4C
  148. #define BRCMF_PCIE_CFGREG_MSI_CAP 0x58
  149. #define BRCMF_PCIE_CFGREG_MSI_ADDR_L 0x5C
  150. #define BRCMF_PCIE_CFGREG_MSI_ADDR_H 0x60
  151. #define BRCMF_PCIE_CFGREG_MSI_DATA 0x64
  152. #define BRCMF_PCIE_CFGREG_LINK_STATUS_CTRL 0xBC
  153. #define BRCMF_PCIE_CFGREG_LINK_STATUS_CTRL2 0xDC
  154. #define BRCMF_PCIE_CFGREG_RBAR_CTRL 0x228
  155. #define BRCMF_PCIE_CFGREG_PML1_SUB_CTRL1 0x248
  156. #define BRCMF_PCIE_CFGREG_REG_BAR2_CONFIG 0x4E0
  157. #define BRCMF_PCIE_CFGREG_REG_BAR3_CONFIG 0x4F4
  158. #define BRCMF_PCIE_LINK_STATUS_CTRL_ASPM_ENAB 3
  159. MODULE_FIRMWARE(BRCMF_PCIE_43602_FW_NAME);
  160. MODULE_FIRMWARE(BRCMF_PCIE_43602_NVRAM_NAME);
  161. MODULE_FIRMWARE(BRCMF_PCIE_4356_FW_NAME);
  162. MODULE_FIRMWARE(BRCMF_PCIE_4356_NVRAM_NAME);
  163. MODULE_FIRMWARE(BRCMF_PCIE_43570_FW_NAME);
  164. MODULE_FIRMWARE(BRCMF_PCIE_43570_NVRAM_NAME);
  165. MODULE_FIRMWARE(BRCMF_PCIE_4358_FW_NAME);
  166. MODULE_FIRMWARE(BRCMF_PCIE_4358_NVRAM_NAME);
  167. struct brcmf_pcie_console {
  168. u32 base_addr;
  169. u32 buf_addr;
  170. u32 bufsize;
  171. u32 read_idx;
  172. u8 log_str[256];
  173. u8 log_idx;
  174. };
  175. struct brcmf_pcie_shared_info {
  176. u32 tcm_base_address;
  177. u32 flags;
  178. struct brcmf_pcie_ringbuf *commonrings[BRCMF_NROF_COMMON_MSGRINGS];
  179. struct brcmf_pcie_ringbuf *flowrings;
  180. u16 max_rxbufpost;
  181. u32 nrof_flowrings;
  182. u32 rx_dataoffset;
  183. u32 htod_mb_data_addr;
  184. u32 dtoh_mb_data_addr;
  185. u32 ring_info_addr;
  186. struct brcmf_pcie_console console;
  187. void *scratch;
  188. dma_addr_t scratch_dmahandle;
  189. void *ringupd;
  190. dma_addr_t ringupd_dmahandle;
  191. };
  192. struct brcmf_pcie_core_info {
  193. u32 base;
  194. u32 wrapbase;
  195. };
  196. struct brcmf_pciedev_info {
  197. enum brcmf_pcie_state state;
  198. bool in_irq;
  199. bool irq_requested;
  200. struct pci_dev *pdev;
  201. char fw_name[BRCMF_FW_PATH_LEN + BRCMF_FW_NAME_LEN];
  202. char nvram_name[BRCMF_FW_PATH_LEN + BRCMF_FW_NAME_LEN];
  203. void __iomem *regs;
  204. void __iomem *tcm;
  205. u32 tcm_size;
  206. u32 ram_base;
  207. u32 ram_size;
  208. struct brcmf_chip *ci;
  209. u32 coreid;
  210. u32 generic_corerev;
  211. struct brcmf_pcie_shared_info shared;
  212. void (*ringbell)(struct brcmf_pciedev_info *devinfo);
  213. wait_queue_head_t mbdata_resp_wait;
  214. bool mbdata_completed;
  215. bool irq_allocated;
  216. bool wowl_enabled;
  217. u8 dma_idx_sz;
  218. void *idxbuf;
  219. u32 idxbuf_sz;
  220. dma_addr_t idxbuf_dmahandle;
  221. u16 (*read_ptr)(struct brcmf_pciedev_info *devinfo, u32 mem_offset);
  222. void (*write_ptr)(struct brcmf_pciedev_info *devinfo, u32 mem_offset,
  223. u16 value);
  224. };
  225. struct brcmf_pcie_ringbuf {
  226. struct brcmf_commonring commonring;
  227. dma_addr_t dma_handle;
  228. u32 w_idx_addr;
  229. u32 r_idx_addr;
  230. struct brcmf_pciedev_info *devinfo;
  231. u8 id;
  232. };
  233. static const u32 brcmf_ring_max_item[BRCMF_NROF_COMMON_MSGRINGS] = {
  234. BRCMF_H2D_MSGRING_CONTROL_SUBMIT_MAX_ITEM,
  235. BRCMF_H2D_MSGRING_RXPOST_SUBMIT_MAX_ITEM,
  236. BRCMF_D2H_MSGRING_CONTROL_COMPLETE_MAX_ITEM,
  237. BRCMF_D2H_MSGRING_TX_COMPLETE_MAX_ITEM,
  238. BRCMF_D2H_MSGRING_RX_COMPLETE_MAX_ITEM
  239. };
  240. static const u32 brcmf_ring_itemsize[BRCMF_NROF_COMMON_MSGRINGS] = {
  241. BRCMF_H2D_MSGRING_CONTROL_SUBMIT_ITEMSIZE,
  242. BRCMF_H2D_MSGRING_RXPOST_SUBMIT_ITEMSIZE,
  243. BRCMF_D2H_MSGRING_CONTROL_COMPLETE_ITEMSIZE,
  244. BRCMF_D2H_MSGRING_TX_COMPLETE_ITEMSIZE,
  245. BRCMF_D2H_MSGRING_RX_COMPLETE_ITEMSIZE
  246. };
  247. static u32
  248. brcmf_pcie_read_reg32(struct brcmf_pciedev_info *devinfo, u32 reg_offset)
  249. {
  250. void __iomem *address = devinfo->regs + reg_offset;
  251. return (ioread32(address));
  252. }
  253. static void
  254. brcmf_pcie_write_reg32(struct brcmf_pciedev_info *devinfo, u32 reg_offset,
  255. u32 value)
  256. {
  257. void __iomem *address = devinfo->regs + reg_offset;
  258. iowrite32(value, address);
  259. }
  260. static u8
  261. brcmf_pcie_read_tcm8(struct brcmf_pciedev_info *devinfo, u32 mem_offset)
  262. {
  263. void __iomem *address = devinfo->tcm + mem_offset;
  264. return (ioread8(address));
  265. }
  266. static u16
  267. brcmf_pcie_read_tcm16(struct brcmf_pciedev_info *devinfo, u32 mem_offset)
  268. {
  269. void __iomem *address = devinfo->tcm + mem_offset;
  270. return (ioread16(address));
  271. }
  272. static void
  273. brcmf_pcie_write_tcm16(struct brcmf_pciedev_info *devinfo, u32 mem_offset,
  274. u16 value)
  275. {
  276. void __iomem *address = devinfo->tcm + mem_offset;
  277. iowrite16(value, address);
  278. }
  279. static u16
  280. brcmf_pcie_read_idx(struct brcmf_pciedev_info *devinfo, u32 mem_offset)
  281. {
  282. u16 *address = devinfo->idxbuf + mem_offset;
  283. return (*(address));
  284. }
  285. static void
  286. brcmf_pcie_write_idx(struct brcmf_pciedev_info *devinfo, u32 mem_offset,
  287. u16 value)
  288. {
  289. u16 *address = devinfo->idxbuf + mem_offset;
  290. *(address) = value;
  291. }
  292. static u32
  293. brcmf_pcie_read_tcm32(struct brcmf_pciedev_info *devinfo, u32 mem_offset)
  294. {
  295. void __iomem *address = devinfo->tcm + mem_offset;
  296. return (ioread32(address));
  297. }
  298. static void
  299. brcmf_pcie_write_tcm32(struct brcmf_pciedev_info *devinfo, u32 mem_offset,
  300. u32 value)
  301. {
  302. void __iomem *address = devinfo->tcm + mem_offset;
  303. iowrite32(value, address);
  304. }
  305. static u32
  306. brcmf_pcie_read_ram32(struct brcmf_pciedev_info *devinfo, u32 mem_offset)
  307. {
  308. void __iomem *addr = devinfo->tcm + devinfo->ci->rambase + mem_offset;
  309. return (ioread32(addr));
  310. }
  311. static void
  312. brcmf_pcie_write_ram32(struct brcmf_pciedev_info *devinfo, u32 mem_offset,
  313. u32 value)
  314. {
  315. void __iomem *addr = devinfo->tcm + devinfo->ci->rambase + mem_offset;
  316. iowrite32(value, addr);
  317. }
  318. static void
  319. brcmf_pcie_copy_mem_todev(struct brcmf_pciedev_info *devinfo, u32 mem_offset,
  320. void *srcaddr, u32 len)
  321. {
  322. void __iomem *address = devinfo->tcm + mem_offset;
  323. __le32 *src32;
  324. __le16 *src16;
  325. u8 *src8;
  326. if (((ulong)address & 4) || ((ulong)srcaddr & 4) || (len & 4)) {
  327. if (((ulong)address & 2) || ((ulong)srcaddr & 2) || (len & 2)) {
  328. src8 = (u8 *)srcaddr;
  329. while (len) {
  330. iowrite8(*src8, address);
  331. address++;
  332. src8++;
  333. len--;
  334. }
  335. } else {
  336. len = len / 2;
  337. src16 = (__le16 *)srcaddr;
  338. while (len) {
  339. iowrite16(le16_to_cpu(*src16), address);
  340. address += 2;
  341. src16++;
  342. len--;
  343. }
  344. }
  345. } else {
  346. len = len / 4;
  347. src32 = (__le32 *)srcaddr;
  348. while (len) {
  349. iowrite32(le32_to_cpu(*src32), address);
  350. address += 4;
  351. src32++;
  352. len--;
  353. }
  354. }
  355. }
  356. #define WRITECC32(devinfo, reg, value) brcmf_pcie_write_reg32(devinfo, \
  357. CHIPCREGOFFS(reg), value)
  358. static void
  359. brcmf_pcie_select_core(struct brcmf_pciedev_info *devinfo, u16 coreid)
  360. {
  361. const struct pci_dev *pdev = devinfo->pdev;
  362. struct brcmf_core *core;
  363. u32 bar0_win;
  364. core = brcmf_chip_get_core(devinfo->ci, coreid);
  365. if (core) {
  366. bar0_win = core->base;
  367. pci_write_config_dword(pdev, BRCMF_PCIE_BAR0_WINDOW, bar0_win);
  368. if (pci_read_config_dword(pdev, BRCMF_PCIE_BAR0_WINDOW,
  369. &bar0_win) == 0) {
  370. if (bar0_win != core->base) {
  371. bar0_win = core->base;
  372. pci_write_config_dword(pdev,
  373. BRCMF_PCIE_BAR0_WINDOW,
  374. bar0_win);
  375. }
  376. }
  377. } else {
  378. brcmf_err("Unsupported core selected %x\n", coreid);
  379. }
  380. }
  381. static void brcmf_pcie_reset_device(struct brcmf_pciedev_info *devinfo)
  382. {
  383. u16 cfg_offset[] = { BRCMF_PCIE_CFGREG_STATUS_CMD,
  384. BRCMF_PCIE_CFGREG_PM_CSR,
  385. BRCMF_PCIE_CFGREG_MSI_CAP,
  386. BRCMF_PCIE_CFGREG_MSI_ADDR_L,
  387. BRCMF_PCIE_CFGREG_MSI_ADDR_H,
  388. BRCMF_PCIE_CFGREG_MSI_DATA,
  389. BRCMF_PCIE_CFGREG_LINK_STATUS_CTRL2,
  390. BRCMF_PCIE_CFGREG_RBAR_CTRL,
  391. BRCMF_PCIE_CFGREG_PML1_SUB_CTRL1,
  392. BRCMF_PCIE_CFGREG_REG_BAR2_CONFIG,
  393. BRCMF_PCIE_CFGREG_REG_BAR3_CONFIG };
  394. u32 i;
  395. u32 val;
  396. u32 lsc;
  397. if (!devinfo->ci)
  398. return;
  399. brcmf_pcie_select_core(devinfo, BCMA_CORE_PCIE2);
  400. brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_PCIE2REG_CONFIGADDR,
  401. BRCMF_PCIE_CFGREG_LINK_STATUS_CTRL);
  402. lsc = brcmf_pcie_read_reg32(devinfo, BRCMF_PCIE_PCIE2REG_CONFIGDATA);
  403. val = lsc & (~BRCMF_PCIE_LINK_STATUS_CTRL_ASPM_ENAB);
  404. brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_PCIE2REG_CONFIGDATA, val);
  405. brcmf_pcie_select_core(devinfo, BCMA_CORE_CHIPCOMMON);
  406. WRITECC32(devinfo, watchdog, 4);
  407. msleep(100);
  408. brcmf_pcie_select_core(devinfo, BCMA_CORE_PCIE2);
  409. brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_PCIE2REG_CONFIGADDR,
  410. BRCMF_PCIE_CFGREG_LINK_STATUS_CTRL);
  411. brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_PCIE2REG_CONFIGDATA, lsc);
  412. brcmf_pcie_select_core(devinfo, BCMA_CORE_PCIE2);
  413. for (i = 0; i < ARRAY_SIZE(cfg_offset); i++) {
  414. brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_PCIE2REG_CONFIGADDR,
  415. cfg_offset[i]);
  416. val = brcmf_pcie_read_reg32(devinfo,
  417. BRCMF_PCIE_PCIE2REG_CONFIGDATA);
  418. brcmf_dbg(PCIE, "config offset 0x%04x, value 0x%04x\n",
  419. cfg_offset[i], val);
  420. brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_PCIE2REG_CONFIGDATA,
  421. val);
  422. }
  423. }
  424. static void brcmf_pcie_attach(struct brcmf_pciedev_info *devinfo)
  425. {
  426. u32 config;
  427. brcmf_pcie_select_core(devinfo, BCMA_CORE_PCIE2);
  428. if (brcmf_pcie_read_reg32(devinfo, BRCMF_PCIE_PCIE2REG_INTMASK) != 0)
  429. brcmf_pcie_reset_device(devinfo);
  430. /* BAR1 window may not be sized properly */
  431. brcmf_pcie_select_core(devinfo, BCMA_CORE_PCIE2);
  432. brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_PCIE2REG_CONFIGADDR, 0x4e0);
  433. config = brcmf_pcie_read_reg32(devinfo, BRCMF_PCIE_PCIE2REG_CONFIGDATA);
  434. brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_PCIE2REG_CONFIGDATA, config);
  435. device_wakeup_enable(&devinfo->pdev->dev);
  436. }
  437. static int brcmf_pcie_enter_download_state(struct brcmf_pciedev_info *devinfo)
  438. {
  439. if (devinfo->ci->chip == BRCM_CC_43602_CHIP_ID) {
  440. brcmf_pcie_select_core(devinfo, BCMA_CORE_ARM_CR4);
  441. brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_ARMCR4REG_BANKIDX,
  442. 5);
  443. brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_ARMCR4REG_BANKPDA,
  444. 0);
  445. brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_ARMCR4REG_BANKIDX,
  446. 7);
  447. brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_ARMCR4REG_BANKPDA,
  448. 0);
  449. }
  450. return 0;
  451. }
  452. static int brcmf_pcie_exit_download_state(struct brcmf_pciedev_info *devinfo,
  453. u32 resetintr)
  454. {
  455. struct brcmf_core *core;
  456. if (devinfo->ci->chip == BRCM_CC_43602_CHIP_ID) {
  457. core = brcmf_chip_get_core(devinfo->ci, BCMA_CORE_INTERNAL_MEM);
  458. brcmf_chip_resetcore(core, 0, 0, 0);
  459. }
  460. return !brcmf_chip_set_active(devinfo->ci, resetintr);
  461. }
  462. static int
  463. brcmf_pcie_send_mb_data(struct brcmf_pciedev_info *devinfo, u32 htod_mb_data)
  464. {
  465. struct brcmf_pcie_shared_info *shared;
  466. u32 addr;
  467. u32 cur_htod_mb_data;
  468. u32 i;
  469. shared = &devinfo->shared;
  470. addr = shared->htod_mb_data_addr;
  471. cur_htod_mb_data = brcmf_pcie_read_tcm32(devinfo, addr);
  472. if (cur_htod_mb_data != 0)
  473. brcmf_dbg(PCIE, "MB transaction is already pending 0x%04x\n",
  474. cur_htod_mb_data);
  475. i = 0;
  476. while (cur_htod_mb_data != 0) {
  477. msleep(10);
  478. i++;
  479. if (i > 100)
  480. return -EIO;
  481. cur_htod_mb_data = brcmf_pcie_read_tcm32(devinfo, addr);
  482. }
  483. brcmf_pcie_write_tcm32(devinfo, addr, htod_mb_data);
  484. pci_write_config_dword(devinfo->pdev, BRCMF_PCIE_REG_SBMBX, 1);
  485. pci_write_config_dword(devinfo->pdev, BRCMF_PCIE_REG_SBMBX, 1);
  486. return 0;
  487. }
  488. static void brcmf_pcie_handle_mb_data(struct brcmf_pciedev_info *devinfo)
  489. {
  490. struct brcmf_pcie_shared_info *shared;
  491. u32 addr;
  492. u32 dtoh_mb_data;
  493. shared = &devinfo->shared;
  494. addr = shared->dtoh_mb_data_addr;
  495. dtoh_mb_data = brcmf_pcie_read_tcm32(devinfo, addr);
  496. if (!dtoh_mb_data)
  497. return;
  498. brcmf_pcie_write_tcm32(devinfo, addr, 0);
  499. brcmf_dbg(PCIE, "D2H_MB_DATA: 0x%04x\n", dtoh_mb_data);
  500. if (dtoh_mb_data & BRCMF_D2H_DEV_DS_ENTER_REQ) {
  501. brcmf_dbg(PCIE, "D2H_MB_DATA: DEEP SLEEP REQ\n");
  502. brcmf_pcie_send_mb_data(devinfo, BRCMF_H2D_HOST_DS_ACK);
  503. brcmf_dbg(PCIE, "D2H_MB_DATA: sent DEEP SLEEP ACK\n");
  504. }
  505. if (dtoh_mb_data & BRCMF_D2H_DEV_DS_EXIT_NOTE)
  506. brcmf_dbg(PCIE, "D2H_MB_DATA: DEEP SLEEP EXIT\n");
  507. if (dtoh_mb_data & BRCMF_D2H_DEV_D3_ACK) {
  508. brcmf_dbg(PCIE, "D2H_MB_DATA: D3 ACK\n");
  509. if (waitqueue_active(&devinfo->mbdata_resp_wait)) {
  510. devinfo->mbdata_completed = true;
  511. wake_up(&devinfo->mbdata_resp_wait);
  512. }
  513. }
  514. }
  515. static void brcmf_pcie_bus_console_init(struct brcmf_pciedev_info *devinfo)
  516. {
  517. struct brcmf_pcie_shared_info *shared;
  518. struct brcmf_pcie_console *console;
  519. u32 addr;
  520. shared = &devinfo->shared;
  521. console = &shared->console;
  522. addr = shared->tcm_base_address + BRCMF_SHARED_CONSOLE_ADDR_OFFSET;
  523. console->base_addr = brcmf_pcie_read_tcm32(devinfo, addr);
  524. addr = console->base_addr + BRCMF_CONSOLE_BUFADDR_OFFSET;
  525. console->buf_addr = brcmf_pcie_read_tcm32(devinfo, addr);
  526. addr = console->base_addr + BRCMF_CONSOLE_BUFSIZE_OFFSET;
  527. console->bufsize = brcmf_pcie_read_tcm32(devinfo, addr);
  528. brcmf_dbg(PCIE, "Console: base %x, buf %x, size %d\n",
  529. console->base_addr, console->buf_addr, console->bufsize);
  530. }
  531. static void brcmf_pcie_bus_console_read(struct brcmf_pciedev_info *devinfo)
  532. {
  533. struct brcmf_pcie_console *console;
  534. u32 addr;
  535. u8 ch;
  536. u32 newidx;
  537. console = &devinfo->shared.console;
  538. addr = console->base_addr + BRCMF_CONSOLE_WRITEIDX_OFFSET;
  539. newidx = brcmf_pcie_read_tcm32(devinfo, addr);
  540. while (newidx != console->read_idx) {
  541. addr = console->buf_addr + console->read_idx;
  542. ch = brcmf_pcie_read_tcm8(devinfo, addr);
  543. console->read_idx++;
  544. if (console->read_idx == console->bufsize)
  545. console->read_idx = 0;
  546. if (ch == '\r')
  547. continue;
  548. console->log_str[console->log_idx] = ch;
  549. console->log_idx++;
  550. if ((ch != '\n') &&
  551. (console->log_idx == (sizeof(console->log_str) - 2))) {
  552. ch = '\n';
  553. console->log_str[console->log_idx] = ch;
  554. console->log_idx++;
  555. }
  556. if (ch == '\n') {
  557. console->log_str[console->log_idx] = 0;
  558. brcmf_dbg(PCIE, "CONSOLE: %s", console->log_str);
  559. console->log_idx = 0;
  560. }
  561. }
  562. }
  563. static __used void brcmf_pcie_ringbell_v1(struct brcmf_pciedev_info *devinfo)
  564. {
  565. u32 reg_value;
  566. brcmf_dbg(PCIE, "RING !\n");
  567. reg_value = brcmf_pcie_read_reg32(devinfo,
  568. BRCMF_PCIE_PCIE2REG_MAILBOXINT);
  569. reg_value |= BRCMF_PCIE2_INTB;
  570. brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_PCIE2REG_MAILBOXINT,
  571. reg_value);
  572. }
  573. static void brcmf_pcie_ringbell_v2(struct brcmf_pciedev_info *devinfo)
  574. {
  575. brcmf_dbg(PCIE, "RING !\n");
  576. /* Any arbitrary value will do, lets use 1 */
  577. brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_PCIE2REG_H2D_MAILBOX, 1);
  578. }
  579. static void brcmf_pcie_intr_disable(struct brcmf_pciedev_info *devinfo)
  580. {
  581. if (devinfo->generic_corerev == BRCMF_PCIE_GENREV1)
  582. pci_write_config_dword(devinfo->pdev, BRCMF_PCIE_REG_INTMASK,
  583. 0);
  584. else
  585. brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_PCIE2REG_MAILBOXMASK,
  586. 0);
  587. }
  588. static void brcmf_pcie_intr_enable(struct brcmf_pciedev_info *devinfo)
  589. {
  590. if (devinfo->generic_corerev == BRCMF_PCIE_GENREV1)
  591. pci_write_config_dword(devinfo->pdev, BRCMF_PCIE_REG_INTMASK,
  592. BRCMF_PCIE_INT_DEF);
  593. else
  594. brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_PCIE2REG_MAILBOXMASK,
  595. BRCMF_PCIE_MB_INT_D2H_DB |
  596. BRCMF_PCIE_MB_INT_FN0_0 |
  597. BRCMF_PCIE_MB_INT_FN0_1);
  598. }
  599. static irqreturn_t brcmf_pcie_quick_check_isr_v1(int irq, void *arg)
  600. {
  601. struct brcmf_pciedev_info *devinfo = (struct brcmf_pciedev_info *)arg;
  602. u32 status;
  603. status = 0;
  604. pci_read_config_dword(devinfo->pdev, BRCMF_PCIE_REG_INTSTATUS, &status);
  605. if (status) {
  606. brcmf_pcie_intr_disable(devinfo);
  607. brcmf_dbg(PCIE, "Enter\n");
  608. return IRQ_WAKE_THREAD;
  609. }
  610. return IRQ_NONE;
  611. }
  612. static irqreturn_t brcmf_pcie_quick_check_isr_v2(int irq, void *arg)
  613. {
  614. struct brcmf_pciedev_info *devinfo = (struct brcmf_pciedev_info *)arg;
  615. if (brcmf_pcie_read_reg32(devinfo, BRCMF_PCIE_PCIE2REG_MAILBOXINT)) {
  616. brcmf_pcie_intr_disable(devinfo);
  617. brcmf_dbg(PCIE, "Enter\n");
  618. return IRQ_WAKE_THREAD;
  619. }
  620. return IRQ_NONE;
  621. }
  622. static irqreturn_t brcmf_pcie_isr_thread_v1(int irq, void *arg)
  623. {
  624. struct brcmf_pciedev_info *devinfo = (struct brcmf_pciedev_info *)arg;
  625. const struct pci_dev *pdev = devinfo->pdev;
  626. u32 status;
  627. devinfo->in_irq = true;
  628. status = 0;
  629. pci_read_config_dword(pdev, BRCMF_PCIE_REG_INTSTATUS, &status);
  630. brcmf_dbg(PCIE, "Enter %x\n", status);
  631. if (status) {
  632. pci_write_config_dword(pdev, BRCMF_PCIE_REG_INTSTATUS, status);
  633. if (devinfo->state == BRCMFMAC_PCIE_STATE_UP)
  634. brcmf_proto_msgbuf_rx_trigger(&devinfo->pdev->dev);
  635. }
  636. if (devinfo->state == BRCMFMAC_PCIE_STATE_UP)
  637. brcmf_pcie_intr_enable(devinfo);
  638. devinfo->in_irq = false;
  639. return IRQ_HANDLED;
  640. }
  641. static irqreturn_t brcmf_pcie_isr_thread_v2(int irq, void *arg)
  642. {
  643. struct brcmf_pciedev_info *devinfo = (struct brcmf_pciedev_info *)arg;
  644. u32 status;
  645. devinfo->in_irq = true;
  646. status = brcmf_pcie_read_reg32(devinfo, BRCMF_PCIE_PCIE2REG_MAILBOXINT);
  647. brcmf_dbg(PCIE, "Enter %x\n", status);
  648. if (status) {
  649. brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_PCIE2REG_MAILBOXINT,
  650. status);
  651. if (status & (BRCMF_PCIE_MB_INT_FN0_0 |
  652. BRCMF_PCIE_MB_INT_FN0_1))
  653. brcmf_pcie_handle_mb_data(devinfo);
  654. if (status & BRCMF_PCIE_MB_INT_D2H_DB) {
  655. if (devinfo->state == BRCMFMAC_PCIE_STATE_UP)
  656. brcmf_proto_msgbuf_rx_trigger(
  657. &devinfo->pdev->dev);
  658. }
  659. }
  660. brcmf_pcie_bus_console_read(devinfo);
  661. if (devinfo->state == BRCMFMAC_PCIE_STATE_UP)
  662. brcmf_pcie_intr_enable(devinfo);
  663. devinfo->in_irq = false;
  664. return IRQ_HANDLED;
  665. }
  666. static int brcmf_pcie_request_irq(struct brcmf_pciedev_info *devinfo)
  667. {
  668. struct pci_dev *pdev;
  669. pdev = devinfo->pdev;
  670. brcmf_pcie_intr_disable(devinfo);
  671. brcmf_dbg(PCIE, "Enter\n");
  672. /* is it a v1 or v2 implementation */
  673. devinfo->irq_requested = false;
  674. pci_enable_msi(pdev);
  675. if (devinfo->generic_corerev == BRCMF_PCIE_GENREV1) {
  676. if (request_threaded_irq(pdev->irq,
  677. brcmf_pcie_quick_check_isr_v1,
  678. brcmf_pcie_isr_thread_v1,
  679. IRQF_SHARED, "brcmf_pcie_intr",
  680. devinfo)) {
  681. pci_disable_msi(pdev);
  682. brcmf_err("Failed to request IRQ %d\n", pdev->irq);
  683. return -EIO;
  684. }
  685. } else {
  686. if (request_threaded_irq(pdev->irq,
  687. brcmf_pcie_quick_check_isr_v2,
  688. brcmf_pcie_isr_thread_v2,
  689. IRQF_SHARED, "brcmf_pcie_intr",
  690. devinfo)) {
  691. pci_disable_msi(pdev);
  692. brcmf_err("Failed to request IRQ %d\n", pdev->irq);
  693. return -EIO;
  694. }
  695. }
  696. devinfo->irq_requested = true;
  697. devinfo->irq_allocated = true;
  698. return 0;
  699. }
  700. static void brcmf_pcie_release_irq(struct brcmf_pciedev_info *devinfo)
  701. {
  702. struct pci_dev *pdev;
  703. u32 status;
  704. u32 count;
  705. if (!devinfo->irq_allocated)
  706. return;
  707. pdev = devinfo->pdev;
  708. brcmf_pcie_intr_disable(devinfo);
  709. if (!devinfo->irq_requested)
  710. return;
  711. devinfo->irq_requested = false;
  712. free_irq(pdev->irq, devinfo);
  713. pci_disable_msi(pdev);
  714. msleep(50);
  715. count = 0;
  716. while ((devinfo->in_irq) && (count < 20)) {
  717. msleep(50);
  718. count++;
  719. }
  720. if (devinfo->in_irq)
  721. brcmf_err("Still in IRQ (processing) !!!\n");
  722. if (devinfo->generic_corerev == BRCMF_PCIE_GENREV1) {
  723. status = 0;
  724. pci_read_config_dword(pdev, BRCMF_PCIE_REG_INTSTATUS, &status);
  725. pci_write_config_dword(pdev, BRCMF_PCIE_REG_INTSTATUS, status);
  726. } else {
  727. status = brcmf_pcie_read_reg32(devinfo,
  728. BRCMF_PCIE_PCIE2REG_MAILBOXINT);
  729. brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_PCIE2REG_MAILBOXINT,
  730. status);
  731. }
  732. devinfo->irq_allocated = false;
  733. }
  734. static int brcmf_pcie_ring_mb_write_rptr(void *ctx)
  735. {
  736. struct brcmf_pcie_ringbuf *ring = (struct brcmf_pcie_ringbuf *)ctx;
  737. struct brcmf_pciedev_info *devinfo = ring->devinfo;
  738. struct brcmf_commonring *commonring = &ring->commonring;
  739. if (devinfo->state != BRCMFMAC_PCIE_STATE_UP)
  740. return -EIO;
  741. brcmf_dbg(PCIE, "W r_ptr %d (%d), ring %d\n", commonring->r_ptr,
  742. commonring->w_ptr, ring->id);
  743. devinfo->write_ptr(devinfo, ring->r_idx_addr, commonring->r_ptr);
  744. return 0;
  745. }
  746. static int brcmf_pcie_ring_mb_write_wptr(void *ctx)
  747. {
  748. struct brcmf_pcie_ringbuf *ring = (struct brcmf_pcie_ringbuf *)ctx;
  749. struct brcmf_pciedev_info *devinfo = ring->devinfo;
  750. struct brcmf_commonring *commonring = &ring->commonring;
  751. if (devinfo->state != BRCMFMAC_PCIE_STATE_UP)
  752. return -EIO;
  753. brcmf_dbg(PCIE, "W w_ptr %d (%d), ring %d\n", commonring->w_ptr,
  754. commonring->r_ptr, ring->id);
  755. devinfo->write_ptr(devinfo, ring->w_idx_addr, commonring->w_ptr);
  756. return 0;
  757. }
  758. static int brcmf_pcie_ring_mb_ring_bell(void *ctx)
  759. {
  760. struct brcmf_pcie_ringbuf *ring = (struct brcmf_pcie_ringbuf *)ctx;
  761. struct brcmf_pciedev_info *devinfo = ring->devinfo;
  762. if (devinfo->state != BRCMFMAC_PCIE_STATE_UP)
  763. return -EIO;
  764. devinfo->ringbell(devinfo);
  765. return 0;
  766. }
  767. static int brcmf_pcie_ring_mb_update_rptr(void *ctx)
  768. {
  769. struct brcmf_pcie_ringbuf *ring = (struct brcmf_pcie_ringbuf *)ctx;
  770. struct brcmf_pciedev_info *devinfo = ring->devinfo;
  771. struct brcmf_commonring *commonring = &ring->commonring;
  772. if (devinfo->state != BRCMFMAC_PCIE_STATE_UP)
  773. return -EIO;
  774. commonring->r_ptr = devinfo->read_ptr(devinfo, ring->r_idx_addr);
  775. brcmf_dbg(PCIE, "R r_ptr %d (%d), ring %d\n", commonring->r_ptr,
  776. commonring->w_ptr, ring->id);
  777. return 0;
  778. }
  779. static int brcmf_pcie_ring_mb_update_wptr(void *ctx)
  780. {
  781. struct brcmf_pcie_ringbuf *ring = (struct brcmf_pcie_ringbuf *)ctx;
  782. struct brcmf_pciedev_info *devinfo = ring->devinfo;
  783. struct brcmf_commonring *commonring = &ring->commonring;
  784. if (devinfo->state != BRCMFMAC_PCIE_STATE_UP)
  785. return -EIO;
  786. commonring->w_ptr = devinfo->read_ptr(devinfo, ring->w_idx_addr);
  787. brcmf_dbg(PCIE, "R w_ptr %d (%d), ring %d\n", commonring->w_ptr,
  788. commonring->r_ptr, ring->id);
  789. return 0;
  790. }
  791. static void *
  792. brcmf_pcie_init_dmabuffer_for_device(struct brcmf_pciedev_info *devinfo,
  793. u32 size, u32 tcm_dma_phys_addr,
  794. dma_addr_t *dma_handle)
  795. {
  796. void *ring;
  797. u64 address;
  798. ring = dma_alloc_coherent(&devinfo->pdev->dev, size, dma_handle,
  799. GFP_KERNEL);
  800. if (!ring)
  801. return NULL;
  802. address = (u64)*dma_handle;
  803. brcmf_pcie_write_tcm32(devinfo, tcm_dma_phys_addr,
  804. address & 0xffffffff);
  805. brcmf_pcie_write_tcm32(devinfo, tcm_dma_phys_addr + 4, address >> 32);
  806. memset(ring, 0, size);
  807. return (ring);
  808. }
  809. static struct brcmf_pcie_ringbuf *
  810. brcmf_pcie_alloc_dma_and_ring(struct brcmf_pciedev_info *devinfo, u32 ring_id,
  811. u32 tcm_ring_phys_addr)
  812. {
  813. void *dma_buf;
  814. dma_addr_t dma_handle;
  815. struct brcmf_pcie_ringbuf *ring;
  816. u32 size;
  817. u32 addr;
  818. size = brcmf_ring_max_item[ring_id] * brcmf_ring_itemsize[ring_id];
  819. dma_buf = brcmf_pcie_init_dmabuffer_for_device(devinfo, size,
  820. tcm_ring_phys_addr + BRCMF_RING_MEM_BASE_ADDR_OFFSET,
  821. &dma_handle);
  822. if (!dma_buf)
  823. return NULL;
  824. addr = tcm_ring_phys_addr + BRCMF_RING_MAX_ITEM_OFFSET;
  825. brcmf_pcie_write_tcm16(devinfo, addr, brcmf_ring_max_item[ring_id]);
  826. addr = tcm_ring_phys_addr + BRCMF_RING_LEN_ITEMS_OFFSET;
  827. brcmf_pcie_write_tcm16(devinfo, addr, brcmf_ring_itemsize[ring_id]);
  828. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  829. if (!ring) {
  830. dma_free_coherent(&devinfo->pdev->dev, size, dma_buf,
  831. dma_handle);
  832. return NULL;
  833. }
  834. brcmf_commonring_config(&ring->commonring, brcmf_ring_max_item[ring_id],
  835. brcmf_ring_itemsize[ring_id], dma_buf);
  836. ring->dma_handle = dma_handle;
  837. ring->devinfo = devinfo;
  838. brcmf_commonring_register_cb(&ring->commonring,
  839. brcmf_pcie_ring_mb_ring_bell,
  840. brcmf_pcie_ring_mb_update_rptr,
  841. brcmf_pcie_ring_mb_update_wptr,
  842. brcmf_pcie_ring_mb_write_rptr,
  843. brcmf_pcie_ring_mb_write_wptr, ring);
  844. return (ring);
  845. }
  846. static void brcmf_pcie_release_ringbuffer(struct device *dev,
  847. struct brcmf_pcie_ringbuf *ring)
  848. {
  849. void *dma_buf;
  850. u32 size;
  851. if (!ring)
  852. return;
  853. dma_buf = ring->commonring.buf_addr;
  854. if (dma_buf) {
  855. size = ring->commonring.depth * ring->commonring.item_len;
  856. dma_free_coherent(dev, size, dma_buf, ring->dma_handle);
  857. }
  858. kfree(ring);
  859. }
  860. static void brcmf_pcie_release_ringbuffers(struct brcmf_pciedev_info *devinfo)
  861. {
  862. u32 i;
  863. for (i = 0; i < BRCMF_NROF_COMMON_MSGRINGS; i++) {
  864. brcmf_pcie_release_ringbuffer(&devinfo->pdev->dev,
  865. devinfo->shared.commonrings[i]);
  866. devinfo->shared.commonrings[i] = NULL;
  867. }
  868. kfree(devinfo->shared.flowrings);
  869. devinfo->shared.flowrings = NULL;
  870. if (devinfo->idxbuf) {
  871. dma_free_coherent(&devinfo->pdev->dev,
  872. devinfo->idxbuf_sz,
  873. devinfo->idxbuf,
  874. devinfo->idxbuf_dmahandle);
  875. devinfo->idxbuf = NULL;
  876. }
  877. }
  878. static int brcmf_pcie_init_ringbuffers(struct brcmf_pciedev_info *devinfo)
  879. {
  880. struct brcmf_pcie_ringbuf *ring;
  881. struct brcmf_pcie_ringbuf *rings;
  882. u32 ring_addr;
  883. u32 d2h_w_idx_ptr;
  884. u32 d2h_r_idx_ptr;
  885. u32 h2d_w_idx_ptr;
  886. u32 h2d_r_idx_ptr;
  887. u32 addr;
  888. u32 ring_mem_ptr;
  889. u32 i;
  890. u64 address;
  891. u32 bufsz;
  892. u16 max_sub_queues;
  893. u8 idx_offset;
  894. ring_addr = devinfo->shared.ring_info_addr;
  895. brcmf_dbg(PCIE, "Base ring addr = 0x%08x\n", ring_addr);
  896. addr = ring_addr + BRCMF_SHARED_RING_MAX_SUB_QUEUES;
  897. max_sub_queues = brcmf_pcie_read_tcm16(devinfo, addr);
  898. if (devinfo->dma_idx_sz != 0) {
  899. bufsz = (BRCMF_NROF_D2H_COMMON_MSGRINGS + max_sub_queues) *
  900. devinfo->dma_idx_sz * 2;
  901. devinfo->idxbuf = dma_alloc_coherent(&devinfo->pdev->dev, bufsz,
  902. &devinfo->idxbuf_dmahandle,
  903. GFP_KERNEL);
  904. if (!devinfo->idxbuf)
  905. devinfo->dma_idx_sz = 0;
  906. }
  907. if (devinfo->dma_idx_sz == 0) {
  908. addr = ring_addr + BRCMF_SHARED_RING_D2H_W_IDX_PTR_OFFSET;
  909. d2h_w_idx_ptr = brcmf_pcie_read_tcm32(devinfo, addr);
  910. addr = ring_addr + BRCMF_SHARED_RING_D2H_R_IDX_PTR_OFFSET;
  911. d2h_r_idx_ptr = brcmf_pcie_read_tcm32(devinfo, addr);
  912. addr = ring_addr + BRCMF_SHARED_RING_H2D_W_IDX_PTR_OFFSET;
  913. h2d_w_idx_ptr = brcmf_pcie_read_tcm32(devinfo, addr);
  914. addr = ring_addr + BRCMF_SHARED_RING_H2D_R_IDX_PTR_OFFSET;
  915. h2d_r_idx_ptr = brcmf_pcie_read_tcm32(devinfo, addr);
  916. idx_offset = sizeof(u32);
  917. devinfo->write_ptr = brcmf_pcie_write_tcm16;
  918. devinfo->read_ptr = brcmf_pcie_read_tcm16;
  919. brcmf_dbg(PCIE, "Using TCM indices\n");
  920. } else {
  921. memset(devinfo->idxbuf, 0, bufsz);
  922. devinfo->idxbuf_sz = bufsz;
  923. idx_offset = devinfo->dma_idx_sz;
  924. devinfo->write_ptr = brcmf_pcie_write_idx;
  925. devinfo->read_ptr = brcmf_pcie_read_idx;
  926. h2d_w_idx_ptr = 0;
  927. addr = ring_addr + BRCMF_SHARED_RING_H2D_WP_HADDR_OFFSET;
  928. address = (u64)devinfo->idxbuf_dmahandle;
  929. brcmf_pcie_write_tcm32(devinfo, addr, address & 0xffffffff);
  930. brcmf_pcie_write_tcm32(devinfo, addr + 4, address >> 32);
  931. h2d_r_idx_ptr = h2d_w_idx_ptr + max_sub_queues * idx_offset;
  932. addr = ring_addr + BRCMF_SHARED_RING_H2D_RP_HADDR_OFFSET;
  933. address += max_sub_queues * idx_offset;
  934. brcmf_pcie_write_tcm32(devinfo, addr, address & 0xffffffff);
  935. brcmf_pcie_write_tcm32(devinfo, addr + 4, address >> 32);
  936. d2h_w_idx_ptr = h2d_r_idx_ptr + max_sub_queues * idx_offset;
  937. addr = ring_addr + BRCMF_SHARED_RING_D2H_WP_HADDR_OFFSET;
  938. address += max_sub_queues * idx_offset;
  939. brcmf_pcie_write_tcm32(devinfo, addr, address & 0xffffffff);
  940. brcmf_pcie_write_tcm32(devinfo, addr + 4, address >> 32);
  941. d2h_r_idx_ptr = d2h_w_idx_ptr +
  942. BRCMF_NROF_D2H_COMMON_MSGRINGS * idx_offset;
  943. addr = ring_addr + BRCMF_SHARED_RING_D2H_RP_HADDR_OFFSET;
  944. address += BRCMF_NROF_D2H_COMMON_MSGRINGS * idx_offset;
  945. brcmf_pcie_write_tcm32(devinfo, addr, address & 0xffffffff);
  946. brcmf_pcie_write_tcm32(devinfo, addr + 4, address >> 32);
  947. brcmf_dbg(PCIE, "Using host memory indices\n");
  948. }
  949. addr = ring_addr + BRCMF_SHARED_RING_TCM_MEMLOC_OFFSET;
  950. ring_mem_ptr = brcmf_pcie_read_tcm32(devinfo, addr);
  951. for (i = 0; i < BRCMF_NROF_H2D_COMMON_MSGRINGS; i++) {
  952. ring = brcmf_pcie_alloc_dma_and_ring(devinfo, i, ring_mem_ptr);
  953. if (!ring)
  954. goto fail;
  955. ring->w_idx_addr = h2d_w_idx_ptr;
  956. ring->r_idx_addr = h2d_r_idx_ptr;
  957. ring->id = i;
  958. devinfo->shared.commonrings[i] = ring;
  959. h2d_w_idx_ptr += idx_offset;
  960. h2d_r_idx_ptr += idx_offset;
  961. ring_mem_ptr += BRCMF_RING_MEM_SZ;
  962. }
  963. for (i = BRCMF_NROF_H2D_COMMON_MSGRINGS;
  964. i < BRCMF_NROF_COMMON_MSGRINGS; i++) {
  965. ring = brcmf_pcie_alloc_dma_and_ring(devinfo, i, ring_mem_ptr);
  966. if (!ring)
  967. goto fail;
  968. ring->w_idx_addr = d2h_w_idx_ptr;
  969. ring->r_idx_addr = d2h_r_idx_ptr;
  970. ring->id = i;
  971. devinfo->shared.commonrings[i] = ring;
  972. d2h_w_idx_ptr += idx_offset;
  973. d2h_r_idx_ptr += idx_offset;
  974. ring_mem_ptr += BRCMF_RING_MEM_SZ;
  975. }
  976. devinfo->shared.nrof_flowrings =
  977. max_sub_queues - BRCMF_NROF_H2D_COMMON_MSGRINGS;
  978. rings = kcalloc(devinfo->shared.nrof_flowrings, sizeof(*ring),
  979. GFP_KERNEL);
  980. if (!rings)
  981. goto fail;
  982. brcmf_dbg(PCIE, "Nr of flowrings is %d\n",
  983. devinfo->shared.nrof_flowrings);
  984. for (i = 0; i < devinfo->shared.nrof_flowrings; i++) {
  985. ring = &rings[i];
  986. ring->devinfo = devinfo;
  987. ring->id = i + BRCMF_NROF_COMMON_MSGRINGS;
  988. brcmf_commonring_register_cb(&ring->commonring,
  989. brcmf_pcie_ring_mb_ring_bell,
  990. brcmf_pcie_ring_mb_update_rptr,
  991. brcmf_pcie_ring_mb_update_wptr,
  992. brcmf_pcie_ring_mb_write_rptr,
  993. brcmf_pcie_ring_mb_write_wptr,
  994. ring);
  995. ring->w_idx_addr = h2d_w_idx_ptr;
  996. ring->r_idx_addr = h2d_r_idx_ptr;
  997. h2d_w_idx_ptr += idx_offset;
  998. h2d_r_idx_ptr += idx_offset;
  999. }
  1000. devinfo->shared.flowrings = rings;
  1001. return 0;
  1002. fail:
  1003. brcmf_err("Allocating ring buffers failed\n");
  1004. brcmf_pcie_release_ringbuffers(devinfo);
  1005. return -ENOMEM;
  1006. }
  1007. static void
  1008. brcmf_pcie_release_scratchbuffers(struct brcmf_pciedev_info *devinfo)
  1009. {
  1010. if (devinfo->shared.scratch)
  1011. dma_free_coherent(&devinfo->pdev->dev,
  1012. BRCMF_DMA_D2H_SCRATCH_BUF_LEN,
  1013. devinfo->shared.scratch,
  1014. devinfo->shared.scratch_dmahandle);
  1015. if (devinfo->shared.ringupd)
  1016. dma_free_coherent(&devinfo->pdev->dev,
  1017. BRCMF_DMA_D2H_RINGUPD_BUF_LEN,
  1018. devinfo->shared.ringupd,
  1019. devinfo->shared.ringupd_dmahandle);
  1020. }
  1021. static int brcmf_pcie_init_scratchbuffers(struct brcmf_pciedev_info *devinfo)
  1022. {
  1023. u64 address;
  1024. u32 addr;
  1025. devinfo->shared.scratch = dma_alloc_coherent(&devinfo->pdev->dev,
  1026. BRCMF_DMA_D2H_SCRATCH_BUF_LEN,
  1027. &devinfo->shared.scratch_dmahandle, GFP_KERNEL);
  1028. if (!devinfo->shared.scratch)
  1029. goto fail;
  1030. memset(devinfo->shared.scratch, 0, BRCMF_DMA_D2H_SCRATCH_BUF_LEN);
  1031. addr = devinfo->shared.tcm_base_address +
  1032. BRCMF_SHARED_DMA_SCRATCH_ADDR_OFFSET;
  1033. address = (u64)devinfo->shared.scratch_dmahandle;
  1034. brcmf_pcie_write_tcm32(devinfo, addr, address & 0xffffffff);
  1035. brcmf_pcie_write_tcm32(devinfo, addr + 4, address >> 32);
  1036. addr = devinfo->shared.tcm_base_address +
  1037. BRCMF_SHARED_DMA_SCRATCH_LEN_OFFSET;
  1038. brcmf_pcie_write_tcm32(devinfo, addr, BRCMF_DMA_D2H_SCRATCH_BUF_LEN);
  1039. devinfo->shared.ringupd = dma_alloc_coherent(&devinfo->pdev->dev,
  1040. BRCMF_DMA_D2H_RINGUPD_BUF_LEN,
  1041. &devinfo->shared.ringupd_dmahandle, GFP_KERNEL);
  1042. if (!devinfo->shared.ringupd)
  1043. goto fail;
  1044. memset(devinfo->shared.ringupd, 0, BRCMF_DMA_D2H_RINGUPD_BUF_LEN);
  1045. addr = devinfo->shared.tcm_base_address +
  1046. BRCMF_SHARED_DMA_RINGUPD_ADDR_OFFSET;
  1047. address = (u64)devinfo->shared.ringupd_dmahandle;
  1048. brcmf_pcie_write_tcm32(devinfo, addr, address & 0xffffffff);
  1049. brcmf_pcie_write_tcm32(devinfo, addr + 4, address >> 32);
  1050. addr = devinfo->shared.tcm_base_address +
  1051. BRCMF_SHARED_DMA_RINGUPD_LEN_OFFSET;
  1052. brcmf_pcie_write_tcm32(devinfo, addr, BRCMF_DMA_D2H_RINGUPD_BUF_LEN);
  1053. return 0;
  1054. fail:
  1055. brcmf_err("Allocating scratch buffers failed\n");
  1056. brcmf_pcie_release_scratchbuffers(devinfo);
  1057. return -ENOMEM;
  1058. }
  1059. static void brcmf_pcie_down(struct device *dev)
  1060. {
  1061. }
  1062. static int brcmf_pcie_tx(struct device *dev, struct sk_buff *skb)
  1063. {
  1064. return 0;
  1065. }
  1066. static int brcmf_pcie_tx_ctlpkt(struct device *dev, unsigned char *msg,
  1067. uint len)
  1068. {
  1069. return 0;
  1070. }
  1071. static int brcmf_pcie_rx_ctlpkt(struct device *dev, unsigned char *msg,
  1072. uint len)
  1073. {
  1074. return 0;
  1075. }
  1076. static void brcmf_pcie_wowl_config(struct device *dev, bool enabled)
  1077. {
  1078. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  1079. struct brcmf_pciedev *buspub = bus_if->bus_priv.pcie;
  1080. struct brcmf_pciedev_info *devinfo = buspub->devinfo;
  1081. brcmf_dbg(PCIE, "Configuring WOWL, enabled=%d\n", enabled);
  1082. devinfo->wowl_enabled = enabled;
  1083. if (enabled)
  1084. device_set_wakeup_enable(&devinfo->pdev->dev, true);
  1085. else
  1086. device_set_wakeup_enable(&devinfo->pdev->dev, false);
  1087. }
  1088. static struct brcmf_bus_ops brcmf_pcie_bus_ops = {
  1089. .txdata = brcmf_pcie_tx,
  1090. .stop = brcmf_pcie_down,
  1091. .txctl = brcmf_pcie_tx_ctlpkt,
  1092. .rxctl = brcmf_pcie_rx_ctlpkt,
  1093. .wowl_config = brcmf_pcie_wowl_config,
  1094. };
  1095. static int
  1096. brcmf_pcie_init_share_ram_info(struct brcmf_pciedev_info *devinfo,
  1097. u32 sharedram_addr)
  1098. {
  1099. struct brcmf_pcie_shared_info *shared;
  1100. u32 addr;
  1101. u32 version;
  1102. shared = &devinfo->shared;
  1103. shared->tcm_base_address = sharedram_addr;
  1104. shared->flags = brcmf_pcie_read_tcm32(devinfo, sharedram_addr);
  1105. version = shared->flags & BRCMF_PCIE_SHARED_VERSION_MASK;
  1106. brcmf_dbg(PCIE, "PCIe protocol version %d\n", version);
  1107. if ((version > BRCMF_PCIE_MAX_SHARED_VERSION) ||
  1108. (version < BRCMF_PCIE_MIN_SHARED_VERSION)) {
  1109. brcmf_err("Unsupported PCIE version %d\n", version);
  1110. return -EINVAL;
  1111. }
  1112. /* check firmware support dma indicies */
  1113. if (shared->flags & BRCMF_PCIE_SHARED_DMA_INDEX) {
  1114. if (shared->flags & BRCMF_PCIE_SHARED_DMA_2B_IDX)
  1115. devinfo->dma_idx_sz = sizeof(u16);
  1116. else
  1117. devinfo->dma_idx_sz = sizeof(u32);
  1118. }
  1119. addr = sharedram_addr + BRCMF_SHARED_MAX_RXBUFPOST_OFFSET;
  1120. shared->max_rxbufpost = brcmf_pcie_read_tcm16(devinfo, addr);
  1121. if (shared->max_rxbufpost == 0)
  1122. shared->max_rxbufpost = BRCMF_DEF_MAX_RXBUFPOST;
  1123. addr = sharedram_addr + BRCMF_SHARED_RX_DATAOFFSET_OFFSET;
  1124. shared->rx_dataoffset = brcmf_pcie_read_tcm32(devinfo, addr);
  1125. addr = sharedram_addr + BRCMF_SHARED_HTOD_MB_DATA_ADDR_OFFSET;
  1126. shared->htod_mb_data_addr = brcmf_pcie_read_tcm32(devinfo, addr);
  1127. addr = sharedram_addr + BRCMF_SHARED_DTOH_MB_DATA_ADDR_OFFSET;
  1128. shared->dtoh_mb_data_addr = brcmf_pcie_read_tcm32(devinfo, addr);
  1129. addr = sharedram_addr + BRCMF_SHARED_RING_INFO_ADDR_OFFSET;
  1130. shared->ring_info_addr = brcmf_pcie_read_tcm32(devinfo, addr);
  1131. brcmf_dbg(PCIE, "max rx buf post %d, rx dataoffset %d\n",
  1132. shared->max_rxbufpost, shared->rx_dataoffset);
  1133. brcmf_pcie_bus_console_init(devinfo);
  1134. return 0;
  1135. }
  1136. static int brcmf_pcie_get_fwnames(struct brcmf_pciedev_info *devinfo)
  1137. {
  1138. char *fw_name;
  1139. char *nvram_name;
  1140. uint fw_len, nv_len;
  1141. char end;
  1142. brcmf_dbg(PCIE, "Enter, chip 0x%04x chiprev %d\n", devinfo->ci->chip,
  1143. devinfo->ci->chiprev);
  1144. switch (devinfo->ci->chip) {
  1145. case BRCM_CC_43602_CHIP_ID:
  1146. fw_name = BRCMF_PCIE_43602_FW_NAME;
  1147. nvram_name = BRCMF_PCIE_43602_NVRAM_NAME;
  1148. break;
  1149. case BRCM_CC_4356_CHIP_ID:
  1150. fw_name = BRCMF_PCIE_4356_FW_NAME;
  1151. nvram_name = BRCMF_PCIE_4356_NVRAM_NAME;
  1152. break;
  1153. case BRCM_CC_43567_CHIP_ID:
  1154. case BRCM_CC_43569_CHIP_ID:
  1155. case BRCM_CC_43570_CHIP_ID:
  1156. fw_name = BRCMF_PCIE_43570_FW_NAME;
  1157. nvram_name = BRCMF_PCIE_43570_NVRAM_NAME;
  1158. break;
  1159. case BRCM_CC_4358_CHIP_ID:
  1160. fw_name = BRCMF_PCIE_4358_FW_NAME;
  1161. nvram_name = BRCMF_PCIE_4358_NVRAM_NAME;
  1162. break;
  1163. default:
  1164. brcmf_err("Unsupported chip 0x%04x\n", devinfo->ci->chip);
  1165. return -ENODEV;
  1166. }
  1167. fw_len = sizeof(devinfo->fw_name) - 1;
  1168. nv_len = sizeof(devinfo->nvram_name) - 1;
  1169. /* check if firmware path is provided by module parameter */
  1170. if (brcmf_firmware_path[0] != '\0') {
  1171. strncpy(devinfo->fw_name, brcmf_firmware_path, fw_len);
  1172. strncpy(devinfo->nvram_name, brcmf_firmware_path, nv_len);
  1173. fw_len -= strlen(devinfo->fw_name);
  1174. nv_len -= strlen(devinfo->nvram_name);
  1175. end = brcmf_firmware_path[strlen(brcmf_firmware_path) - 1];
  1176. if (end != '/') {
  1177. strncat(devinfo->fw_name, "/", fw_len);
  1178. strncat(devinfo->nvram_name, "/", nv_len);
  1179. fw_len--;
  1180. nv_len--;
  1181. }
  1182. }
  1183. strncat(devinfo->fw_name, fw_name, fw_len);
  1184. strncat(devinfo->nvram_name, nvram_name, nv_len);
  1185. return 0;
  1186. }
  1187. static int brcmf_pcie_download_fw_nvram(struct brcmf_pciedev_info *devinfo,
  1188. const struct firmware *fw, void *nvram,
  1189. u32 nvram_len)
  1190. {
  1191. u32 sharedram_addr;
  1192. u32 sharedram_addr_written;
  1193. u32 loop_counter;
  1194. int err;
  1195. u32 address;
  1196. u32 resetintr;
  1197. devinfo->ringbell = brcmf_pcie_ringbell_v2;
  1198. devinfo->generic_corerev = BRCMF_PCIE_GENREV2;
  1199. brcmf_dbg(PCIE, "Halt ARM.\n");
  1200. err = brcmf_pcie_enter_download_state(devinfo);
  1201. if (err)
  1202. return err;
  1203. brcmf_dbg(PCIE, "Download FW %s\n", devinfo->fw_name);
  1204. brcmf_pcie_copy_mem_todev(devinfo, devinfo->ci->rambase,
  1205. (void *)fw->data, fw->size);
  1206. resetintr = get_unaligned_le32(fw->data);
  1207. release_firmware(fw);
  1208. /* reset last 4 bytes of RAM address. to be used for shared
  1209. * area. This identifies when FW is running
  1210. */
  1211. brcmf_pcie_write_ram32(devinfo, devinfo->ci->ramsize - 4, 0);
  1212. if (nvram) {
  1213. brcmf_dbg(PCIE, "Download NVRAM %s\n", devinfo->nvram_name);
  1214. address = devinfo->ci->rambase + devinfo->ci->ramsize -
  1215. nvram_len;
  1216. brcmf_pcie_copy_mem_todev(devinfo, address, nvram, nvram_len);
  1217. brcmf_fw_nvram_free(nvram);
  1218. } else {
  1219. brcmf_dbg(PCIE, "No matching NVRAM file found %s\n",
  1220. devinfo->nvram_name);
  1221. }
  1222. sharedram_addr_written = brcmf_pcie_read_ram32(devinfo,
  1223. devinfo->ci->ramsize -
  1224. 4);
  1225. brcmf_dbg(PCIE, "Bring ARM in running state\n");
  1226. err = brcmf_pcie_exit_download_state(devinfo, resetintr);
  1227. if (err)
  1228. return err;
  1229. brcmf_dbg(PCIE, "Wait for FW init\n");
  1230. sharedram_addr = sharedram_addr_written;
  1231. loop_counter = BRCMF_PCIE_FW_UP_TIMEOUT / 50;
  1232. while ((sharedram_addr == sharedram_addr_written) && (loop_counter)) {
  1233. msleep(50);
  1234. sharedram_addr = brcmf_pcie_read_ram32(devinfo,
  1235. devinfo->ci->ramsize -
  1236. 4);
  1237. loop_counter--;
  1238. }
  1239. if (sharedram_addr == sharedram_addr_written) {
  1240. brcmf_err("FW failed to initialize\n");
  1241. return -ENODEV;
  1242. }
  1243. brcmf_dbg(PCIE, "Shared RAM addr: 0x%08x\n", sharedram_addr);
  1244. return (brcmf_pcie_init_share_ram_info(devinfo, sharedram_addr));
  1245. }
  1246. static int brcmf_pcie_get_resource(struct brcmf_pciedev_info *devinfo)
  1247. {
  1248. struct pci_dev *pdev;
  1249. int err;
  1250. phys_addr_t bar0_addr, bar1_addr;
  1251. ulong bar1_size;
  1252. pdev = devinfo->pdev;
  1253. err = pci_enable_device(pdev);
  1254. if (err) {
  1255. brcmf_err("pci_enable_device failed err=%d\n", err);
  1256. return err;
  1257. }
  1258. pci_set_master(pdev);
  1259. /* Bar-0 mapped address */
  1260. bar0_addr = pci_resource_start(pdev, 0);
  1261. /* Bar-1 mapped address */
  1262. bar1_addr = pci_resource_start(pdev, 2);
  1263. /* read Bar-1 mapped memory range */
  1264. bar1_size = pci_resource_len(pdev, 2);
  1265. if ((bar1_size == 0) || (bar1_addr == 0)) {
  1266. brcmf_err("BAR1 Not enabled, device size=%ld, addr=%#016llx\n",
  1267. bar1_size, (unsigned long long)bar1_addr);
  1268. return -EINVAL;
  1269. }
  1270. devinfo->regs = ioremap_nocache(bar0_addr, BRCMF_PCIE_REG_MAP_SIZE);
  1271. devinfo->tcm = ioremap_nocache(bar1_addr, BRCMF_PCIE_TCM_MAP_SIZE);
  1272. devinfo->tcm_size = BRCMF_PCIE_TCM_MAP_SIZE;
  1273. if (!devinfo->regs || !devinfo->tcm) {
  1274. brcmf_err("ioremap() failed (%p,%p)\n", devinfo->regs,
  1275. devinfo->tcm);
  1276. return -EINVAL;
  1277. }
  1278. brcmf_dbg(PCIE, "Phys addr : reg space = %p base addr %#016llx\n",
  1279. devinfo->regs, (unsigned long long)bar0_addr);
  1280. brcmf_dbg(PCIE, "Phys addr : mem space = %p base addr %#016llx\n",
  1281. devinfo->tcm, (unsigned long long)bar1_addr);
  1282. return 0;
  1283. }
  1284. static void brcmf_pcie_release_resource(struct brcmf_pciedev_info *devinfo)
  1285. {
  1286. if (devinfo->tcm)
  1287. iounmap(devinfo->tcm);
  1288. if (devinfo->regs)
  1289. iounmap(devinfo->regs);
  1290. pci_disable_device(devinfo->pdev);
  1291. }
  1292. static int brcmf_pcie_attach_bus(struct device *dev)
  1293. {
  1294. int ret;
  1295. /* Attach to the common driver interface */
  1296. ret = brcmf_attach(dev);
  1297. if (ret) {
  1298. brcmf_err("brcmf_attach failed\n");
  1299. } else {
  1300. ret = brcmf_bus_start(dev);
  1301. if (ret)
  1302. brcmf_err("dongle is not responding\n");
  1303. }
  1304. return ret;
  1305. }
  1306. static u32 brcmf_pcie_buscore_prep_addr(const struct pci_dev *pdev, u32 addr)
  1307. {
  1308. u32 ret_addr;
  1309. ret_addr = addr & (BRCMF_PCIE_BAR0_REG_SIZE - 1);
  1310. addr &= ~(BRCMF_PCIE_BAR0_REG_SIZE - 1);
  1311. pci_write_config_dword(pdev, BRCMF_PCIE_BAR0_WINDOW, addr);
  1312. return ret_addr;
  1313. }
  1314. static u32 brcmf_pcie_buscore_read32(void *ctx, u32 addr)
  1315. {
  1316. struct brcmf_pciedev_info *devinfo = (struct brcmf_pciedev_info *)ctx;
  1317. addr = brcmf_pcie_buscore_prep_addr(devinfo->pdev, addr);
  1318. return brcmf_pcie_read_reg32(devinfo, addr);
  1319. }
  1320. static void brcmf_pcie_buscore_write32(void *ctx, u32 addr, u32 value)
  1321. {
  1322. struct brcmf_pciedev_info *devinfo = (struct brcmf_pciedev_info *)ctx;
  1323. addr = brcmf_pcie_buscore_prep_addr(devinfo->pdev, addr);
  1324. brcmf_pcie_write_reg32(devinfo, addr, value);
  1325. }
  1326. static int brcmf_pcie_buscoreprep(void *ctx)
  1327. {
  1328. return brcmf_pcie_get_resource(ctx);
  1329. }
  1330. static void brcmf_pcie_buscore_activate(void *ctx, struct brcmf_chip *chip,
  1331. u32 rstvec)
  1332. {
  1333. struct brcmf_pciedev_info *devinfo = (struct brcmf_pciedev_info *)ctx;
  1334. brcmf_pcie_write_tcm32(devinfo, 0, rstvec);
  1335. }
  1336. static const struct brcmf_buscore_ops brcmf_pcie_buscore_ops = {
  1337. .prepare = brcmf_pcie_buscoreprep,
  1338. .activate = brcmf_pcie_buscore_activate,
  1339. .read32 = brcmf_pcie_buscore_read32,
  1340. .write32 = brcmf_pcie_buscore_write32,
  1341. };
  1342. static void brcmf_pcie_setup(struct device *dev, const struct firmware *fw,
  1343. void *nvram, u32 nvram_len)
  1344. {
  1345. struct brcmf_bus *bus = dev_get_drvdata(dev);
  1346. struct brcmf_pciedev *pcie_bus_dev = bus->bus_priv.pcie;
  1347. struct brcmf_pciedev_info *devinfo = pcie_bus_dev->devinfo;
  1348. struct brcmf_commonring **flowrings;
  1349. int ret;
  1350. u32 i;
  1351. brcmf_pcie_attach(devinfo);
  1352. ret = brcmf_pcie_download_fw_nvram(devinfo, fw, nvram, nvram_len);
  1353. if (ret)
  1354. goto fail;
  1355. devinfo->state = BRCMFMAC_PCIE_STATE_UP;
  1356. ret = brcmf_pcie_init_ringbuffers(devinfo);
  1357. if (ret)
  1358. goto fail;
  1359. ret = brcmf_pcie_init_scratchbuffers(devinfo);
  1360. if (ret)
  1361. goto fail;
  1362. brcmf_pcie_select_core(devinfo, BCMA_CORE_PCIE2);
  1363. ret = brcmf_pcie_request_irq(devinfo);
  1364. if (ret)
  1365. goto fail;
  1366. /* hook the commonrings in the bus structure. */
  1367. for (i = 0; i < BRCMF_NROF_COMMON_MSGRINGS; i++)
  1368. bus->msgbuf->commonrings[i] =
  1369. &devinfo->shared.commonrings[i]->commonring;
  1370. flowrings = kcalloc(devinfo->shared.nrof_flowrings, sizeof(*flowrings),
  1371. GFP_KERNEL);
  1372. if (!flowrings)
  1373. goto fail;
  1374. for (i = 0; i < devinfo->shared.nrof_flowrings; i++)
  1375. flowrings[i] = &devinfo->shared.flowrings[i].commonring;
  1376. bus->msgbuf->flowrings = flowrings;
  1377. bus->msgbuf->rx_dataoffset = devinfo->shared.rx_dataoffset;
  1378. bus->msgbuf->max_rxbufpost = devinfo->shared.max_rxbufpost;
  1379. bus->msgbuf->nrof_flowrings = devinfo->shared.nrof_flowrings;
  1380. init_waitqueue_head(&devinfo->mbdata_resp_wait);
  1381. brcmf_pcie_intr_enable(devinfo);
  1382. if (brcmf_pcie_attach_bus(bus->dev) == 0)
  1383. return;
  1384. brcmf_pcie_bus_console_read(devinfo);
  1385. fail:
  1386. device_release_driver(dev);
  1387. }
  1388. static int
  1389. brcmf_pcie_probe(struct pci_dev *pdev, const struct pci_device_id *id)
  1390. {
  1391. int ret;
  1392. struct brcmf_pciedev_info *devinfo;
  1393. struct brcmf_pciedev *pcie_bus_dev;
  1394. struct brcmf_bus *bus;
  1395. u16 domain_nr;
  1396. u16 bus_nr;
  1397. domain_nr = pci_domain_nr(pdev->bus) + 1;
  1398. bus_nr = pdev->bus->number;
  1399. brcmf_dbg(PCIE, "Enter %x:%x (%d/%d)\n", pdev->vendor, pdev->device,
  1400. domain_nr, bus_nr);
  1401. ret = -ENOMEM;
  1402. devinfo = kzalloc(sizeof(*devinfo), GFP_KERNEL);
  1403. if (devinfo == NULL)
  1404. return ret;
  1405. devinfo->pdev = pdev;
  1406. pcie_bus_dev = NULL;
  1407. devinfo->ci = brcmf_chip_attach(devinfo, &brcmf_pcie_buscore_ops);
  1408. if (IS_ERR(devinfo->ci)) {
  1409. ret = PTR_ERR(devinfo->ci);
  1410. devinfo->ci = NULL;
  1411. goto fail;
  1412. }
  1413. pcie_bus_dev = kzalloc(sizeof(*pcie_bus_dev), GFP_KERNEL);
  1414. if (pcie_bus_dev == NULL) {
  1415. ret = -ENOMEM;
  1416. goto fail;
  1417. }
  1418. bus = kzalloc(sizeof(*bus), GFP_KERNEL);
  1419. if (!bus) {
  1420. ret = -ENOMEM;
  1421. goto fail;
  1422. }
  1423. bus->msgbuf = kzalloc(sizeof(*bus->msgbuf), GFP_KERNEL);
  1424. if (!bus->msgbuf) {
  1425. ret = -ENOMEM;
  1426. kfree(bus);
  1427. goto fail;
  1428. }
  1429. /* hook it all together. */
  1430. pcie_bus_dev->devinfo = devinfo;
  1431. pcie_bus_dev->bus = bus;
  1432. bus->dev = &pdev->dev;
  1433. bus->bus_priv.pcie = pcie_bus_dev;
  1434. bus->ops = &brcmf_pcie_bus_ops;
  1435. bus->proto_type = BRCMF_PROTO_MSGBUF;
  1436. bus->chip = devinfo->coreid;
  1437. bus->wowl_supported = pci_pme_capable(pdev, PCI_D3hot);
  1438. dev_set_drvdata(&pdev->dev, bus);
  1439. ret = brcmf_pcie_get_fwnames(devinfo);
  1440. if (ret)
  1441. goto fail_bus;
  1442. ret = brcmf_fw_get_firmwares_pcie(bus->dev, BRCMF_FW_REQUEST_NVRAM |
  1443. BRCMF_FW_REQ_NV_OPTIONAL,
  1444. devinfo->fw_name, devinfo->nvram_name,
  1445. brcmf_pcie_setup, domain_nr, bus_nr);
  1446. if (ret == 0)
  1447. return 0;
  1448. fail_bus:
  1449. kfree(bus->msgbuf);
  1450. kfree(bus);
  1451. fail:
  1452. brcmf_err("failed %x:%x\n", pdev->vendor, pdev->device);
  1453. brcmf_pcie_release_resource(devinfo);
  1454. if (devinfo->ci)
  1455. brcmf_chip_detach(devinfo->ci);
  1456. kfree(pcie_bus_dev);
  1457. kfree(devinfo);
  1458. return ret;
  1459. }
  1460. static void
  1461. brcmf_pcie_remove(struct pci_dev *pdev)
  1462. {
  1463. struct brcmf_pciedev_info *devinfo;
  1464. struct brcmf_bus *bus;
  1465. brcmf_dbg(PCIE, "Enter\n");
  1466. bus = dev_get_drvdata(&pdev->dev);
  1467. if (bus == NULL)
  1468. return;
  1469. devinfo = bus->bus_priv.pcie->devinfo;
  1470. devinfo->state = BRCMFMAC_PCIE_STATE_DOWN;
  1471. if (devinfo->ci)
  1472. brcmf_pcie_intr_disable(devinfo);
  1473. brcmf_detach(&pdev->dev);
  1474. brcmf_pcie_reset_device(devinfo);
  1475. kfree(bus->bus_priv.pcie);
  1476. kfree(bus->msgbuf->flowrings);
  1477. kfree(bus->msgbuf);
  1478. kfree(bus);
  1479. brcmf_pcie_release_irq(devinfo);
  1480. brcmf_pcie_release_scratchbuffers(devinfo);
  1481. brcmf_pcie_release_ringbuffers(devinfo);
  1482. brcmf_pcie_reset_device(devinfo);
  1483. brcmf_pcie_release_resource(devinfo);
  1484. if (devinfo->ci)
  1485. brcmf_chip_detach(devinfo->ci);
  1486. kfree(devinfo);
  1487. dev_set_drvdata(&pdev->dev, NULL);
  1488. }
  1489. #ifdef CONFIG_PM
  1490. static int brcmf_pcie_suspend(struct pci_dev *pdev, pm_message_t state)
  1491. {
  1492. struct brcmf_pciedev_info *devinfo;
  1493. struct brcmf_bus *bus;
  1494. int err;
  1495. brcmf_dbg(PCIE, "Enter, state=%d, pdev=%p\n", state.event, pdev);
  1496. bus = dev_get_drvdata(&pdev->dev);
  1497. devinfo = bus->bus_priv.pcie->devinfo;
  1498. brcmf_bus_change_state(bus, BRCMF_BUS_DOWN);
  1499. devinfo->mbdata_completed = false;
  1500. brcmf_pcie_send_mb_data(devinfo, BRCMF_H2D_HOST_D3_INFORM);
  1501. wait_event_timeout(devinfo->mbdata_resp_wait,
  1502. devinfo->mbdata_completed,
  1503. msecs_to_jiffies(BRCMF_PCIE_MBDATA_TIMEOUT));
  1504. if (!devinfo->mbdata_completed) {
  1505. brcmf_err("Timeout on response for entering D3 substate\n");
  1506. return -EIO;
  1507. }
  1508. brcmf_pcie_send_mb_data(devinfo, BRCMF_H2D_HOST_D0_INFORM_IN_USE);
  1509. err = pci_save_state(pdev);
  1510. if (err)
  1511. brcmf_err("pci_save_state failed, err=%d\n", err);
  1512. if ((err) || (!devinfo->wowl_enabled)) {
  1513. brcmf_chip_detach(devinfo->ci);
  1514. devinfo->ci = NULL;
  1515. brcmf_pcie_remove(pdev);
  1516. return 0;
  1517. }
  1518. return pci_prepare_to_sleep(pdev);
  1519. }
  1520. static int brcmf_pcie_resume(struct pci_dev *pdev)
  1521. {
  1522. struct brcmf_pciedev_info *devinfo;
  1523. struct brcmf_bus *bus;
  1524. int err;
  1525. bus = dev_get_drvdata(&pdev->dev);
  1526. brcmf_dbg(PCIE, "Enter, pdev=%p, bus=%p\n", pdev, bus);
  1527. err = pci_set_power_state(pdev, PCI_D0);
  1528. if (err) {
  1529. brcmf_err("pci_set_power_state failed, err=%d\n", err);
  1530. goto cleanup;
  1531. }
  1532. pci_restore_state(pdev);
  1533. pci_enable_wake(pdev, PCI_D3hot, false);
  1534. pci_enable_wake(pdev, PCI_D3cold, false);
  1535. /* Check if device is still up and running, if so we are ready */
  1536. if (bus) {
  1537. devinfo = bus->bus_priv.pcie->devinfo;
  1538. if (brcmf_pcie_read_reg32(devinfo,
  1539. BRCMF_PCIE_PCIE2REG_INTMASK) != 0) {
  1540. if (brcmf_pcie_send_mb_data(devinfo,
  1541. BRCMF_H2D_HOST_D0_INFORM))
  1542. goto cleanup;
  1543. brcmf_dbg(PCIE, "Hot resume, continue....\n");
  1544. brcmf_pcie_select_core(devinfo, BCMA_CORE_PCIE2);
  1545. brcmf_bus_change_state(bus, BRCMF_BUS_UP);
  1546. brcmf_pcie_intr_enable(devinfo);
  1547. return 0;
  1548. }
  1549. }
  1550. cleanup:
  1551. if (bus) {
  1552. devinfo = bus->bus_priv.pcie->devinfo;
  1553. brcmf_chip_detach(devinfo->ci);
  1554. devinfo->ci = NULL;
  1555. brcmf_pcie_remove(pdev);
  1556. }
  1557. err = brcmf_pcie_probe(pdev, NULL);
  1558. if (err)
  1559. brcmf_err("probe after resume failed, err=%d\n", err);
  1560. return err;
  1561. }
  1562. #endif /* CONFIG_PM */
  1563. #define BRCMF_PCIE_DEVICE(dev_id) { BRCM_PCIE_VENDOR_ID_BROADCOM, dev_id,\
  1564. PCI_ANY_ID, PCI_ANY_ID, PCI_CLASS_NETWORK_OTHER << 8, 0xffff00, 0 }
  1565. static struct pci_device_id brcmf_pcie_devid_table[] = {
  1566. BRCMF_PCIE_DEVICE(BRCM_PCIE_4356_DEVICE_ID),
  1567. BRCMF_PCIE_DEVICE(BRCM_PCIE_43567_DEVICE_ID),
  1568. BRCMF_PCIE_DEVICE(BRCM_PCIE_43570_DEVICE_ID),
  1569. BRCMF_PCIE_DEVICE(BRCM_PCIE_4358_DEVICE_ID),
  1570. BRCMF_PCIE_DEVICE(BRCM_PCIE_43602_DEVICE_ID),
  1571. BRCMF_PCIE_DEVICE(BRCM_PCIE_43602_2G_DEVICE_ID),
  1572. BRCMF_PCIE_DEVICE(BRCM_PCIE_43602_5G_DEVICE_ID),
  1573. BRCMF_PCIE_DEVICE(BRCM_PCIE_43602_RAW_DEVICE_ID),
  1574. { /* end: all zeroes */ }
  1575. };
  1576. MODULE_DEVICE_TABLE(pci, brcmf_pcie_devid_table);
  1577. static struct pci_driver brcmf_pciedrvr = {
  1578. .node = {},
  1579. .name = KBUILD_MODNAME,
  1580. .id_table = brcmf_pcie_devid_table,
  1581. .probe = brcmf_pcie_probe,
  1582. .remove = brcmf_pcie_remove,
  1583. #ifdef CONFIG_PM
  1584. .suspend = brcmf_pcie_suspend,
  1585. .resume = brcmf_pcie_resume
  1586. #endif /* CONFIG_PM */
  1587. };
  1588. void brcmf_pcie_register(void)
  1589. {
  1590. int err;
  1591. brcmf_dbg(PCIE, "Enter\n");
  1592. err = pci_register_driver(&brcmf_pciedrvr);
  1593. if (err)
  1594. brcmf_err("PCIE driver registration failed, err=%d\n", err);
  1595. }
  1596. void brcmf_pcie_exit(void)
  1597. {
  1598. brcmf_dbg(PCIE, "Enter\n");
  1599. pci_unregister_driver(&brcmf_pciedrvr);
  1600. }