main.c 153 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902
  1. /*
  2. Broadcom B43 wireless driver
  3. Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>
  4. Copyright (c) 2005 Stefano Brivio <stefano.brivio@polimi.it>
  5. Copyright (c) 2005-2009 Michael Buesch <m@bues.ch>
  6. Copyright (c) 2005 Danny van Dyk <kugelfang@gentoo.org>
  7. Copyright (c) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
  8. Copyright (c) 2010-2011 Rafał Miłecki <zajec5@gmail.com>
  9. SDIO support
  10. Copyright (c) 2009 Albert Herranz <albert_herranz@yahoo.es>
  11. Some parts of the code in this file are derived from the ipw2200
  12. driver Copyright(c) 2003 - 2004 Intel Corporation.
  13. This program is free software; you can redistribute it and/or modify
  14. it under the terms of the GNU General Public License as published by
  15. the Free Software Foundation; either version 2 of the License, or
  16. (at your option) any later version.
  17. This program is distributed in the hope that it will be useful,
  18. but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. GNU General Public License for more details.
  21. You should have received a copy of the GNU General Public License
  22. along with this program; see the file COPYING. If not, write to
  23. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  24. Boston, MA 02110-1301, USA.
  25. */
  26. #include <linux/delay.h>
  27. #include <linux/init.h>
  28. #include <linux/module.h>
  29. #include <linux/if_arp.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/firmware.h>
  32. #include <linux/workqueue.h>
  33. #include <linux/skbuff.h>
  34. #include <linux/io.h>
  35. #include <linux/dma-mapping.h>
  36. #include <linux/slab.h>
  37. #include <asm/unaligned.h>
  38. #include "b43.h"
  39. #include "main.h"
  40. #include "debugfs.h"
  41. #include "phy_common.h"
  42. #include "phy_g.h"
  43. #include "phy_n.h"
  44. #include "dma.h"
  45. #include "pio.h"
  46. #include "sysfs.h"
  47. #include "xmit.h"
  48. #include "lo.h"
  49. #include "pcmcia.h"
  50. #include "sdio.h"
  51. #include <linux/mmc/sdio_func.h>
  52. MODULE_DESCRIPTION("Broadcom B43 wireless driver");
  53. MODULE_AUTHOR("Martin Langer");
  54. MODULE_AUTHOR("Stefano Brivio");
  55. MODULE_AUTHOR("Michael Buesch");
  56. MODULE_AUTHOR("Gábor Stefanik");
  57. MODULE_AUTHOR("Rafał Miłecki");
  58. MODULE_LICENSE("GPL");
  59. MODULE_FIRMWARE("b43/ucode11.fw");
  60. MODULE_FIRMWARE("b43/ucode13.fw");
  61. MODULE_FIRMWARE("b43/ucode14.fw");
  62. MODULE_FIRMWARE("b43/ucode15.fw");
  63. MODULE_FIRMWARE("b43/ucode16_mimo.fw");
  64. MODULE_FIRMWARE("b43/ucode5.fw");
  65. MODULE_FIRMWARE("b43/ucode9.fw");
  66. static int modparam_bad_frames_preempt;
  67. module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
  68. MODULE_PARM_DESC(bad_frames_preempt,
  69. "enable(1) / disable(0) Bad Frames Preemption");
  70. static char modparam_fwpostfix[16];
  71. module_param_string(fwpostfix, modparam_fwpostfix, 16, 0444);
  72. MODULE_PARM_DESC(fwpostfix, "Postfix for the .fw files to load.");
  73. static int modparam_hwpctl;
  74. module_param_named(hwpctl, modparam_hwpctl, int, 0444);
  75. MODULE_PARM_DESC(hwpctl, "Enable hardware-side power control (default off)");
  76. static int modparam_nohwcrypt;
  77. module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
  78. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  79. static int modparam_hwtkip;
  80. module_param_named(hwtkip, modparam_hwtkip, int, 0444);
  81. MODULE_PARM_DESC(hwtkip, "Enable hardware tkip.");
  82. static int modparam_qos = 1;
  83. module_param_named(qos, modparam_qos, int, 0444);
  84. MODULE_PARM_DESC(qos, "Enable QOS support (default on)");
  85. static int modparam_btcoex = 1;
  86. module_param_named(btcoex, modparam_btcoex, int, 0444);
  87. MODULE_PARM_DESC(btcoex, "Enable Bluetooth coexistence (default on)");
  88. int b43_modparam_verbose = B43_VERBOSITY_DEFAULT;
  89. module_param_named(verbose, b43_modparam_verbose, int, 0644);
  90. MODULE_PARM_DESC(verbose, "Log message verbosity: 0=error, 1=warn, 2=info(default), 3=debug");
  91. static int b43_modparam_pio = 0;
  92. module_param_named(pio, b43_modparam_pio, int, 0644);
  93. MODULE_PARM_DESC(pio, "Use PIO accesses by default: 0=DMA, 1=PIO");
  94. static int modparam_allhwsupport = !IS_ENABLED(CONFIG_BRCMSMAC);
  95. module_param_named(allhwsupport, modparam_allhwsupport, int, 0444);
  96. MODULE_PARM_DESC(allhwsupport, "Enable support for all hardware (even it if overlaps with the brcmsmac driver)");
  97. #ifdef CONFIG_B43_BCMA
  98. static const struct bcma_device_id b43_bcma_tbl[] = {
  99. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x11, BCMA_ANY_CLASS),
  100. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x15, BCMA_ANY_CLASS),
  101. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x17, BCMA_ANY_CLASS),
  102. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x18, BCMA_ANY_CLASS),
  103. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x1C, BCMA_ANY_CLASS),
  104. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x1D, BCMA_ANY_CLASS),
  105. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x1E, BCMA_ANY_CLASS),
  106. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x28, BCMA_ANY_CLASS),
  107. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x2A, BCMA_ANY_CLASS),
  108. {},
  109. };
  110. MODULE_DEVICE_TABLE(bcma, b43_bcma_tbl);
  111. #endif
  112. #ifdef CONFIG_B43_SSB
  113. static const struct ssb_device_id b43_ssb_tbl[] = {
  114. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 5),
  115. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 6),
  116. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 7),
  117. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 9),
  118. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 10),
  119. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 11),
  120. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 12),
  121. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 13),
  122. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 15),
  123. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 16),
  124. {},
  125. };
  126. MODULE_DEVICE_TABLE(ssb, b43_ssb_tbl);
  127. #endif
  128. /* Channel and ratetables are shared for all devices.
  129. * They can't be const, because ieee80211 puts some precalculated
  130. * data in there. This data is the same for all devices, so we don't
  131. * get concurrency issues */
  132. #define RATETAB_ENT(_rateid, _flags) \
  133. { \
  134. .bitrate = B43_RATE_TO_BASE100KBPS(_rateid), \
  135. .hw_value = (_rateid), \
  136. .flags = (_flags), \
  137. }
  138. /*
  139. * NOTE: When changing this, sync with xmit.c's
  140. * b43_plcp_get_bitrate_idx_* functions!
  141. */
  142. static struct ieee80211_rate __b43_ratetable[] = {
  143. RATETAB_ENT(B43_CCK_RATE_1MB, 0),
  144. RATETAB_ENT(B43_CCK_RATE_2MB, IEEE80211_RATE_SHORT_PREAMBLE),
  145. RATETAB_ENT(B43_CCK_RATE_5MB, IEEE80211_RATE_SHORT_PREAMBLE),
  146. RATETAB_ENT(B43_CCK_RATE_11MB, IEEE80211_RATE_SHORT_PREAMBLE),
  147. RATETAB_ENT(B43_OFDM_RATE_6MB, 0),
  148. RATETAB_ENT(B43_OFDM_RATE_9MB, 0),
  149. RATETAB_ENT(B43_OFDM_RATE_12MB, 0),
  150. RATETAB_ENT(B43_OFDM_RATE_18MB, 0),
  151. RATETAB_ENT(B43_OFDM_RATE_24MB, 0),
  152. RATETAB_ENT(B43_OFDM_RATE_36MB, 0),
  153. RATETAB_ENT(B43_OFDM_RATE_48MB, 0),
  154. RATETAB_ENT(B43_OFDM_RATE_54MB, 0),
  155. };
  156. #define b43_a_ratetable (__b43_ratetable + 4)
  157. #define b43_a_ratetable_size 8
  158. #define b43_b_ratetable (__b43_ratetable + 0)
  159. #define b43_b_ratetable_size 4
  160. #define b43_g_ratetable (__b43_ratetable + 0)
  161. #define b43_g_ratetable_size 12
  162. #define CHAN2G(_channel, _freq, _flags) { \
  163. .band = IEEE80211_BAND_2GHZ, \
  164. .center_freq = (_freq), \
  165. .hw_value = (_channel), \
  166. .flags = (_flags), \
  167. .max_antenna_gain = 0, \
  168. .max_power = 30, \
  169. }
  170. static struct ieee80211_channel b43_2ghz_chantable[] = {
  171. CHAN2G(1, 2412, 0),
  172. CHAN2G(2, 2417, 0),
  173. CHAN2G(3, 2422, 0),
  174. CHAN2G(4, 2427, 0),
  175. CHAN2G(5, 2432, 0),
  176. CHAN2G(6, 2437, 0),
  177. CHAN2G(7, 2442, 0),
  178. CHAN2G(8, 2447, 0),
  179. CHAN2G(9, 2452, 0),
  180. CHAN2G(10, 2457, 0),
  181. CHAN2G(11, 2462, 0),
  182. CHAN2G(12, 2467, 0),
  183. CHAN2G(13, 2472, 0),
  184. CHAN2G(14, 2484, 0),
  185. };
  186. /* No support for the last 3 channels (12, 13, 14) */
  187. #define b43_2ghz_chantable_limited_size 11
  188. #undef CHAN2G
  189. #define CHAN4G(_channel, _flags) { \
  190. .band = IEEE80211_BAND_5GHZ, \
  191. .center_freq = 4000 + (5 * (_channel)), \
  192. .hw_value = (_channel), \
  193. .flags = (_flags), \
  194. .max_antenna_gain = 0, \
  195. .max_power = 30, \
  196. }
  197. #define CHAN5G(_channel, _flags) { \
  198. .band = IEEE80211_BAND_5GHZ, \
  199. .center_freq = 5000 + (5 * (_channel)), \
  200. .hw_value = (_channel), \
  201. .flags = (_flags), \
  202. .max_antenna_gain = 0, \
  203. .max_power = 30, \
  204. }
  205. static struct ieee80211_channel b43_5ghz_nphy_chantable[] = {
  206. CHAN4G(184, 0), CHAN4G(186, 0),
  207. CHAN4G(188, 0), CHAN4G(190, 0),
  208. CHAN4G(192, 0), CHAN4G(194, 0),
  209. CHAN4G(196, 0), CHAN4G(198, 0),
  210. CHAN4G(200, 0), CHAN4G(202, 0),
  211. CHAN4G(204, 0), CHAN4G(206, 0),
  212. CHAN4G(208, 0), CHAN4G(210, 0),
  213. CHAN4G(212, 0), CHAN4G(214, 0),
  214. CHAN4G(216, 0), CHAN4G(218, 0),
  215. CHAN4G(220, 0), CHAN4G(222, 0),
  216. CHAN4G(224, 0), CHAN4G(226, 0),
  217. CHAN4G(228, 0),
  218. CHAN5G(32, 0), CHAN5G(34, 0),
  219. CHAN5G(36, 0), CHAN5G(38, 0),
  220. CHAN5G(40, 0), CHAN5G(42, 0),
  221. CHAN5G(44, 0), CHAN5G(46, 0),
  222. CHAN5G(48, 0), CHAN5G(50, 0),
  223. CHAN5G(52, 0), CHAN5G(54, 0),
  224. CHAN5G(56, 0), CHAN5G(58, 0),
  225. CHAN5G(60, 0), CHAN5G(62, 0),
  226. CHAN5G(64, 0), CHAN5G(66, 0),
  227. CHAN5G(68, 0), CHAN5G(70, 0),
  228. CHAN5G(72, 0), CHAN5G(74, 0),
  229. CHAN5G(76, 0), CHAN5G(78, 0),
  230. CHAN5G(80, 0), CHAN5G(82, 0),
  231. CHAN5G(84, 0), CHAN5G(86, 0),
  232. CHAN5G(88, 0), CHAN5G(90, 0),
  233. CHAN5G(92, 0), CHAN5G(94, 0),
  234. CHAN5G(96, 0), CHAN5G(98, 0),
  235. CHAN5G(100, 0), CHAN5G(102, 0),
  236. CHAN5G(104, 0), CHAN5G(106, 0),
  237. CHAN5G(108, 0), CHAN5G(110, 0),
  238. CHAN5G(112, 0), CHAN5G(114, 0),
  239. CHAN5G(116, 0), CHAN5G(118, 0),
  240. CHAN5G(120, 0), CHAN5G(122, 0),
  241. CHAN5G(124, 0), CHAN5G(126, 0),
  242. CHAN5G(128, 0), CHAN5G(130, 0),
  243. CHAN5G(132, 0), CHAN5G(134, 0),
  244. CHAN5G(136, 0), CHAN5G(138, 0),
  245. CHAN5G(140, 0), CHAN5G(142, 0),
  246. CHAN5G(144, 0), CHAN5G(145, 0),
  247. CHAN5G(146, 0), CHAN5G(147, 0),
  248. CHAN5G(148, 0), CHAN5G(149, 0),
  249. CHAN5G(150, 0), CHAN5G(151, 0),
  250. CHAN5G(152, 0), CHAN5G(153, 0),
  251. CHAN5G(154, 0), CHAN5G(155, 0),
  252. CHAN5G(156, 0), CHAN5G(157, 0),
  253. CHAN5G(158, 0), CHAN5G(159, 0),
  254. CHAN5G(160, 0), CHAN5G(161, 0),
  255. CHAN5G(162, 0), CHAN5G(163, 0),
  256. CHAN5G(164, 0), CHAN5G(165, 0),
  257. CHAN5G(166, 0), CHAN5G(168, 0),
  258. CHAN5G(170, 0), CHAN5G(172, 0),
  259. CHAN5G(174, 0), CHAN5G(176, 0),
  260. CHAN5G(178, 0), CHAN5G(180, 0),
  261. CHAN5G(182, 0),
  262. };
  263. static struct ieee80211_channel b43_5ghz_nphy_chantable_limited[] = {
  264. CHAN5G(36, 0), CHAN5G(40, 0),
  265. CHAN5G(44, 0), CHAN5G(48, 0),
  266. CHAN5G(149, 0), CHAN5G(153, 0),
  267. CHAN5G(157, 0), CHAN5G(161, 0),
  268. CHAN5G(165, 0),
  269. };
  270. static struct ieee80211_channel b43_5ghz_aphy_chantable[] = {
  271. CHAN5G(34, 0), CHAN5G(36, 0),
  272. CHAN5G(38, 0), CHAN5G(40, 0),
  273. CHAN5G(42, 0), CHAN5G(44, 0),
  274. CHAN5G(46, 0), CHAN5G(48, 0),
  275. CHAN5G(52, 0), CHAN5G(56, 0),
  276. CHAN5G(60, 0), CHAN5G(64, 0),
  277. CHAN5G(100, 0), CHAN5G(104, 0),
  278. CHAN5G(108, 0), CHAN5G(112, 0),
  279. CHAN5G(116, 0), CHAN5G(120, 0),
  280. CHAN5G(124, 0), CHAN5G(128, 0),
  281. CHAN5G(132, 0), CHAN5G(136, 0),
  282. CHAN5G(140, 0), CHAN5G(149, 0),
  283. CHAN5G(153, 0), CHAN5G(157, 0),
  284. CHAN5G(161, 0), CHAN5G(165, 0),
  285. CHAN5G(184, 0), CHAN5G(188, 0),
  286. CHAN5G(192, 0), CHAN5G(196, 0),
  287. CHAN5G(200, 0), CHAN5G(204, 0),
  288. CHAN5G(208, 0), CHAN5G(212, 0),
  289. CHAN5G(216, 0),
  290. };
  291. #undef CHAN4G
  292. #undef CHAN5G
  293. static struct ieee80211_supported_band b43_band_5GHz_nphy = {
  294. .band = IEEE80211_BAND_5GHZ,
  295. .channels = b43_5ghz_nphy_chantable,
  296. .n_channels = ARRAY_SIZE(b43_5ghz_nphy_chantable),
  297. .bitrates = b43_a_ratetable,
  298. .n_bitrates = b43_a_ratetable_size,
  299. };
  300. static struct ieee80211_supported_band b43_band_5GHz_nphy_limited = {
  301. .band = IEEE80211_BAND_5GHZ,
  302. .channels = b43_5ghz_nphy_chantable_limited,
  303. .n_channels = ARRAY_SIZE(b43_5ghz_nphy_chantable_limited),
  304. .bitrates = b43_a_ratetable,
  305. .n_bitrates = b43_a_ratetable_size,
  306. };
  307. static struct ieee80211_supported_band b43_band_5GHz_aphy = {
  308. .band = IEEE80211_BAND_5GHZ,
  309. .channels = b43_5ghz_aphy_chantable,
  310. .n_channels = ARRAY_SIZE(b43_5ghz_aphy_chantable),
  311. .bitrates = b43_a_ratetable,
  312. .n_bitrates = b43_a_ratetable_size,
  313. };
  314. static struct ieee80211_supported_band b43_band_2GHz = {
  315. .band = IEEE80211_BAND_2GHZ,
  316. .channels = b43_2ghz_chantable,
  317. .n_channels = ARRAY_SIZE(b43_2ghz_chantable),
  318. .bitrates = b43_g_ratetable,
  319. .n_bitrates = b43_g_ratetable_size,
  320. };
  321. static struct ieee80211_supported_band b43_band_2ghz_limited = {
  322. .band = IEEE80211_BAND_2GHZ,
  323. .channels = b43_2ghz_chantable,
  324. .n_channels = b43_2ghz_chantable_limited_size,
  325. .bitrates = b43_g_ratetable,
  326. .n_bitrates = b43_g_ratetable_size,
  327. };
  328. static void b43_wireless_core_exit(struct b43_wldev *dev);
  329. static int b43_wireless_core_init(struct b43_wldev *dev);
  330. static struct b43_wldev * b43_wireless_core_stop(struct b43_wldev *dev);
  331. static int b43_wireless_core_start(struct b43_wldev *dev);
  332. static void b43_op_bss_info_changed(struct ieee80211_hw *hw,
  333. struct ieee80211_vif *vif,
  334. struct ieee80211_bss_conf *conf,
  335. u32 changed);
  336. static int b43_ratelimit(struct b43_wl *wl)
  337. {
  338. if (!wl || !wl->current_dev)
  339. return 1;
  340. if (b43_status(wl->current_dev) < B43_STAT_STARTED)
  341. return 1;
  342. /* We are up and running.
  343. * Ratelimit the messages to avoid DoS over the net. */
  344. return net_ratelimit();
  345. }
  346. void b43info(struct b43_wl *wl, const char *fmt, ...)
  347. {
  348. struct va_format vaf;
  349. va_list args;
  350. if (b43_modparam_verbose < B43_VERBOSITY_INFO)
  351. return;
  352. if (!b43_ratelimit(wl))
  353. return;
  354. va_start(args, fmt);
  355. vaf.fmt = fmt;
  356. vaf.va = &args;
  357. printk(KERN_INFO "b43-%s: %pV",
  358. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  359. va_end(args);
  360. }
  361. void b43err(struct b43_wl *wl, const char *fmt, ...)
  362. {
  363. struct va_format vaf;
  364. va_list args;
  365. if (b43_modparam_verbose < B43_VERBOSITY_ERROR)
  366. return;
  367. if (!b43_ratelimit(wl))
  368. return;
  369. va_start(args, fmt);
  370. vaf.fmt = fmt;
  371. vaf.va = &args;
  372. printk(KERN_ERR "b43-%s ERROR: %pV",
  373. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  374. va_end(args);
  375. }
  376. void b43warn(struct b43_wl *wl, const char *fmt, ...)
  377. {
  378. struct va_format vaf;
  379. va_list args;
  380. if (b43_modparam_verbose < B43_VERBOSITY_WARN)
  381. return;
  382. if (!b43_ratelimit(wl))
  383. return;
  384. va_start(args, fmt);
  385. vaf.fmt = fmt;
  386. vaf.va = &args;
  387. printk(KERN_WARNING "b43-%s warning: %pV",
  388. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  389. va_end(args);
  390. }
  391. void b43dbg(struct b43_wl *wl, const char *fmt, ...)
  392. {
  393. struct va_format vaf;
  394. va_list args;
  395. if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
  396. return;
  397. va_start(args, fmt);
  398. vaf.fmt = fmt;
  399. vaf.va = &args;
  400. printk(KERN_DEBUG "b43-%s debug: %pV",
  401. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  402. va_end(args);
  403. }
  404. static void b43_ram_write(struct b43_wldev *dev, u16 offset, u32 val)
  405. {
  406. u32 macctl;
  407. B43_WARN_ON(offset % 4 != 0);
  408. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  409. if (macctl & B43_MACCTL_BE)
  410. val = swab32(val);
  411. b43_write32(dev, B43_MMIO_RAM_CONTROL, offset);
  412. mmiowb();
  413. b43_write32(dev, B43_MMIO_RAM_DATA, val);
  414. }
  415. static inline void b43_shm_control_word(struct b43_wldev *dev,
  416. u16 routing, u16 offset)
  417. {
  418. u32 control;
  419. /* "offset" is the WORD offset. */
  420. control = routing;
  421. control <<= 16;
  422. control |= offset;
  423. b43_write32(dev, B43_MMIO_SHM_CONTROL, control);
  424. }
  425. u32 b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
  426. {
  427. u32 ret;
  428. if (routing == B43_SHM_SHARED) {
  429. B43_WARN_ON(offset & 0x0001);
  430. if (offset & 0x0003) {
  431. /* Unaligned access */
  432. b43_shm_control_word(dev, routing, offset >> 2);
  433. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  434. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  435. ret |= ((u32)b43_read16(dev, B43_MMIO_SHM_DATA)) << 16;
  436. goto out;
  437. }
  438. offset >>= 2;
  439. }
  440. b43_shm_control_word(dev, routing, offset);
  441. ret = b43_read32(dev, B43_MMIO_SHM_DATA);
  442. out:
  443. return ret;
  444. }
  445. u16 b43_shm_read16(struct b43_wldev *dev, u16 routing, u16 offset)
  446. {
  447. u16 ret;
  448. if (routing == B43_SHM_SHARED) {
  449. B43_WARN_ON(offset & 0x0001);
  450. if (offset & 0x0003) {
  451. /* Unaligned access */
  452. b43_shm_control_word(dev, routing, offset >> 2);
  453. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  454. goto out;
  455. }
  456. offset >>= 2;
  457. }
  458. b43_shm_control_word(dev, routing, offset);
  459. ret = b43_read16(dev, B43_MMIO_SHM_DATA);
  460. out:
  461. return ret;
  462. }
  463. void b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
  464. {
  465. if (routing == B43_SHM_SHARED) {
  466. B43_WARN_ON(offset & 0x0001);
  467. if (offset & 0x0003) {
  468. /* Unaligned access */
  469. b43_shm_control_word(dev, routing, offset >> 2);
  470. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED,
  471. value & 0xFFFF);
  472. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  473. b43_write16(dev, B43_MMIO_SHM_DATA,
  474. (value >> 16) & 0xFFFF);
  475. return;
  476. }
  477. offset >>= 2;
  478. }
  479. b43_shm_control_word(dev, routing, offset);
  480. b43_write32(dev, B43_MMIO_SHM_DATA, value);
  481. }
  482. void b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
  483. {
  484. if (routing == B43_SHM_SHARED) {
  485. B43_WARN_ON(offset & 0x0001);
  486. if (offset & 0x0003) {
  487. /* Unaligned access */
  488. b43_shm_control_word(dev, routing, offset >> 2);
  489. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED, value);
  490. return;
  491. }
  492. offset >>= 2;
  493. }
  494. b43_shm_control_word(dev, routing, offset);
  495. b43_write16(dev, B43_MMIO_SHM_DATA, value);
  496. }
  497. /* Read HostFlags */
  498. u64 b43_hf_read(struct b43_wldev *dev)
  499. {
  500. u64 ret;
  501. ret = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF3);
  502. ret <<= 16;
  503. ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF2);
  504. ret <<= 16;
  505. ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF1);
  506. return ret;
  507. }
  508. /* Write HostFlags */
  509. void b43_hf_write(struct b43_wldev *dev, u64 value)
  510. {
  511. u16 lo, mi, hi;
  512. lo = (value & 0x00000000FFFFULL);
  513. mi = (value & 0x0000FFFF0000ULL) >> 16;
  514. hi = (value & 0xFFFF00000000ULL) >> 32;
  515. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF1, lo);
  516. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF2, mi);
  517. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF3, hi);
  518. }
  519. /* Read the firmware capabilities bitmask (Opensource firmware only) */
  520. static u16 b43_fwcapa_read(struct b43_wldev *dev)
  521. {
  522. B43_WARN_ON(!dev->fw.opensource);
  523. return b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_FWCAPA);
  524. }
  525. void b43_tsf_read(struct b43_wldev *dev, u64 *tsf)
  526. {
  527. u32 low, high;
  528. B43_WARN_ON(dev->dev->core_rev < 3);
  529. /* The hardware guarantees us an atomic read, if we
  530. * read the low register first. */
  531. low = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_LOW);
  532. high = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
  533. *tsf = high;
  534. *tsf <<= 32;
  535. *tsf |= low;
  536. }
  537. static void b43_time_lock(struct b43_wldev *dev)
  538. {
  539. b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_TBTTHOLD);
  540. /* Commit the write */
  541. b43_read32(dev, B43_MMIO_MACCTL);
  542. }
  543. static void b43_time_unlock(struct b43_wldev *dev)
  544. {
  545. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_TBTTHOLD, 0);
  546. /* Commit the write */
  547. b43_read32(dev, B43_MMIO_MACCTL);
  548. }
  549. static void b43_tsf_write_locked(struct b43_wldev *dev, u64 tsf)
  550. {
  551. u32 low, high;
  552. B43_WARN_ON(dev->dev->core_rev < 3);
  553. low = tsf;
  554. high = (tsf >> 32);
  555. /* The hardware guarantees us an atomic write, if we
  556. * write the low register first. */
  557. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, low);
  558. mmiowb();
  559. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_HIGH, high);
  560. mmiowb();
  561. }
  562. void b43_tsf_write(struct b43_wldev *dev, u64 tsf)
  563. {
  564. b43_time_lock(dev);
  565. b43_tsf_write_locked(dev, tsf);
  566. b43_time_unlock(dev);
  567. }
  568. static
  569. void b43_macfilter_set(struct b43_wldev *dev, u16 offset, const u8 *mac)
  570. {
  571. static const u8 zero_addr[ETH_ALEN] = { 0 };
  572. u16 data;
  573. if (!mac)
  574. mac = zero_addr;
  575. offset |= 0x0020;
  576. b43_write16(dev, B43_MMIO_MACFILTER_CONTROL, offset);
  577. data = mac[0];
  578. data |= mac[1] << 8;
  579. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  580. data = mac[2];
  581. data |= mac[3] << 8;
  582. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  583. data = mac[4];
  584. data |= mac[5] << 8;
  585. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  586. }
  587. static void b43_write_mac_bssid_templates(struct b43_wldev *dev)
  588. {
  589. const u8 *mac;
  590. const u8 *bssid;
  591. u8 mac_bssid[ETH_ALEN * 2];
  592. int i;
  593. u32 tmp;
  594. bssid = dev->wl->bssid;
  595. mac = dev->wl->mac_addr;
  596. b43_macfilter_set(dev, B43_MACFILTER_BSSID, bssid);
  597. memcpy(mac_bssid, mac, ETH_ALEN);
  598. memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
  599. /* Write our MAC address and BSSID to template ram */
  600. for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32)) {
  601. tmp = (u32) (mac_bssid[i + 0]);
  602. tmp |= (u32) (mac_bssid[i + 1]) << 8;
  603. tmp |= (u32) (mac_bssid[i + 2]) << 16;
  604. tmp |= (u32) (mac_bssid[i + 3]) << 24;
  605. b43_ram_write(dev, 0x20 + i, tmp);
  606. }
  607. }
  608. static void b43_upload_card_macaddress(struct b43_wldev *dev)
  609. {
  610. b43_write_mac_bssid_templates(dev);
  611. b43_macfilter_set(dev, B43_MACFILTER_SELF, dev->wl->mac_addr);
  612. }
  613. static void b43_set_slot_time(struct b43_wldev *dev, u16 slot_time)
  614. {
  615. /* slot_time is in usec. */
  616. /* This test used to exit for all but a G PHY. */
  617. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  618. return;
  619. b43_write16(dev, B43_MMIO_IFSSLOT, 510 + slot_time);
  620. /* Shared memory location 0x0010 is the slot time and should be
  621. * set to slot_time; however, this register is initially 0 and changing
  622. * the value adversely affects the transmit rate for BCM4311
  623. * devices. Until this behavior is unterstood, delete this step
  624. *
  625. * b43_shm_write16(dev, B43_SHM_SHARED, 0x0010, slot_time);
  626. */
  627. }
  628. static void b43_short_slot_timing_enable(struct b43_wldev *dev)
  629. {
  630. b43_set_slot_time(dev, 9);
  631. }
  632. static void b43_short_slot_timing_disable(struct b43_wldev *dev)
  633. {
  634. b43_set_slot_time(dev, 20);
  635. }
  636. /* DummyTransmission function, as documented on
  637. * http://bcm-v4.sipsolutions.net/802.11/DummyTransmission
  638. */
  639. void b43_dummy_transmission(struct b43_wldev *dev, bool ofdm, bool pa_on)
  640. {
  641. struct b43_phy *phy = &dev->phy;
  642. unsigned int i, max_loop;
  643. u16 value;
  644. u32 buffer[5] = {
  645. 0x00000000,
  646. 0x00D40000,
  647. 0x00000000,
  648. 0x01000000,
  649. 0x00000000,
  650. };
  651. if (ofdm) {
  652. max_loop = 0x1E;
  653. buffer[0] = 0x000201CC;
  654. } else {
  655. max_loop = 0xFA;
  656. buffer[0] = 0x000B846E;
  657. }
  658. for (i = 0; i < 5; i++)
  659. b43_ram_write(dev, i * 4, buffer[i]);
  660. b43_write16(dev, B43_MMIO_XMTSEL, 0x0000);
  661. if (dev->dev->core_rev < 11)
  662. b43_write16(dev, B43_MMIO_WEPCTL, 0x0000);
  663. else
  664. b43_write16(dev, B43_MMIO_WEPCTL, 0x0100);
  665. value = (ofdm ? 0x41 : 0x40);
  666. b43_write16(dev, B43_MMIO_TXE0_PHYCTL, value);
  667. if (phy->type == B43_PHYTYPE_N || phy->type == B43_PHYTYPE_LP ||
  668. phy->type == B43_PHYTYPE_LCN)
  669. b43_write16(dev, B43_MMIO_TXE0_PHYCTL1, 0x1A02);
  670. b43_write16(dev, B43_MMIO_TXE0_WM_0, 0x0000);
  671. b43_write16(dev, B43_MMIO_TXE0_WM_1, 0x0000);
  672. b43_write16(dev, B43_MMIO_XMTTPLATETXPTR, 0x0000);
  673. b43_write16(dev, B43_MMIO_XMTTXCNT, 0x0014);
  674. b43_write16(dev, B43_MMIO_XMTSEL, 0x0826);
  675. b43_write16(dev, B43_MMIO_TXE0_CTL, 0x0000);
  676. if (!pa_on && phy->type == B43_PHYTYPE_N)
  677. ; /*b43_nphy_pa_override(dev, false) */
  678. switch (phy->type) {
  679. case B43_PHYTYPE_N:
  680. case B43_PHYTYPE_LCN:
  681. b43_write16(dev, B43_MMIO_TXE0_AUX, 0x00D0);
  682. break;
  683. case B43_PHYTYPE_LP:
  684. b43_write16(dev, B43_MMIO_TXE0_AUX, 0x0050);
  685. break;
  686. default:
  687. b43_write16(dev, B43_MMIO_TXE0_AUX, 0x0030);
  688. }
  689. b43_read16(dev, B43_MMIO_TXE0_AUX);
  690. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  691. b43_radio_write16(dev, 0x0051, 0x0017);
  692. for (i = 0x00; i < max_loop; i++) {
  693. value = b43_read16(dev, B43_MMIO_TXE0_STATUS);
  694. if (value & 0x0080)
  695. break;
  696. udelay(10);
  697. }
  698. for (i = 0x00; i < 0x0A; i++) {
  699. value = b43_read16(dev, B43_MMIO_TXE0_STATUS);
  700. if (value & 0x0400)
  701. break;
  702. udelay(10);
  703. }
  704. for (i = 0x00; i < 0x19; i++) {
  705. value = b43_read16(dev, B43_MMIO_IFSSTAT);
  706. if (!(value & 0x0100))
  707. break;
  708. udelay(10);
  709. }
  710. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  711. b43_radio_write16(dev, 0x0051, 0x0037);
  712. }
  713. static void key_write(struct b43_wldev *dev,
  714. u8 index, u8 algorithm, const u8 *key)
  715. {
  716. unsigned int i;
  717. u32 offset;
  718. u16 value;
  719. u16 kidx;
  720. /* Key index/algo block */
  721. kidx = b43_kidx_to_fw(dev, index);
  722. value = ((kidx << 4) | algorithm);
  723. b43_shm_write16(dev, B43_SHM_SHARED,
  724. B43_SHM_SH_KEYIDXBLOCK + (kidx * 2), value);
  725. /* Write the key to the Key Table Pointer offset */
  726. offset = dev->ktp + (index * B43_SEC_KEYSIZE);
  727. for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
  728. value = key[i];
  729. value |= (u16) (key[i + 1]) << 8;
  730. b43_shm_write16(dev, B43_SHM_SHARED, offset + i, value);
  731. }
  732. }
  733. static void keymac_write(struct b43_wldev *dev, u8 index, const u8 *addr)
  734. {
  735. u32 addrtmp[2] = { 0, 0, };
  736. u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  737. if (b43_new_kidx_api(dev))
  738. pairwise_keys_start = B43_NR_GROUP_KEYS;
  739. B43_WARN_ON(index < pairwise_keys_start);
  740. /* We have four default TX keys and possibly four default RX keys.
  741. * Physical mac 0 is mapped to physical key 4 or 8, depending
  742. * on the firmware version.
  743. * So we must adjust the index here.
  744. */
  745. index -= pairwise_keys_start;
  746. B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
  747. if (addr) {
  748. addrtmp[0] = addr[0];
  749. addrtmp[0] |= ((u32) (addr[1]) << 8);
  750. addrtmp[0] |= ((u32) (addr[2]) << 16);
  751. addrtmp[0] |= ((u32) (addr[3]) << 24);
  752. addrtmp[1] = addr[4];
  753. addrtmp[1] |= ((u32) (addr[5]) << 8);
  754. }
  755. /* Receive match transmitter address (RCMTA) mechanism */
  756. b43_shm_write32(dev, B43_SHM_RCMTA,
  757. (index * 2) + 0, addrtmp[0]);
  758. b43_shm_write16(dev, B43_SHM_RCMTA,
  759. (index * 2) + 1, addrtmp[1]);
  760. }
  761. /* The ucode will use phase1 key with TEK key to decrypt rx packets.
  762. * When a packet is received, the iv32 is checked.
  763. * - if it doesn't the packet is returned without modification (and software
  764. * decryption can be done). That's what happen when iv16 wrap.
  765. * - if it does, the rc4 key is computed, and decryption is tried.
  766. * Either it will success and B43_RX_MAC_DEC is returned,
  767. * either it fails and B43_RX_MAC_DEC|B43_RX_MAC_DECERR is returned
  768. * and the packet is not usable (it got modified by the ucode).
  769. * So in order to never have B43_RX_MAC_DECERR, we should provide
  770. * a iv32 and phase1key that match. Because we drop packets in case of
  771. * B43_RX_MAC_DECERR, if we have a correct iv32 but a wrong phase1key, all
  772. * packets will be lost without higher layer knowing (ie no resync possible
  773. * until next wrap).
  774. *
  775. * NOTE : this should support 50 key like RCMTA because
  776. * (B43_SHM_SH_KEYIDXBLOCK - B43_SHM_SH_TKIPTSCTTAK)/14 = 50
  777. */
  778. static void rx_tkip_phase1_write(struct b43_wldev *dev, u8 index, u32 iv32,
  779. u16 *phase1key)
  780. {
  781. unsigned int i;
  782. u32 offset;
  783. u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  784. if (!modparam_hwtkip)
  785. return;
  786. if (b43_new_kidx_api(dev))
  787. pairwise_keys_start = B43_NR_GROUP_KEYS;
  788. B43_WARN_ON(index < pairwise_keys_start);
  789. /* We have four default TX keys and possibly four default RX keys.
  790. * Physical mac 0 is mapped to physical key 4 or 8, depending
  791. * on the firmware version.
  792. * So we must adjust the index here.
  793. */
  794. index -= pairwise_keys_start;
  795. B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
  796. if (b43_debug(dev, B43_DBG_KEYS)) {
  797. b43dbg(dev->wl, "rx_tkip_phase1_write : idx 0x%x, iv32 0x%x\n",
  798. index, iv32);
  799. }
  800. /* Write the key to the RX tkip shared mem */
  801. offset = B43_SHM_SH_TKIPTSCTTAK + index * (10 + 4);
  802. for (i = 0; i < 10; i += 2) {
  803. b43_shm_write16(dev, B43_SHM_SHARED, offset + i,
  804. phase1key ? phase1key[i / 2] : 0);
  805. }
  806. b43_shm_write16(dev, B43_SHM_SHARED, offset + i, iv32);
  807. b43_shm_write16(dev, B43_SHM_SHARED, offset + i + 2, iv32 >> 16);
  808. }
  809. static void b43_op_update_tkip_key(struct ieee80211_hw *hw,
  810. struct ieee80211_vif *vif,
  811. struct ieee80211_key_conf *keyconf,
  812. struct ieee80211_sta *sta,
  813. u32 iv32, u16 *phase1key)
  814. {
  815. struct b43_wl *wl = hw_to_b43_wl(hw);
  816. struct b43_wldev *dev;
  817. int index = keyconf->hw_key_idx;
  818. if (B43_WARN_ON(!modparam_hwtkip))
  819. return;
  820. /* This is only called from the RX path through mac80211, where
  821. * our mutex is already locked. */
  822. B43_WARN_ON(!mutex_is_locked(&wl->mutex));
  823. dev = wl->current_dev;
  824. B43_WARN_ON(!dev || b43_status(dev) < B43_STAT_INITIALIZED);
  825. keymac_write(dev, index, NULL); /* First zero out mac to avoid race */
  826. rx_tkip_phase1_write(dev, index, iv32, phase1key);
  827. /* only pairwise TKIP keys are supported right now */
  828. if (WARN_ON(!sta))
  829. return;
  830. keymac_write(dev, index, sta->addr);
  831. }
  832. static void do_key_write(struct b43_wldev *dev,
  833. u8 index, u8 algorithm,
  834. const u8 *key, size_t key_len, const u8 *mac_addr)
  835. {
  836. u8 buf[B43_SEC_KEYSIZE] = { 0, };
  837. u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  838. if (b43_new_kidx_api(dev))
  839. pairwise_keys_start = B43_NR_GROUP_KEYS;
  840. B43_WARN_ON(index >= ARRAY_SIZE(dev->key));
  841. B43_WARN_ON(key_len > B43_SEC_KEYSIZE);
  842. if (index >= pairwise_keys_start)
  843. keymac_write(dev, index, NULL); /* First zero out mac. */
  844. if (algorithm == B43_SEC_ALGO_TKIP) {
  845. /*
  846. * We should provide an initial iv32, phase1key pair.
  847. * We could start with iv32=0 and compute the corresponding
  848. * phase1key, but this means calling ieee80211_get_tkip_key
  849. * with a fake skb (or export other tkip function).
  850. * Because we are lazy we hope iv32 won't start with
  851. * 0xffffffff and let's b43_op_update_tkip_key provide a
  852. * correct pair.
  853. */
  854. rx_tkip_phase1_write(dev, index, 0xffffffff, (u16*)buf);
  855. } else if (index >= pairwise_keys_start) /* clear it */
  856. rx_tkip_phase1_write(dev, index, 0, NULL);
  857. if (key)
  858. memcpy(buf, key, key_len);
  859. key_write(dev, index, algorithm, buf);
  860. if (index >= pairwise_keys_start)
  861. keymac_write(dev, index, mac_addr);
  862. dev->key[index].algorithm = algorithm;
  863. }
  864. static int b43_key_write(struct b43_wldev *dev,
  865. int index, u8 algorithm,
  866. const u8 *key, size_t key_len,
  867. const u8 *mac_addr,
  868. struct ieee80211_key_conf *keyconf)
  869. {
  870. int i;
  871. int pairwise_keys_start;
  872. /* For ALG_TKIP the key is encoded as a 256-bit (32 byte) data block:
  873. * - Temporal Encryption Key (128 bits)
  874. * - Temporal Authenticator Tx MIC Key (64 bits)
  875. * - Temporal Authenticator Rx MIC Key (64 bits)
  876. *
  877. * Hardware only store TEK
  878. */
  879. if (algorithm == B43_SEC_ALGO_TKIP && key_len == 32)
  880. key_len = 16;
  881. if (key_len > B43_SEC_KEYSIZE)
  882. return -EINVAL;
  883. for (i = 0; i < ARRAY_SIZE(dev->key); i++) {
  884. /* Check that we don't already have this key. */
  885. B43_WARN_ON(dev->key[i].keyconf == keyconf);
  886. }
  887. if (index < 0) {
  888. /* Pairwise key. Get an empty slot for the key. */
  889. if (b43_new_kidx_api(dev))
  890. pairwise_keys_start = B43_NR_GROUP_KEYS;
  891. else
  892. pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  893. for (i = pairwise_keys_start;
  894. i < pairwise_keys_start + B43_NR_PAIRWISE_KEYS;
  895. i++) {
  896. B43_WARN_ON(i >= ARRAY_SIZE(dev->key));
  897. if (!dev->key[i].keyconf) {
  898. /* found empty */
  899. index = i;
  900. break;
  901. }
  902. }
  903. if (index < 0) {
  904. b43warn(dev->wl, "Out of hardware key memory\n");
  905. return -ENOSPC;
  906. }
  907. } else
  908. B43_WARN_ON(index > 3);
  909. do_key_write(dev, index, algorithm, key, key_len, mac_addr);
  910. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  911. /* Default RX key */
  912. B43_WARN_ON(mac_addr);
  913. do_key_write(dev, index + 4, algorithm, key, key_len, NULL);
  914. }
  915. keyconf->hw_key_idx = index;
  916. dev->key[index].keyconf = keyconf;
  917. return 0;
  918. }
  919. static int b43_key_clear(struct b43_wldev *dev, int index)
  920. {
  921. if (B43_WARN_ON((index < 0) || (index >= ARRAY_SIZE(dev->key))))
  922. return -EINVAL;
  923. do_key_write(dev, index, B43_SEC_ALGO_NONE,
  924. NULL, B43_SEC_KEYSIZE, NULL);
  925. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  926. do_key_write(dev, index + 4, B43_SEC_ALGO_NONE,
  927. NULL, B43_SEC_KEYSIZE, NULL);
  928. }
  929. dev->key[index].keyconf = NULL;
  930. return 0;
  931. }
  932. static void b43_clear_keys(struct b43_wldev *dev)
  933. {
  934. int i, count;
  935. if (b43_new_kidx_api(dev))
  936. count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
  937. else
  938. count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
  939. for (i = 0; i < count; i++)
  940. b43_key_clear(dev, i);
  941. }
  942. static void b43_dump_keymemory(struct b43_wldev *dev)
  943. {
  944. unsigned int i, index, count, offset, pairwise_keys_start;
  945. u8 mac[ETH_ALEN];
  946. u16 algo;
  947. u32 rcmta0;
  948. u16 rcmta1;
  949. u64 hf;
  950. struct b43_key *key;
  951. if (!b43_debug(dev, B43_DBG_KEYS))
  952. return;
  953. hf = b43_hf_read(dev);
  954. b43dbg(dev->wl, "Hardware key memory dump: USEDEFKEYS=%u\n",
  955. !!(hf & B43_HF_USEDEFKEYS));
  956. if (b43_new_kidx_api(dev)) {
  957. pairwise_keys_start = B43_NR_GROUP_KEYS;
  958. count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
  959. } else {
  960. pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  961. count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
  962. }
  963. for (index = 0; index < count; index++) {
  964. key = &(dev->key[index]);
  965. printk(KERN_DEBUG "Key slot %02u: %s",
  966. index, (key->keyconf == NULL) ? " " : "*");
  967. offset = dev->ktp + (index * B43_SEC_KEYSIZE);
  968. for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
  969. u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
  970. printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
  971. }
  972. algo = b43_shm_read16(dev, B43_SHM_SHARED,
  973. B43_SHM_SH_KEYIDXBLOCK + (index * 2));
  974. printk(" Algo: %04X/%02X", algo, key->algorithm);
  975. if (index >= pairwise_keys_start) {
  976. if (key->algorithm == B43_SEC_ALGO_TKIP) {
  977. printk(" TKIP: ");
  978. offset = B43_SHM_SH_TKIPTSCTTAK + (index - 4) * (10 + 4);
  979. for (i = 0; i < 14; i += 2) {
  980. u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
  981. printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
  982. }
  983. }
  984. rcmta0 = b43_shm_read32(dev, B43_SHM_RCMTA,
  985. ((index - pairwise_keys_start) * 2) + 0);
  986. rcmta1 = b43_shm_read16(dev, B43_SHM_RCMTA,
  987. ((index - pairwise_keys_start) * 2) + 1);
  988. *((__le32 *)(&mac[0])) = cpu_to_le32(rcmta0);
  989. *((__le16 *)(&mac[4])) = cpu_to_le16(rcmta1);
  990. printk(" MAC: %pM", mac);
  991. } else
  992. printk(" DEFAULT KEY");
  993. printk("\n");
  994. }
  995. }
  996. void b43_power_saving_ctl_bits(struct b43_wldev *dev, unsigned int ps_flags)
  997. {
  998. u32 macctl;
  999. u16 ucstat;
  1000. bool hwps;
  1001. bool awake;
  1002. int i;
  1003. B43_WARN_ON((ps_flags & B43_PS_ENABLED) &&
  1004. (ps_flags & B43_PS_DISABLED));
  1005. B43_WARN_ON((ps_flags & B43_PS_AWAKE) && (ps_flags & B43_PS_ASLEEP));
  1006. if (ps_flags & B43_PS_ENABLED) {
  1007. hwps = true;
  1008. } else if (ps_flags & B43_PS_DISABLED) {
  1009. hwps = false;
  1010. } else {
  1011. //TODO: If powersave is not off and FIXME is not set and we are not in adhoc
  1012. // and thus is not an AP and we are associated, set bit 25
  1013. }
  1014. if (ps_flags & B43_PS_AWAKE) {
  1015. awake = true;
  1016. } else if (ps_flags & B43_PS_ASLEEP) {
  1017. awake = false;
  1018. } else {
  1019. //TODO: If the device is awake or this is an AP, or we are scanning, or FIXME,
  1020. // or we are associated, or FIXME, or the latest PS-Poll packet sent was
  1021. // successful, set bit26
  1022. }
  1023. /* FIXME: For now we force awake-on and hwps-off */
  1024. hwps = false;
  1025. awake = true;
  1026. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  1027. if (hwps)
  1028. macctl |= B43_MACCTL_HWPS;
  1029. else
  1030. macctl &= ~B43_MACCTL_HWPS;
  1031. if (awake)
  1032. macctl |= B43_MACCTL_AWAKE;
  1033. else
  1034. macctl &= ~B43_MACCTL_AWAKE;
  1035. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  1036. /* Commit write */
  1037. b43_read32(dev, B43_MMIO_MACCTL);
  1038. if (awake && dev->dev->core_rev >= 5) {
  1039. /* Wait for the microcode to wake up. */
  1040. for (i = 0; i < 100; i++) {
  1041. ucstat = b43_shm_read16(dev, B43_SHM_SHARED,
  1042. B43_SHM_SH_UCODESTAT);
  1043. if (ucstat != B43_SHM_SH_UCODESTAT_SLEEP)
  1044. break;
  1045. udelay(10);
  1046. }
  1047. }
  1048. }
  1049. /* http://bcm-v4.sipsolutions.net/802.11/PHY/BmacCorePllReset */
  1050. void b43_wireless_core_phy_pll_reset(struct b43_wldev *dev)
  1051. {
  1052. struct bcma_drv_cc *bcma_cc __maybe_unused;
  1053. struct ssb_chipcommon *ssb_cc __maybe_unused;
  1054. switch (dev->dev->bus_type) {
  1055. #ifdef CONFIG_B43_BCMA
  1056. case B43_BUS_BCMA:
  1057. bcma_cc = &dev->dev->bdev->bus->drv_cc;
  1058. bcma_cc_write32(bcma_cc, BCMA_CC_CHIPCTL_ADDR, 0);
  1059. bcma_cc_mask32(bcma_cc, BCMA_CC_CHIPCTL_DATA, ~0x4);
  1060. bcma_cc_set32(bcma_cc, BCMA_CC_CHIPCTL_DATA, 0x4);
  1061. bcma_cc_mask32(bcma_cc, BCMA_CC_CHIPCTL_DATA, ~0x4);
  1062. break;
  1063. #endif
  1064. #ifdef CONFIG_B43_SSB
  1065. case B43_BUS_SSB:
  1066. ssb_cc = &dev->dev->sdev->bus->chipco;
  1067. chipco_write32(ssb_cc, SSB_CHIPCO_CHIPCTL_ADDR, 0);
  1068. chipco_mask32(ssb_cc, SSB_CHIPCO_CHIPCTL_DATA, ~0x4);
  1069. chipco_set32(ssb_cc, SSB_CHIPCO_CHIPCTL_DATA, 0x4);
  1070. chipco_mask32(ssb_cc, SSB_CHIPCO_CHIPCTL_DATA, ~0x4);
  1071. break;
  1072. #endif
  1073. }
  1074. }
  1075. #ifdef CONFIG_B43_BCMA
  1076. static void b43_bcma_phy_reset(struct b43_wldev *dev)
  1077. {
  1078. u32 flags;
  1079. /* Put PHY into reset */
  1080. flags = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
  1081. flags |= B43_BCMA_IOCTL_PHY_RESET;
  1082. flags |= B43_BCMA_IOCTL_PHY_BW_20MHZ; /* Make 20 MHz def */
  1083. bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, flags);
  1084. udelay(2);
  1085. b43_phy_take_out_of_reset(dev);
  1086. }
  1087. static void b43_bcma_wireless_core_reset(struct b43_wldev *dev, bool gmode)
  1088. {
  1089. u32 req = B43_BCMA_CLKCTLST_80211_PLL_REQ |
  1090. B43_BCMA_CLKCTLST_PHY_PLL_REQ;
  1091. u32 status = B43_BCMA_CLKCTLST_80211_PLL_ST |
  1092. B43_BCMA_CLKCTLST_PHY_PLL_ST;
  1093. u32 flags;
  1094. flags = B43_BCMA_IOCTL_PHY_CLKEN;
  1095. if (gmode)
  1096. flags |= B43_BCMA_IOCTL_GMODE;
  1097. b43_device_enable(dev, flags);
  1098. if (dev->phy.type == B43_PHYTYPE_AC) {
  1099. u16 tmp;
  1100. tmp = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
  1101. tmp &= ~B43_BCMA_IOCTL_DAC;
  1102. tmp |= 0x100;
  1103. bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, tmp);
  1104. tmp = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
  1105. tmp &= ~B43_BCMA_IOCTL_PHY_CLKEN;
  1106. bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, tmp);
  1107. tmp = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
  1108. tmp |= B43_BCMA_IOCTL_PHY_CLKEN;
  1109. bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, tmp);
  1110. }
  1111. bcma_core_set_clockmode(dev->dev->bdev, BCMA_CLKMODE_FAST);
  1112. b43_bcma_phy_reset(dev);
  1113. bcma_core_pll_ctl(dev->dev->bdev, req, status, true);
  1114. }
  1115. #endif
  1116. #ifdef CONFIG_B43_SSB
  1117. static void b43_ssb_wireless_core_reset(struct b43_wldev *dev, bool gmode)
  1118. {
  1119. u32 flags = 0;
  1120. if (gmode)
  1121. flags |= B43_TMSLOW_GMODE;
  1122. flags |= B43_TMSLOW_PHYCLKEN;
  1123. flags |= B43_TMSLOW_PHYRESET;
  1124. if (dev->phy.type == B43_PHYTYPE_N)
  1125. flags |= B43_TMSLOW_PHY_BANDWIDTH_20MHZ; /* Make 20 MHz def */
  1126. b43_device_enable(dev, flags);
  1127. msleep(2); /* Wait for the PLL to turn on. */
  1128. b43_phy_take_out_of_reset(dev);
  1129. }
  1130. #endif
  1131. void b43_wireless_core_reset(struct b43_wldev *dev, bool gmode)
  1132. {
  1133. u32 macctl;
  1134. switch (dev->dev->bus_type) {
  1135. #ifdef CONFIG_B43_BCMA
  1136. case B43_BUS_BCMA:
  1137. b43_bcma_wireless_core_reset(dev, gmode);
  1138. break;
  1139. #endif
  1140. #ifdef CONFIG_B43_SSB
  1141. case B43_BUS_SSB:
  1142. b43_ssb_wireless_core_reset(dev, gmode);
  1143. break;
  1144. #endif
  1145. }
  1146. /* Turn Analog ON, but only if we already know the PHY-type.
  1147. * This protects against very early setup where we don't know the
  1148. * PHY-type, yet. wireless_core_reset will be called once again later,
  1149. * when we know the PHY-type. */
  1150. if (dev->phy.ops)
  1151. dev->phy.ops->switch_analog(dev, 1);
  1152. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  1153. macctl &= ~B43_MACCTL_GMODE;
  1154. if (gmode)
  1155. macctl |= B43_MACCTL_GMODE;
  1156. macctl |= B43_MACCTL_IHR_ENABLED;
  1157. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  1158. }
  1159. static void handle_irq_transmit_status(struct b43_wldev *dev)
  1160. {
  1161. u32 v0, v1;
  1162. u16 tmp;
  1163. struct b43_txstatus stat;
  1164. while (1) {
  1165. v0 = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  1166. if (!(v0 & 0x00000001))
  1167. break;
  1168. v1 = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  1169. stat.cookie = (v0 >> 16);
  1170. stat.seq = (v1 & 0x0000FFFF);
  1171. stat.phy_stat = ((v1 & 0x00FF0000) >> 16);
  1172. tmp = (v0 & 0x0000FFFF);
  1173. stat.frame_count = ((tmp & 0xF000) >> 12);
  1174. stat.rts_count = ((tmp & 0x0F00) >> 8);
  1175. stat.supp_reason = ((tmp & 0x001C) >> 2);
  1176. stat.pm_indicated = !!(tmp & 0x0080);
  1177. stat.intermediate = !!(tmp & 0x0040);
  1178. stat.for_ampdu = !!(tmp & 0x0020);
  1179. stat.acked = !!(tmp & 0x0002);
  1180. b43_handle_txstatus(dev, &stat);
  1181. }
  1182. }
  1183. static void drain_txstatus_queue(struct b43_wldev *dev)
  1184. {
  1185. u32 dummy;
  1186. if (dev->dev->core_rev < 5)
  1187. return;
  1188. /* Read all entries from the microcode TXstatus FIFO
  1189. * and throw them away.
  1190. */
  1191. while (1) {
  1192. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  1193. if (!(dummy & 0x00000001))
  1194. break;
  1195. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  1196. }
  1197. }
  1198. static u32 b43_jssi_read(struct b43_wldev *dev)
  1199. {
  1200. u32 val = 0;
  1201. val = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_JSSI1);
  1202. val <<= 16;
  1203. val |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_JSSI0);
  1204. return val;
  1205. }
  1206. static void b43_jssi_write(struct b43_wldev *dev, u32 jssi)
  1207. {
  1208. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_JSSI0,
  1209. (jssi & 0x0000FFFF));
  1210. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_JSSI1,
  1211. (jssi & 0xFFFF0000) >> 16);
  1212. }
  1213. static void b43_generate_noise_sample(struct b43_wldev *dev)
  1214. {
  1215. b43_jssi_write(dev, 0x7F7F7F7F);
  1216. b43_write32(dev, B43_MMIO_MACCMD,
  1217. b43_read32(dev, B43_MMIO_MACCMD) | B43_MACCMD_BGNOISE);
  1218. }
  1219. static void b43_calculate_link_quality(struct b43_wldev *dev)
  1220. {
  1221. /* Top half of Link Quality calculation. */
  1222. if (dev->phy.type != B43_PHYTYPE_G)
  1223. return;
  1224. if (dev->noisecalc.calculation_running)
  1225. return;
  1226. dev->noisecalc.calculation_running = true;
  1227. dev->noisecalc.nr_samples = 0;
  1228. b43_generate_noise_sample(dev);
  1229. }
  1230. static void handle_irq_noise(struct b43_wldev *dev)
  1231. {
  1232. struct b43_phy_g *phy = dev->phy.g;
  1233. u16 tmp;
  1234. u8 noise[4];
  1235. u8 i, j;
  1236. s32 average;
  1237. /* Bottom half of Link Quality calculation. */
  1238. if (dev->phy.type != B43_PHYTYPE_G)
  1239. return;
  1240. /* Possible race condition: It might be possible that the user
  1241. * changed to a different channel in the meantime since we
  1242. * started the calculation. We ignore that fact, since it's
  1243. * not really that much of a problem. The background noise is
  1244. * an estimation only anyway. Slightly wrong results will get damped
  1245. * by the averaging of the 8 sample rounds. Additionally the
  1246. * value is shortlived. So it will be replaced by the next noise
  1247. * calculation round soon. */
  1248. B43_WARN_ON(!dev->noisecalc.calculation_running);
  1249. *((__le32 *)noise) = cpu_to_le32(b43_jssi_read(dev));
  1250. if (noise[0] == 0x7F || noise[1] == 0x7F ||
  1251. noise[2] == 0x7F || noise[3] == 0x7F)
  1252. goto generate_new;
  1253. /* Get the noise samples. */
  1254. B43_WARN_ON(dev->noisecalc.nr_samples >= 8);
  1255. i = dev->noisecalc.nr_samples;
  1256. noise[0] = clamp_val(noise[0], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1257. noise[1] = clamp_val(noise[1], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1258. noise[2] = clamp_val(noise[2], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1259. noise[3] = clamp_val(noise[3], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1260. dev->noisecalc.samples[i][0] = phy->nrssi_lt[noise[0]];
  1261. dev->noisecalc.samples[i][1] = phy->nrssi_lt[noise[1]];
  1262. dev->noisecalc.samples[i][2] = phy->nrssi_lt[noise[2]];
  1263. dev->noisecalc.samples[i][3] = phy->nrssi_lt[noise[3]];
  1264. dev->noisecalc.nr_samples++;
  1265. if (dev->noisecalc.nr_samples == 8) {
  1266. /* Calculate the Link Quality by the noise samples. */
  1267. average = 0;
  1268. for (i = 0; i < 8; i++) {
  1269. for (j = 0; j < 4; j++)
  1270. average += dev->noisecalc.samples[i][j];
  1271. }
  1272. average /= (8 * 4);
  1273. average *= 125;
  1274. average += 64;
  1275. average /= 128;
  1276. tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x40C);
  1277. tmp = (tmp / 128) & 0x1F;
  1278. if (tmp >= 8)
  1279. average += 2;
  1280. else
  1281. average -= 25;
  1282. if (tmp == 8)
  1283. average -= 72;
  1284. else
  1285. average -= 48;
  1286. dev->stats.link_noise = average;
  1287. dev->noisecalc.calculation_running = false;
  1288. return;
  1289. }
  1290. generate_new:
  1291. b43_generate_noise_sample(dev);
  1292. }
  1293. static void handle_irq_tbtt_indication(struct b43_wldev *dev)
  1294. {
  1295. if (b43_is_mode(dev->wl, NL80211_IFTYPE_AP)) {
  1296. ///TODO: PS TBTT
  1297. } else {
  1298. if (1 /*FIXME: the last PSpoll frame was sent successfully */ )
  1299. b43_power_saving_ctl_bits(dev, 0);
  1300. }
  1301. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC))
  1302. dev->dfq_valid = true;
  1303. }
  1304. static void handle_irq_atim_end(struct b43_wldev *dev)
  1305. {
  1306. if (dev->dfq_valid) {
  1307. b43_write32(dev, B43_MMIO_MACCMD,
  1308. b43_read32(dev, B43_MMIO_MACCMD)
  1309. | B43_MACCMD_DFQ_VALID);
  1310. dev->dfq_valid = false;
  1311. }
  1312. }
  1313. static void handle_irq_pmq(struct b43_wldev *dev)
  1314. {
  1315. u32 tmp;
  1316. //TODO: AP mode.
  1317. while (1) {
  1318. tmp = b43_read32(dev, B43_MMIO_PS_STATUS);
  1319. if (!(tmp & 0x00000008))
  1320. break;
  1321. }
  1322. /* 16bit write is odd, but correct. */
  1323. b43_write16(dev, B43_MMIO_PS_STATUS, 0x0002);
  1324. }
  1325. static void b43_write_template_common(struct b43_wldev *dev,
  1326. const u8 *data, u16 size,
  1327. u16 ram_offset,
  1328. u16 shm_size_offset, u8 rate)
  1329. {
  1330. u32 i, tmp;
  1331. struct b43_plcp_hdr4 plcp;
  1332. plcp.data = 0;
  1333. b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate);
  1334. b43_ram_write(dev, ram_offset, le32_to_cpu(plcp.data));
  1335. ram_offset += sizeof(u32);
  1336. /* The PLCP is 6 bytes long, but we only wrote 4 bytes, yet.
  1337. * So leave the first two bytes of the next write blank.
  1338. */
  1339. tmp = (u32) (data[0]) << 16;
  1340. tmp |= (u32) (data[1]) << 24;
  1341. b43_ram_write(dev, ram_offset, tmp);
  1342. ram_offset += sizeof(u32);
  1343. for (i = 2; i < size; i += sizeof(u32)) {
  1344. tmp = (u32) (data[i + 0]);
  1345. if (i + 1 < size)
  1346. tmp |= (u32) (data[i + 1]) << 8;
  1347. if (i + 2 < size)
  1348. tmp |= (u32) (data[i + 2]) << 16;
  1349. if (i + 3 < size)
  1350. tmp |= (u32) (data[i + 3]) << 24;
  1351. b43_ram_write(dev, ram_offset + i - 2, tmp);
  1352. }
  1353. b43_shm_write16(dev, B43_SHM_SHARED, shm_size_offset,
  1354. size + sizeof(struct b43_plcp_hdr6));
  1355. }
  1356. /* Check if the use of the antenna that ieee80211 told us to
  1357. * use is possible. This will fall back to DEFAULT.
  1358. * "antenna_nr" is the antenna identifier we got from ieee80211. */
  1359. u8 b43_ieee80211_antenna_sanitize(struct b43_wldev *dev,
  1360. u8 antenna_nr)
  1361. {
  1362. u8 antenna_mask;
  1363. if (antenna_nr == 0) {
  1364. /* Zero means "use default antenna". That's always OK. */
  1365. return 0;
  1366. }
  1367. /* Get the mask of available antennas. */
  1368. if (dev->phy.gmode)
  1369. antenna_mask = dev->dev->bus_sprom->ant_available_bg;
  1370. else
  1371. antenna_mask = dev->dev->bus_sprom->ant_available_a;
  1372. if (!(antenna_mask & (1 << (antenna_nr - 1)))) {
  1373. /* This antenna is not available. Fall back to default. */
  1374. return 0;
  1375. }
  1376. return antenna_nr;
  1377. }
  1378. /* Convert a b43 antenna number value to the PHY TX control value. */
  1379. static u16 b43_antenna_to_phyctl(int antenna)
  1380. {
  1381. switch (antenna) {
  1382. case B43_ANTENNA0:
  1383. return B43_TXH_PHY_ANT0;
  1384. case B43_ANTENNA1:
  1385. return B43_TXH_PHY_ANT1;
  1386. case B43_ANTENNA2:
  1387. return B43_TXH_PHY_ANT2;
  1388. case B43_ANTENNA3:
  1389. return B43_TXH_PHY_ANT3;
  1390. case B43_ANTENNA_AUTO0:
  1391. case B43_ANTENNA_AUTO1:
  1392. return B43_TXH_PHY_ANT01AUTO;
  1393. }
  1394. B43_WARN_ON(1);
  1395. return 0;
  1396. }
  1397. static void b43_write_beacon_template(struct b43_wldev *dev,
  1398. u16 ram_offset,
  1399. u16 shm_size_offset)
  1400. {
  1401. unsigned int i, len, variable_len;
  1402. const struct ieee80211_mgmt *bcn;
  1403. const u8 *ie;
  1404. bool tim_found = false;
  1405. unsigned int rate;
  1406. u16 ctl;
  1407. int antenna;
  1408. struct ieee80211_tx_info *info;
  1409. unsigned long flags;
  1410. struct sk_buff *beacon_skb;
  1411. spin_lock_irqsave(&dev->wl->beacon_lock, flags);
  1412. info = IEEE80211_SKB_CB(dev->wl->current_beacon);
  1413. rate = ieee80211_get_tx_rate(dev->wl->hw, info)->hw_value;
  1414. /* Clone the beacon, so it cannot go away, while we write it to hw. */
  1415. beacon_skb = skb_clone(dev->wl->current_beacon, GFP_ATOMIC);
  1416. spin_unlock_irqrestore(&dev->wl->beacon_lock, flags);
  1417. if (!beacon_skb) {
  1418. b43dbg(dev->wl, "Could not upload beacon. "
  1419. "Failed to clone beacon skb.");
  1420. return;
  1421. }
  1422. bcn = (const struct ieee80211_mgmt *)(beacon_skb->data);
  1423. len = min_t(size_t, beacon_skb->len,
  1424. 0x200 - sizeof(struct b43_plcp_hdr6));
  1425. b43_write_template_common(dev, (const u8 *)bcn,
  1426. len, ram_offset, shm_size_offset, rate);
  1427. /* Write the PHY TX control parameters. */
  1428. antenna = B43_ANTENNA_DEFAULT;
  1429. antenna = b43_antenna_to_phyctl(antenna);
  1430. ctl = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL);
  1431. /* We can't send beacons with short preamble. Would get PHY errors. */
  1432. ctl &= ~B43_TXH_PHY_SHORTPRMBL;
  1433. ctl &= ~B43_TXH_PHY_ANT;
  1434. ctl &= ~B43_TXH_PHY_ENC;
  1435. ctl |= antenna;
  1436. if (b43_is_cck_rate(rate))
  1437. ctl |= B43_TXH_PHY_ENC_CCK;
  1438. else
  1439. ctl |= B43_TXH_PHY_ENC_OFDM;
  1440. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
  1441. /* Find the position of the TIM and the DTIM_period value
  1442. * and write them to SHM. */
  1443. ie = bcn->u.beacon.variable;
  1444. variable_len = len - offsetof(struct ieee80211_mgmt, u.beacon.variable);
  1445. for (i = 0; i < variable_len - 2; ) {
  1446. uint8_t ie_id, ie_len;
  1447. ie_id = ie[i];
  1448. ie_len = ie[i + 1];
  1449. if (ie_id == 5) {
  1450. u16 tim_position;
  1451. u16 dtim_period;
  1452. /* This is the TIM Information Element */
  1453. /* Check whether the ie_len is in the beacon data range. */
  1454. if (variable_len < ie_len + 2 + i)
  1455. break;
  1456. /* A valid TIM is at least 4 bytes long. */
  1457. if (ie_len < 4)
  1458. break;
  1459. tim_found = true;
  1460. tim_position = sizeof(struct b43_plcp_hdr6);
  1461. tim_position += offsetof(struct ieee80211_mgmt, u.beacon.variable);
  1462. tim_position += i;
  1463. dtim_period = ie[i + 3];
  1464. b43_shm_write16(dev, B43_SHM_SHARED,
  1465. B43_SHM_SH_TIMBPOS, tim_position);
  1466. b43_shm_write16(dev, B43_SHM_SHARED,
  1467. B43_SHM_SH_DTIMPER, dtim_period);
  1468. break;
  1469. }
  1470. i += ie_len + 2;
  1471. }
  1472. if (!tim_found) {
  1473. /*
  1474. * If ucode wants to modify TIM do it behind the beacon, this
  1475. * will happen, for example, when doing mesh networking.
  1476. */
  1477. b43_shm_write16(dev, B43_SHM_SHARED,
  1478. B43_SHM_SH_TIMBPOS,
  1479. len + sizeof(struct b43_plcp_hdr6));
  1480. b43_shm_write16(dev, B43_SHM_SHARED,
  1481. B43_SHM_SH_DTIMPER, 0);
  1482. }
  1483. b43dbg(dev->wl, "Updated beacon template at 0x%x\n", ram_offset);
  1484. dev_kfree_skb_any(beacon_skb);
  1485. }
  1486. static void b43_upload_beacon0(struct b43_wldev *dev)
  1487. {
  1488. struct b43_wl *wl = dev->wl;
  1489. if (wl->beacon0_uploaded)
  1490. return;
  1491. b43_write_beacon_template(dev, B43_SHM_SH_BT_BASE0, B43_SHM_SH_BTL0);
  1492. wl->beacon0_uploaded = true;
  1493. }
  1494. static void b43_upload_beacon1(struct b43_wldev *dev)
  1495. {
  1496. struct b43_wl *wl = dev->wl;
  1497. if (wl->beacon1_uploaded)
  1498. return;
  1499. b43_write_beacon_template(dev, B43_SHM_SH_BT_BASE1, B43_SHM_SH_BTL1);
  1500. wl->beacon1_uploaded = true;
  1501. }
  1502. static void handle_irq_beacon(struct b43_wldev *dev)
  1503. {
  1504. struct b43_wl *wl = dev->wl;
  1505. u32 cmd, beacon0_valid, beacon1_valid;
  1506. if (!b43_is_mode(wl, NL80211_IFTYPE_AP) &&
  1507. !b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) &&
  1508. !b43_is_mode(wl, NL80211_IFTYPE_ADHOC))
  1509. return;
  1510. /* This is the bottom half of the asynchronous beacon update. */
  1511. /* Ignore interrupt in the future. */
  1512. dev->irq_mask &= ~B43_IRQ_BEACON;
  1513. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1514. beacon0_valid = (cmd & B43_MACCMD_BEACON0_VALID);
  1515. beacon1_valid = (cmd & B43_MACCMD_BEACON1_VALID);
  1516. /* Schedule interrupt manually, if busy. */
  1517. if (beacon0_valid && beacon1_valid) {
  1518. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_BEACON);
  1519. dev->irq_mask |= B43_IRQ_BEACON;
  1520. return;
  1521. }
  1522. if (unlikely(wl->beacon_templates_virgin)) {
  1523. /* We never uploaded a beacon before.
  1524. * Upload both templates now, but only mark one valid. */
  1525. wl->beacon_templates_virgin = false;
  1526. b43_upload_beacon0(dev);
  1527. b43_upload_beacon1(dev);
  1528. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1529. cmd |= B43_MACCMD_BEACON0_VALID;
  1530. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1531. } else {
  1532. if (!beacon0_valid) {
  1533. b43_upload_beacon0(dev);
  1534. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1535. cmd |= B43_MACCMD_BEACON0_VALID;
  1536. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1537. } else if (!beacon1_valid) {
  1538. b43_upload_beacon1(dev);
  1539. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1540. cmd |= B43_MACCMD_BEACON1_VALID;
  1541. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1542. }
  1543. }
  1544. }
  1545. static void b43_do_beacon_update_trigger_work(struct b43_wldev *dev)
  1546. {
  1547. u32 old_irq_mask = dev->irq_mask;
  1548. /* update beacon right away or defer to irq */
  1549. handle_irq_beacon(dev);
  1550. if (old_irq_mask != dev->irq_mask) {
  1551. /* The handler updated the IRQ mask. */
  1552. B43_WARN_ON(!dev->irq_mask);
  1553. if (b43_read32(dev, B43_MMIO_GEN_IRQ_MASK)) {
  1554. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
  1555. } else {
  1556. /* Device interrupts are currently disabled. That means
  1557. * we just ran the hardirq handler and scheduled the
  1558. * IRQ thread. The thread will write the IRQ mask when
  1559. * it finished, so there's nothing to do here. Writing
  1560. * the mask _here_ would incorrectly re-enable IRQs. */
  1561. }
  1562. }
  1563. }
  1564. static void b43_beacon_update_trigger_work(struct work_struct *work)
  1565. {
  1566. struct b43_wl *wl = container_of(work, struct b43_wl,
  1567. beacon_update_trigger);
  1568. struct b43_wldev *dev;
  1569. mutex_lock(&wl->mutex);
  1570. dev = wl->current_dev;
  1571. if (likely(dev && (b43_status(dev) >= B43_STAT_INITIALIZED))) {
  1572. if (b43_bus_host_is_sdio(dev->dev)) {
  1573. /* wl->mutex is enough. */
  1574. b43_do_beacon_update_trigger_work(dev);
  1575. mmiowb();
  1576. } else {
  1577. spin_lock_irq(&wl->hardirq_lock);
  1578. b43_do_beacon_update_trigger_work(dev);
  1579. mmiowb();
  1580. spin_unlock_irq(&wl->hardirq_lock);
  1581. }
  1582. }
  1583. mutex_unlock(&wl->mutex);
  1584. }
  1585. /* Asynchronously update the packet templates in template RAM. */
  1586. static void b43_update_templates(struct b43_wl *wl)
  1587. {
  1588. struct sk_buff *beacon, *old_beacon;
  1589. unsigned long flags;
  1590. /* This is the top half of the asynchronous beacon update.
  1591. * The bottom half is the beacon IRQ.
  1592. * Beacon update must be asynchronous to avoid sending an
  1593. * invalid beacon. This can happen for example, if the firmware
  1594. * transmits a beacon while we are updating it. */
  1595. /* We could modify the existing beacon and set the aid bit in
  1596. * the TIM field, but that would probably require resizing and
  1597. * moving of data within the beacon template.
  1598. * Simply request a new beacon and let mac80211 do the hard work. */
  1599. beacon = ieee80211_beacon_get(wl->hw, wl->vif);
  1600. if (unlikely(!beacon))
  1601. return;
  1602. spin_lock_irqsave(&wl->beacon_lock, flags);
  1603. old_beacon = wl->current_beacon;
  1604. wl->current_beacon = beacon;
  1605. wl->beacon0_uploaded = false;
  1606. wl->beacon1_uploaded = false;
  1607. spin_unlock_irqrestore(&wl->beacon_lock, flags);
  1608. ieee80211_queue_work(wl->hw, &wl->beacon_update_trigger);
  1609. if (old_beacon)
  1610. dev_kfree_skb_any(old_beacon);
  1611. }
  1612. static void b43_set_beacon_int(struct b43_wldev *dev, u16 beacon_int)
  1613. {
  1614. b43_time_lock(dev);
  1615. if (dev->dev->core_rev >= 3) {
  1616. b43_write32(dev, B43_MMIO_TSF_CFP_REP, (beacon_int << 16));
  1617. b43_write32(dev, B43_MMIO_TSF_CFP_START, (beacon_int << 10));
  1618. } else {
  1619. b43_write16(dev, 0x606, (beacon_int >> 6));
  1620. b43_write16(dev, 0x610, beacon_int);
  1621. }
  1622. b43_time_unlock(dev);
  1623. b43dbg(dev->wl, "Set beacon interval to %u\n", beacon_int);
  1624. }
  1625. static void b43_handle_firmware_panic(struct b43_wldev *dev)
  1626. {
  1627. u16 reason;
  1628. /* Read the register that contains the reason code for the panic. */
  1629. reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_FWPANIC_REASON_REG);
  1630. b43err(dev->wl, "Whoopsy, firmware panic! Reason: %u\n", reason);
  1631. switch (reason) {
  1632. default:
  1633. b43dbg(dev->wl, "The panic reason is unknown.\n");
  1634. /* fallthrough */
  1635. case B43_FWPANIC_DIE:
  1636. /* Do not restart the controller or firmware.
  1637. * The device is nonfunctional from now on.
  1638. * Restarting would result in this panic to trigger again,
  1639. * so we avoid that recursion. */
  1640. break;
  1641. case B43_FWPANIC_RESTART:
  1642. b43_controller_restart(dev, "Microcode panic");
  1643. break;
  1644. }
  1645. }
  1646. static void handle_irq_ucode_debug(struct b43_wldev *dev)
  1647. {
  1648. unsigned int i, cnt;
  1649. u16 reason, marker_id, marker_line;
  1650. __le16 *buf;
  1651. /* The proprietary firmware doesn't have this IRQ. */
  1652. if (!dev->fw.opensource)
  1653. return;
  1654. /* Read the register that contains the reason code for this IRQ. */
  1655. reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_DEBUGIRQ_REASON_REG);
  1656. switch (reason) {
  1657. case B43_DEBUGIRQ_PANIC:
  1658. b43_handle_firmware_panic(dev);
  1659. break;
  1660. case B43_DEBUGIRQ_DUMP_SHM:
  1661. if (!B43_DEBUG)
  1662. break; /* Only with driver debugging enabled. */
  1663. buf = kmalloc(4096, GFP_ATOMIC);
  1664. if (!buf) {
  1665. b43dbg(dev->wl, "SHM-dump: Failed to allocate memory\n");
  1666. goto out;
  1667. }
  1668. for (i = 0; i < 4096; i += 2) {
  1669. u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, i);
  1670. buf[i / 2] = cpu_to_le16(tmp);
  1671. }
  1672. b43info(dev->wl, "Shared memory dump:\n");
  1673. print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET,
  1674. 16, 2, buf, 4096, 1);
  1675. kfree(buf);
  1676. break;
  1677. case B43_DEBUGIRQ_DUMP_REGS:
  1678. if (!B43_DEBUG)
  1679. break; /* Only with driver debugging enabled. */
  1680. b43info(dev->wl, "Microcode register dump:\n");
  1681. for (i = 0, cnt = 0; i < 64; i++) {
  1682. u16 tmp = b43_shm_read16(dev, B43_SHM_SCRATCH, i);
  1683. if (cnt == 0)
  1684. printk(KERN_INFO);
  1685. printk("r%02u: 0x%04X ", i, tmp);
  1686. cnt++;
  1687. if (cnt == 6) {
  1688. printk("\n");
  1689. cnt = 0;
  1690. }
  1691. }
  1692. printk("\n");
  1693. break;
  1694. case B43_DEBUGIRQ_MARKER:
  1695. if (!B43_DEBUG)
  1696. break; /* Only with driver debugging enabled. */
  1697. marker_id = b43_shm_read16(dev, B43_SHM_SCRATCH,
  1698. B43_MARKER_ID_REG);
  1699. marker_line = b43_shm_read16(dev, B43_SHM_SCRATCH,
  1700. B43_MARKER_LINE_REG);
  1701. b43info(dev->wl, "The firmware just executed the MARKER(%u) "
  1702. "at line number %u\n",
  1703. marker_id, marker_line);
  1704. break;
  1705. default:
  1706. b43dbg(dev->wl, "Debug-IRQ triggered for unknown reason: %u\n",
  1707. reason);
  1708. }
  1709. out:
  1710. /* Acknowledge the debug-IRQ, so the firmware can continue. */
  1711. b43_shm_write16(dev, B43_SHM_SCRATCH,
  1712. B43_DEBUGIRQ_REASON_REG, B43_DEBUGIRQ_ACK);
  1713. }
  1714. static void b43_do_interrupt_thread(struct b43_wldev *dev)
  1715. {
  1716. u32 reason;
  1717. u32 dma_reason[ARRAY_SIZE(dev->dma_reason)];
  1718. u32 merged_dma_reason = 0;
  1719. int i;
  1720. if (unlikely(b43_status(dev) != B43_STAT_STARTED))
  1721. return;
  1722. reason = dev->irq_reason;
  1723. for (i = 0; i < ARRAY_SIZE(dma_reason); i++) {
  1724. dma_reason[i] = dev->dma_reason[i];
  1725. merged_dma_reason |= dma_reason[i];
  1726. }
  1727. if (unlikely(reason & B43_IRQ_MAC_TXERR))
  1728. b43err(dev->wl, "MAC transmission error\n");
  1729. if (unlikely(reason & B43_IRQ_PHY_TXERR)) {
  1730. b43err(dev->wl, "PHY transmission error\n");
  1731. rmb();
  1732. if (unlikely(atomic_dec_and_test(&dev->phy.txerr_cnt))) {
  1733. atomic_set(&dev->phy.txerr_cnt,
  1734. B43_PHY_TX_BADNESS_LIMIT);
  1735. b43err(dev->wl, "Too many PHY TX errors, "
  1736. "restarting the controller\n");
  1737. b43_controller_restart(dev, "PHY TX errors");
  1738. }
  1739. }
  1740. if (unlikely(merged_dma_reason & (B43_DMAIRQ_FATALMASK))) {
  1741. b43err(dev->wl,
  1742. "Fatal DMA error: 0x%08X, 0x%08X, 0x%08X, 0x%08X, 0x%08X, 0x%08X\n",
  1743. dma_reason[0], dma_reason[1],
  1744. dma_reason[2], dma_reason[3],
  1745. dma_reason[4], dma_reason[5]);
  1746. b43err(dev->wl, "This device does not support DMA "
  1747. "on your system. It will now be switched to PIO.\n");
  1748. /* Fall back to PIO transfers if we get fatal DMA errors! */
  1749. dev->use_pio = true;
  1750. b43_controller_restart(dev, "DMA error");
  1751. return;
  1752. }
  1753. if (unlikely(reason & B43_IRQ_UCODE_DEBUG))
  1754. handle_irq_ucode_debug(dev);
  1755. if (reason & B43_IRQ_TBTT_INDI)
  1756. handle_irq_tbtt_indication(dev);
  1757. if (reason & B43_IRQ_ATIM_END)
  1758. handle_irq_atim_end(dev);
  1759. if (reason & B43_IRQ_BEACON)
  1760. handle_irq_beacon(dev);
  1761. if (reason & B43_IRQ_PMQ)
  1762. handle_irq_pmq(dev);
  1763. if (reason & B43_IRQ_TXFIFO_FLUSH_OK)
  1764. ;/* TODO */
  1765. if (reason & B43_IRQ_NOISESAMPLE_OK)
  1766. handle_irq_noise(dev);
  1767. /* Check the DMA reason registers for received data. */
  1768. if (dma_reason[0] & B43_DMAIRQ_RDESC_UFLOW) {
  1769. if (B43_DEBUG)
  1770. b43warn(dev->wl, "RX descriptor underrun\n");
  1771. b43_dma_handle_rx_overflow(dev->dma.rx_ring);
  1772. }
  1773. if (dma_reason[0] & B43_DMAIRQ_RX_DONE) {
  1774. if (b43_using_pio_transfers(dev))
  1775. b43_pio_rx(dev->pio.rx_queue);
  1776. else
  1777. b43_dma_rx(dev->dma.rx_ring);
  1778. }
  1779. B43_WARN_ON(dma_reason[1] & B43_DMAIRQ_RX_DONE);
  1780. B43_WARN_ON(dma_reason[2] & B43_DMAIRQ_RX_DONE);
  1781. B43_WARN_ON(dma_reason[3] & B43_DMAIRQ_RX_DONE);
  1782. B43_WARN_ON(dma_reason[4] & B43_DMAIRQ_RX_DONE);
  1783. B43_WARN_ON(dma_reason[5] & B43_DMAIRQ_RX_DONE);
  1784. if (reason & B43_IRQ_TX_OK)
  1785. handle_irq_transmit_status(dev);
  1786. /* Re-enable interrupts on the device by restoring the current interrupt mask. */
  1787. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
  1788. #if B43_DEBUG
  1789. if (b43_debug(dev, B43_DBG_VERBOSESTATS)) {
  1790. dev->irq_count++;
  1791. for (i = 0; i < ARRAY_SIZE(dev->irq_bit_count); i++) {
  1792. if (reason & (1 << i))
  1793. dev->irq_bit_count[i]++;
  1794. }
  1795. }
  1796. #endif
  1797. }
  1798. /* Interrupt thread handler. Handles device interrupts in thread context. */
  1799. static irqreturn_t b43_interrupt_thread_handler(int irq, void *dev_id)
  1800. {
  1801. struct b43_wldev *dev = dev_id;
  1802. mutex_lock(&dev->wl->mutex);
  1803. b43_do_interrupt_thread(dev);
  1804. mmiowb();
  1805. mutex_unlock(&dev->wl->mutex);
  1806. return IRQ_HANDLED;
  1807. }
  1808. static irqreturn_t b43_do_interrupt(struct b43_wldev *dev)
  1809. {
  1810. u32 reason;
  1811. /* This code runs under wl->hardirq_lock, but _only_ on non-SDIO busses.
  1812. * On SDIO, this runs under wl->mutex. */
  1813. reason = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1814. if (reason == 0xffffffff) /* shared IRQ */
  1815. return IRQ_NONE;
  1816. reason &= dev->irq_mask;
  1817. if (!reason)
  1818. return IRQ_NONE;
  1819. dev->dma_reason[0] = b43_read32(dev, B43_MMIO_DMA0_REASON)
  1820. & 0x0001FC00;
  1821. dev->dma_reason[1] = b43_read32(dev, B43_MMIO_DMA1_REASON)
  1822. & 0x0000DC00;
  1823. dev->dma_reason[2] = b43_read32(dev, B43_MMIO_DMA2_REASON)
  1824. & 0x0000DC00;
  1825. dev->dma_reason[3] = b43_read32(dev, B43_MMIO_DMA3_REASON)
  1826. & 0x0001DC00;
  1827. dev->dma_reason[4] = b43_read32(dev, B43_MMIO_DMA4_REASON)
  1828. & 0x0000DC00;
  1829. /* Unused ring
  1830. dev->dma_reason[5] = b43_read32(dev, B43_MMIO_DMA5_REASON)
  1831. & 0x0000DC00;
  1832. */
  1833. /* ACK the interrupt. */
  1834. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, reason);
  1835. b43_write32(dev, B43_MMIO_DMA0_REASON, dev->dma_reason[0]);
  1836. b43_write32(dev, B43_MMIO_DMA1_REASON, dev->dma_reason[1]);
  1837. b43_write32(dev, B43_MMIO_DMA2_REASON, dev->dma_reason[2]);
  1838. b43_write32(dev, B43_MMIO_DMA3_REASON, dev->dma_reason[3]);
  1839. b43_write32(dev, B43_MMIO_DMA4_REASON, dev->dma_reason[4]);
  1840. /* Unused ring
  1841. b43_write32(dev, B43_MMIO_DMA5_REASON, dev->dma_reason[5]);
  1842. */
  1843. /* Disable IRQs on the device. The IRQ thread handler will re-enable them. */
  1844. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
  1845. /* Save the reason bitmasks for the IRQ thread handler. */
  1846. dev->irq_reason = reason;
  1847. return IRQ_WAKE_THREAD;
  1848. }
  1849. /* Interrupt handler top-half. This runs with interrupts disabled. */
  1850. static irqreturn_t b43_interrupt_handler(int irq, void *dev_id)
  1851. {
  1852. struct b43_wldev *dev = dev_id;
  1853. irqreturn_t ret;
  1854. if (unlikely(b43_status(dev) < B43_STAT_STARTED))
  1855. return IRQ_NONE;
  1856. spin_lock(&dev->wl->hardirq_lock);
  1857. ret = b43_do_interrupt(dev);
  1858. mmiowb();
  1859. spin_unlock(&dev->wl->hardirq_lock);
  1860. return ret;
  1861. }
  1862. /* SDIO interrupt handler. This runs in process context. */
  1863. static void b43_sdio_interrupt_handler(struct b43_wldev *dev)
  1864. {
  1865. struct b43_wl *wl = dev->wl;
  1866. irqreturn_t ret;
  1867. mutex_lock(&wl->mutex);
  1868. ret = b43_do_interrupt(dev);
  1869. if (ret == IRQ_WAKE_THREAD)
  1870. b43_do_interrupt_thread(dev);
  1871. mutex_unlock(&wl->mutex);
  1872. }
  1873. void b43_do_release_fw(struct b43_firmware_file *fw)
  1874. {
  1875. release_firmware(fw->data);
  1876. fw->data = NULL;
  1877. fw->filename = NULL;
  1878. }
  1879. static void b43_release_firmware(struct b43_wldev *dev)
  1880. {
  1881. complete(&dev->fw_load_complete);
  1882. b43_do_release_fw(&dev->fw.ucode);
  1883. b43_do_release_fw(&dev->fw.pcm);
  1884. b43_do_release_fw(&dev->fw.initvals);
  1885. b43_do_release_fw(&dev->fw.initvals_band);
  1886. }
  1887. static void b43_print_fw_helptext(struct b43_wl *wl, bool error)
  1888. {
  1889. const char text[] =
  1890. "You must go to " \
  1891. "http://wireless.kernel.org/en/users/Drivers/b43#devicefirmware " \
  1892. "and download the correct firmware for this driver version. " \
  1893. "Please carefully read all instructions on this website.\n";
  1894. if (error)
  1895. b43err(wl, text);
  1896. else
  1897. b43warn(wl, text);
  1898. }
  1899. static void b43_fw_cb(const struct firmware *firmware, void *context)
  1900. {
  1901. struct b43_request_fw_context *ctx = context;
  1902. ctx->blob = firmware;
  1903. complete(&ctx->dev->fw_load_complete);
  1904. }
  1905. int b43_do_request_fw(struct b43_request_fw_context *ctx,
  1906. const char *name,
  1907. struct b43_firmware_file *fw, bool async)
  1908. {
  1909. struct b43_fw_header *hdr;
  1910. u32 size;
  1911. int err;
  1912. if (!name) {
  1913. /* Don't fetch anything. Free possibly cached firmware. */
  1914. /* FIXME: We should probably keep it anyway, to save some headache
  1915. * on suspend/resume with multiband devices. */
  1916. b43_do_release_fw(fw);
  1917. return 0;
  1918. }
  1919. if (fw->filename) {
  1920. if ((fw->type == ctx->req_type) &&
  1921. (strcmp(fw->filename, name) == 0))
  1922. return 0; /* Already have this fw. */
  1923. /* Free the cached firmware first. */
  1924. /* FIXME: We should probably do this later after we successfully
  1925. * got the new fw. This could reduce headache with multiband devices.
  1926. * We could also redesign this to cache the firmware for all possible
  1927. * bands all the time. */
  1928. b43_do_release_fw(fw);
  1929. }
  1930. switch (ctx->req_type) {
  1931. case B43_FWTYPE_PROPRIETARY:
  1932. snprintf(ctx->fwname, sizeof(ctx->fwname),
  1933. "b43%s/%s.fw",
  1934. modparam_fwpostfix, name);
  1935. break;
  1936. case B43_FWTYPE_OPENSOURCE:
  1937. snprintf(ctx->fwname, sizeof(ctx->fwname),
  1938. "b43-open%s/%s.fw",
  1939. modparam_fwpostfix, name);
  1940. break;
  1941. default:
  1942. B43_WARN_ON(1);
  1943. return -ENOSYS;
  1944. }
  1945. if (async) {
  1946. /* do this part asynchronously */
  1947. init_completion(&ctx->dev->fw_load_complete);
  1948. err = request_firmware_nowait(THIS_MODULE, 1, ctx->fwname,
  1949. ctx->dev->dev->dev, GFP_KERNEL,
  1950. ctx, b43_fw_cb);
  1951. if (err < 0) {
  1952. pr_err("Unable to load firmware\n");
  1953. return err;
  1954. }
  1955. wait_for_completion(&ctx->dev->fw_load_complete);
  1956. if (ctx->blob)
  1957. goto fw_ready;
  1958. /* On some ARM systems, the async request will fail, but the next sync
  1959. * request works. For this reason, we fall through here
  1960. */
  1961. }
  1962. err = request_firmware(&ctx->blob, ctx->fwname,
  1963. ctx->dev->dev->dev);
  1964. if (err == -ENOENT) {
  1965. snprintf(ctx->errors[ctx->req_type],
  1966. sizeof(ctx->errors[ctx->req_type]),
  1967. "Firmware file \"%s\" not found\n",
  1968. ctx->fwname);
  1969. return err;
  1970. } else if (err) {
  1971. snprintf(ctx->errors[ctx->req_type],
  1972. sizeof(ctx->errors[ctx->req_type]),
  1973. "Firmware file \"%s\" request failed (err=%d)\n",
  1974. ctx->fwname, err);
  1975. return err;
  1976. }
  1977. fw_ready:
  1978. if (ctx->blob->size < sizeof(struct b43_fw_header))
  1979. goto err_format;
  1980. hdr = (struct b43_fw_header *)(ctx->blob->data);
  1981. switch (hdr->type) {
  1982. case B43_FW_TYPE_UCODE:
  1983. case B43_FW_TYPE_PCM:
  1984. size = be32_to_cpu(hdr->size);
  1985. if (size != ctx->blob->size - sizeof(struct b43_fw_header))
  1986. goto err_format;
  1987. /* fallthrough */
  1988. case B43_FW_TYPE_IV:
  1989. if (hdr->ver != 1)
  1990. goto err_format;
  1991. break;
  1992. default:
  1993. goto err_format;
  1994. }
  1995. fw->data = ctx->blob;
  1996. fw->filename = name;
  1997. fw->type = ctx->req_type;
  1998. return 0;
  1999. err_format:
  2000. snprintf(ctx->errors[ctx->req_type],
  2001. sizeof(ctx->errors[ctx->req_type]),
  2002. "Firmware file \"%s\" format error.\n", ctx->fwname);
  2003. release_firmware(ctx->blob);
  2004. return -EPROTO;
  2005. }
  2006. /* http://bcm-v4.sipsolutions.net/802.11/Init/Firmware */
  2007. static int b43_try_request_fw(struct b43_request_fw_context *ctx)
  2008. {
  2009. struct b43_wldev *dev = ctx->dev;
  2010. struct b43_firmware *fw = &ctx->dev->fw;
  2011. struct b43_phy *phy = &dev->phy;
  2012. const u8 rev = ctx->dev->dev->core_rev;
  2013. const char *filename;
  2014. int err;
  2015. /* Get microcode */
  2016. filename = NULL;
  2017. switch (rev) {
  2018. case 42:
  2019. if (phy->type == B43_PHYTYPE_AC)
  2020. filename = "ucode42";
  2021. break;
  2022. case 40:
  2023. if (phy->type == B43_PHYTYPE_AC)
  2024. filename = "ucode40";
  2025. break;
  2026. case 33:
  2027. if (phy->type == B43_PHYTYPE_LCN40)
  2028. filename = "ucode33_lcn40";
  2029. break;
  2030. case 30:
  2031. if (phy->type == B43_PHYTYPE_N)
  2032. filename = "ucode30_mimo";
  2033. break;
  2034. case 29:
  2035. if (phy->type == B43_PHYTYPE_HT)
  2036. filename = "ucode29_mimo";
  2037. break;
  2038. case 26:
  2039. if (phy->type == B43_PHYTYPE_HT)
  2040. filename = "ucode26_mimo";
  2041. break;
  2042. case 28:
  2043. case 25:
  2044. if (phy->type == B43_PHYTYPE_N)
  2045. filename = "ucode25_mimo";
  2046. else if (phy->type == B43_PHYTYPE_LCN)
  2047. filename = "ucode25_lcn";
  2048. break;
  2049. case 24:
  2050. if (phy->type == B43_PHYTYPE_LCN)
  2051. filename = "ucode24_lcn";
  2052. break;
  2053. case 23:
  2054. if (phy->type == B43_PHYTYPE_N)
  2055. filename = "ucode16_mimo";
  2056. break;
  2057. case 16 ... 19:
  2058. if (phy->type == B43_PHYTYPE_N)
  2059. filename = "ucode16_mimo";
  2060. else if (phy->type == B43_PHYTYPE_LP)
  2061. filename = "ucode16_lp";
  2062. break;
  2063. case 15:
  2064. filename = "ucode15";
  2065. break;
  2066. case 14:
  2067. filename = "ucode14";
  2068. break;
  2069. case 13:
  2070. filename = "ucode13";
  2071. break;
  2072. case 11 ... 12:
  2073. filename = "ucode11";
  2074. break;
  2075. case 5 ... 10:
  2076. filename = "ucode5";
  2077. break;
  2078. }
  2079. if (!filename)
  2080. goto err_no_ucode;
  2081. err = b43_do_request_fw(ctx, filename, &fw->ucode, true);
  2082. if (err)
  2083. goto err_load;
  2084. /* Get PCM code */
  2085. if ((rev >= 5) && (rev <= 10))
  2086. filename = "pcm5";
  2087. else if (rev >= 11)
  2088. filename = NULL;
  2089. else
  2090. goto err_no_pcm;
  2091. fw->pcm_request_failed = false;
  2092. err = b43_do_request_fw(ctx, filename, &fw->pcm, false);
  2093. if (err == -ENOENT) {
  2094. /* We did not find a PCM file? Not fatal, but
  2095. * core rev <= 10 must do without hwcrypto then. */
  2096. fw->pcm_request_failed = true;
  2097. } else if (err)
  2098. goto err_load;
  2099. /* Get initvals */
  2100. filename = NULL;
  2101. switch (dev->phy.type) {
  2102. case B43_PHYTYPE_G:
  2103. if (rev == 13)
  2104. filename = "b0g0initvals13";
  2105. else if (rev >= 5 && rev <= 10)
  2106. filename = "b0g0initvals5";
  2107. break;
  2108. case B43_PHYTYPE_N:
  2109. if (rev == 30)
  2110. filename = "n16initvals30";
  2111. else if (rev == 28 || rev == 25)
  2112. filename = "n0initvals25";
  2113. else if (rev == 24)
  2114. filename = "n0initvals24";
  2115. else if (rev == 23)
  2116. filename = "n0initvals16"; /* What about n0initvals22? */
  2117. else if (rev >= 16 && rev <= 18)
  2118. filename = "n0initvals16";
  2119. else if (rev >= 11 && rev <= 12)
  2120. filename = "n0initvals11";
  2121. break;
  2122. case B43_PHYTYPE_LP:
  2123. if (rev >= 16 && rev <= 18)
  2124. filename = "lp0initvals16";
  2125. else if (rev == 15)
  2126. filename = "lp0initvals15";
  2127. else if (rev == 14)
  2128. filename = "lp0initvals14";
  2129. else if (rev == 13)
  2130. filename = "lp0initvals13";
  2131. break;
  2132. case B43_PHYTYPE_HT:
  2133. if (rev == 29)
  2134. filename = "ht0initvals29";
  2135. else if (rev == 26)
  2136. filename = "ht0initvals26";
  2137. break;
  2138. case B43_PHYTYPE_LCN:
  2139. if (rev == 24)
  2140. filename = "lcn0initvals24";
  2141. break;
  2142. case B43_PHYTYPE_LCN40:
  2143. if (rev == 33)
  2144. filename = "lcn400initvals33";
  2145. break;
  2146. case B43_PHYTYPE_AC:
  2147. if (rev == 42)
  2148. filename = "ac1initvals42";
  2149. else if (rev == 40)
  2150. filename = "ac0initvals40";
  2151. break;
  2152. }
  2153. if (!filename)
  2154. goto err_no_initvals;
  2155. err = b43_do_request_fw(ctx, filename, &fw->initvals, false);
  2156. if (err)
  2157. goto err_load;
  2158. /* Get bandswitch initvals */
  2159. filename = NULL;
  2160. switch (dev->phy.type) {
  2161. case B43_PHYTYPE_G:
  2162. if (rev == 13)
  2163. filename = "b0g0bsinitvals13";
  2164. else if (rev >= 5 && rev <= 10)
  2165. filename = "b0g0bsinitvals5";
  2166. break;
  2167. case B43_PHYTYPE_N:
  2168. if (rev == 30)
  2169. filename = "n16bsinitvals30";
  2170. else if (rev == 28 || rev == 25)
  2171. filename = "n0bsinitvals25";
  2172. else if (rev == 24)
  2173. filename = "n0bsinitvals24";
  2174. else if (rev == 23)
  2175. filename = "n0bsinitvals16"; /* What about n0bsinitvals22? */
  2176. else if (rev >= 16 && rev <= 18)
  2177. filename = "n0bsinitvals16";
  2178. else if (rev >= 11 && rev <= 12)
  2179. filename = "n0bsinitvals11";
  2180. break;
  2181. case B43_PHYTYPE_LP:
  2182. if (rev >= 16 && rev <= 18)
  2183. filename = "lp0bsinitvals16";
  2184. else if (rev == 15)
  2185. filename = "lp0bsinitvals15";
  2186. else if (rev == 14)
  2187. filename = "lp0bsinitvals14";
  2188. else if (rev == 13)
  2189. filename = "lp0bsinitvals13";
  2190. break;
  2191. case B43_PHYTYPE_HT:
  2192. if (rev == 29)
  2193. filename = "ht0bsinitvals29";
  2194. else if (rev == 26)
  2195. filename = "ht0bsinitvals26";
  2196. break;
  2197. case B43_PHYTYPE_LCN:
  2198. if (rev == 24)
  2199. filename = "lcn0bsinitvals24";
  2200. break;
  2201. case B43_PHYTYPE_LCN40:
  2202. if (rev == 33)
  2203. filename = "lcn400bsinitvals33";
  2204. break;
  2205. case B43_PHYTYPE_AC:
  2206. if (rev == 42)
  2207. filename = "ac1bsinitvals42";
  2208. else if (rev == 40)
  2209. filename = "ac0bsinitvals40";
  2210. break;
  2211. }
  2212. if (!filename)
  2213. goto err_no_initvals;
  2214. err = b43_do_request_fw(ctx, filename, &fw->initvals_band, false);
  2215. if (err)
  2216. goto err_load;
  2217. fw->opensource = (ctx->req_type == B43_FWTYPE_OPENSOURCE);
  2218. return 0;
  2219. err_no_ucode:
  2220. err = ctx->fatal_failure = -EOPNOTSUPP;
  2221. b43err(dev->wl, "The driver does not know which firmware (ucode) "
  2222. "is required for your device (wl-core rev %u)\n", rev);
  2223. goto error;
  2224. err_no_pcm:
  2225. err = ctx->fatal_failure = -EOPNOTSUPP;
  2226. b43err(dev->wl, "The driver does not know which firmware (PCM) "
  2227. "is required for your device (wl-core rev %u)\n", rev);
  2228. goto error;
  2229. err_no_initvals:
  2230. err = ctx->fatal_failure = -EOPNOTSUPP;
  2231. b43err(dev->wl, "The driver does not know which firmware (initvals) "
  2232. "is required for your device (wl-core rev %u)\n", rev);
  2233. goto error;
  2234. err_load:
  2235. /* We failed to load this firmware image. The error message
  2236. * already is in ctx->errors. Return and let our caller decide
  2237. * what to do. */
  2238. goto error;
  2239. error:
  2240. b43_release_firmware(dev);
  2241. return err;
  2242. }
  2243. static int b43_one_core_attach(struct b43_bus_dev *dev, struct b43_wl *wl);
  2244. static void b43_one_core_detach(struct b43_bus_dev *dev);
  2245. static int b43_rng_init(struct b43_wl *wl);
  2246. static void b43_request_firmware(struct work_struct *work)
  2247. {
  2248. struct b43_wl *wl = container_of(work,
  2249. struct b43_wl, firmware_load);
  2250. struct b43_wldev *dev = wl->current_dev;
  2251. struct b43_request_fw_context *ctx;
  2252. unsigned int i;
  2253. int err;
  2254. const char *errmsg;
  2255. ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
  2256. if (!ctx)
  2257. return;
  2258. ctx->dev = dev;
  2259. ctx->req_type = B43_FWTYPE_PROPRIETARY;
  2260. err = b43_try_request_fw(ctx);
  2261. if (!err)
  2262. goto start_ieee80211; /* Successfully loaded it. */
  2263. /* Was fw version known? */
  2264. if (ctx->fatal_failure)
  2265. goto out;
  2266. /* proprietary fw not found, try open source */
  2267. ctx->req_type = B43_FWTYPE_OPENSOURCE;
  2268. err = b43_try_request_fw(ctx);
  2269. if (!err)
  2270. goto start_ieee80211; /* Successfully loaded it. */
  2271. if(ctx->fatal_failure)
  2272. goto out;
  2273. /* Could not find a usable firmware. Print the errors. */
  2274. for (i = 0; i < B43_NR_FWTYPES; i++) {
  2275. errmsg = ctx->errors[i];
  2276. if (strlen(errmsg))
  2277. b43err(dev->wl, "%s", errmsg);
  2278. }
  2279. b43_print_fw_helptext(dev->wl, 1);
  2280. goto out;
  2281. start_ieee80211:
  2282. wl->hw->queues = B43_QOS_QUEUE_NUM;
  2283. if (!modparam_qos || dev->fw.opensource)
  2284. wl->hw->queues = 1;
  2285. err = ieee80211_register_hw(wl->hw);
  2286. if (err)
  2287. goto err_one_core_detach;
  2288. wl->hw_registred = true;
  2289. b43_leds_register(wl->current_dev);
  2290. /* Register HW RNG driver */
  2291. b43_rng_init(wl);
  2292. goto out;
  2293. err_one_core_detach:
  2294. b43_one_core_detach(dev->dev);
  2295. out:
  2296. kfree(ctx);
  2297. }
  2298. static int b43_upload_microcode(struct b43_wldev *dev)
  2299. {
  2300. struct wiphy *wiphy = dev->wl->hw->wiphy;
  2301. const size_t hdr_len = sizeof(struct b43_fw_header);
  2302. const __be32 *data;
  2303. unsigned int i, len;
  2304. u16 fwrev, fwpatch, fwdate, fwtime;
  2305. u32 tmp, macctl;
  2306. int err = 0;
  2307. /* Jump the microcode PSM to offset 0 */
  2308. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  2309. B43_WARN_ON(macctl & B43_MACCTL_PSM_RUN);
  2310. macctl |= B43_MACCTL_PSM_JMP0;
  2311. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2312. /* Zero out all microcode PSM registers and shared memory. */
  2313. for (i = 0; i < 64; i++)
  2314. b43_shm_write16(dev, B43_SHM_SCRATCH, i, 0);
  2315. for (i = 0; i < 4096; i += 2)
  2316. b43_shm_write16(dev, B43_SHM_SHARED, i, 0);
  2317. /* Upload Microcode. */
  2318. data = (__be32 *) (dev->fw.ucode.data->data + hdr_len);
  2319. len = (dev->fw.ucode.data->size - hdr_len) / sizeof(__be32);
  2320. b43_shm_control_word(dev, B43_SHM_UCODE | B43_SHM_AUTOINC_W, 0x0000);
  2321. for (i = 0; i < len; i++) {
  2322. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  2323. udelay(10);
  2324. }
  2325. if (dev->fw.pcm.data) {
  2326. /* Upload PCM data. */
  2327. data = (__be32 *) (dev->fw.pcm.data->data + hdr_len);
  2328. len = (dev->fw.pcm.data->size - hdr_len) / sizeof(__be32);
  2329. b43_shm_control_word(dev, B43_SHM_HW, 0x01EA);
  2330. b43_write32(dev, B43_MMIO_SHM_DATA, 0x00004000);
  2331. /* No need for autoinc bit in SHM_HW */
  2332. b43_shm_control_word(dev, B43_SHM_HW, 0x01EB);
  2333. for (i = 0; i < len; i++) {
  2334. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  2335. udelay(10);
  2336. }
  2337. }
  2338. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_ALL);
  2339. /* Start the microcode PSM */
  2340. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_PSM_JMP0,
  2341. B43_MACCTL_PSM_RUN);
  2342. /* Wait for the microcode to load and respond */
  2343. i = 0;
  2344. while (1) {
  2345. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2346. if (tmp == B43_IRQ_MAC_SUSPENDED)
  2347. break;
  2348. i++;
  2349. if (i >= 20) {
  2350. b43err(dev->wl, "Microcode not responding\n");
  2351. b43_print_fw_helptext(dev->wl, 1);
  2352. err = -ENODEV;
  2353. goto error;
  2354. }
  2355. msleep(50);
  2356. }
  2357. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON); /* dummy read */
  2358. /* Get and check the revisions. */
  2359. fwrev = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEREV);
  2360. fwpatch = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEPATCH);
  2361. fwdate = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEDATE);
  2362. fwtime = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODETIME);
  2363. if (fwrev <= 0x128) {
  2364. b43err(dev->wl, "YOUR FIRMWARE IS TOO OLD. Firmware from "
  2365. "binary drivers older than version 4.x is unsupported. "
  2366. "You must upgrade your firmware files.\n");
  2367. b43_print_fw_helptext(dev->wl, 1);
  2368. err = -EOPNOTSUPP;
  2369. goto error;
  2370. }
  2371. dev->fw.rev = fwrev;
  2372. dev->fw.patch = fwpatch;
  2373. if (dev->fw.rev >= 598)
  2374. dev->fw.hdr_format = B43_FW_HDR_598;
  2375. else if (dev->fw.rev >= 410)
  2376. dev->fw.hdr_format = B43_FW_HDR_410;
  2377. else
  2378. dev->fw.hdr_format = B43_FW_HDR_351;
  2379. WARN_ON(dev->fw.opensource != (fwdate == 0xFFFF));
  2380. dev->qos_enabled = dev->wl->hw->queues > 1;
  2381. /* Default to firmware/hardware crypto acceleration. */
  2382. dev->hwcrypto_enabled = true;
  2383. if (dev->fw.opensource) {
  2384. u16 fwcapa;
  2385. /* Patchlevel info is encoded in the "time" field. */
  2386. dev->fw.patch = fwtime;
  2387. b43info(dev->wl, "Loading OpenSource firmware version %u.%u\n",
  2388. dev->fw.rev, dev->fw.patch);
  2389. fwcapa = b43_fwcapa_read(dev);
  2390. if (!(fwcapa & B43_FWCAPA_HWCRYPTO) || dev->fw.pcm_request_failed) {
  2391. b43info(dev->wl, "Hardware crypto acceleration not supported by firmware\n");
  2392. /* Disable hardware crypto and fall back to software crypto. */
  2393. dev->hwcrypto_enabled = false;
  2394. }
  2395. /* adding QoS support should use an offline discovery mechanism */
  2396. WARN(fwcapa & B43_FWCAPA_QOS, "QoS in OpenFW not supported\n");
  2397. } else {
  2398. b43info(dev->wl, "Loading firmware version %u.%u "
  2399. "(20%.2i-%.2i-%.2i %.2i:%.2i:%.2i)\n",
  2400. fwrev, fwpatch,
  2401. (fwdate >> 12) & 0xF, (fwdate >> 8) & 0xF, fwdate & 0xFF,
  2402. (fwtime >> 11) & 0x1F, (fwtime >> 5) & 0x3F, fwtime & 0x1F);
  2403. if (dev->fw.pcm_request_failed) {
  2404. b43warn(dev->wl, "No \"pcm5.fw\" firmware file found. "
  2405. "Hardware accelerated cryptography is disabled.\n");
  2406. b43_print_fw_helptext(dev->wl, 0);
  2407. }
  2408. }
  2409. snprintf(wiphy->fw_version, sizeof(wiphy->fw_version), "%u.%u",
  2410. dev->fw.rev, dev->fw.patch);
  2411. wiphy->hw_version = dev->dev->core_id;
  2412. if (dev->fw.hdr_format == B43_FW_HDR_351) {
  2413. /* We're over the deadline, but we keep support for old fw
  2414. * until it turns out to be in major conflict with something new. */
  2415. b43warn(dev->wl, "You are using an old firmware image. "
  2416. "Support for old firmware will be removed soon "
  2417. "(official deadline was July 2008).\n");
  2418. b43_print_fw_helptext(dev->wl, 0);
  2419. }
  2420. return 0;
  2421. error:
  2422. /* Stop the microcode PSM. */
  2423. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_PSM_RUN,
  2424. B43_MACCTL_PSM_JMP0);
  2425. return err;
  2426. }
  2427. static int b43_write_initvals(struct b43_wldev *dev,
  2428. const struct b43_iv *ivals,
  2429. size_t count,
  2430. size_t array_size)
  2431. {
  2432. const struct b43_iv *iv;
  2433. u16 offset;
  2434. size_t i;
  2435. bool bit32;
  2436. BUILD_BUG_ON(sizeof(struct b43_iv) != 6);
  2437. iv = ivals;
  2438. for (i = 0; i < count; i++) {
  2439. if (array_size < sizeof(iv->offset_size))
  2440. goto err_format;
  2441. array_size -= sizeof(iv->offset_size);
  2442. offset = be16_to_cpu(iv->offset_size);
  2443. bit32 = !!(offset & B43_IV_32BIT);
  2444. offset &= B43_IV_OFFSET_MASK;
  2445. if (offset >= 0x1000)
  2446. goto err_format;
  2447. if (bit32) {
  2448. u32 value;
  2449. if (array_size < sizeof(iv->data.d32))
  2450. goto err_format;
  2451. array_size -= sizeof(iv->data.d32);
  2452. value = get_unaligned_be32(&iv->data.d32);
  2453. b43_write32(dev, offset, value);
  2454. iv = (const struct b43_iv *)((const uint8_t *)iv +
  2455. sizeof(__be16) +
  2456. sizeof(__be32));
  2457. } else {
  2458. u16 value;
  2459. if (array_size < sizeof(iv->data.d16))
  2460. goto err_format;
  2461. array_size -= sizeof(iv->data.d16);
  2462. value = be16_to_cpu(iv->data.d16);
  2463. b43_write16(dev, offset, value);
  2464. iv = (const struct b43_iv *)((const uint8_t *)iv +
  2465. sizeof(__be16) +
  2466. sizeof(__be16));
  2467. }
  2468. }
  2469. if (array_size)
  2470. goto err_format;
  2471. return 0;
  2472. err_format:
  2473. b43err(dev->wl, "Initial Values Firmware file-format error.\n");
  2474. b43_print_fw_helptext(dev->wl, 1);
  2475. return -EPROTO;
  2476. }
  2477. static int b43_upload_initvals(struct b43_wldev *dev)
  2478. {
  2479. const size_t hdr_len = sizeof(struct b43_fw_header);
  2480. const struct b43_fw_header *hdr;
  2481. struct b43_firmware *fw = &dev->fw;
  2482. const struct b43_iv *ivals;
  2483. size_t count;
  2484. hdr = (const struct b43_fw_header *)(fw->initvals.data->data);
  2485. ivals = (const struct b43_iv *)(fw->initvals.data->data + hdr_len);
  2486. count = be32_to_cpu(hdr->size);
  2487. return b43_write_initvals(dev, ivals, count,
  2488. fw->initvals.data->size - hdr_len);
  2489. }
  2490. static int b43_upload_initvals_band(struct b43_wldev *dev)
  2491. {
  2492. const size_t hdr_len = sizeof(struct b43_fw_header);
  2493. const struct b43_fw_header *hdr;
  2494. struct b43_firmware *fw = &dev->fw;
  2495. const struct b43_iv *ivals;
  2496. size_t count;
  2497. if (!fw->initvals_band.data)
  2498. return 0;
  2499. hdr = (const struct b43_fw_header *)(fw->initvals_band.data->data);
  2500. ivals = (const struct b43_iv *)(fw->initvals_band.data->data + hdr_len);
  2501. count = be32_to_cpu(hdr->size);
  2502. return b43_write_initvals(dev, ivals, count,
  2503. fw->initvals_band.data->size - hdr_len);
  2504. }
  2505. /* Initialize the GPIOs
  2506. * http://bcm-specs.sipsolutions.net/GPIO
  2507. */
  2508. #ifdef CONFIG_B43_SSB
  2509. static struct ssb_device *b43_ssb_gpio_dev(struct b43_wldev *dev)
  2510. {
  2511. struct ssb_bus *bus = dev->dev->sdev->bus;
  2512. #ifdef CONFIG_SSB_DRIVER_PCICORE
  2513. return (bus->chipco.dev ? bus->chipco.dev : bus->pcicore.dev);
  2514. #else
  2515. return bus->chipco.dev;
  2516. #endif
  2517. }
  2518. #endif
  2519. static int b43_gpio_init(struct b43_wldev *dev)
  2520. {
  2521. #ifdef CONFIG_B43_SSB
  2522. struct ssb_device *gpiodev;
  2523. #endif
  2524. u32 mask, set;
  2525. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_GPOUTSMSK, 0);
  2526. b43_maskset16(dev, B43_MMIO_GPIO_MASK, ~0, 0xF);
  2527. mask = 0x0000001F;
  2528. set = 0x0000000F;
  2529. if (dev->dev->chip_id == 0x4301) {
  2530. mask |= 0x0060;
  2531. set |= 0x0060;
  2532. } else if (dev->dev->chip_id == 0x5354) {
  2533. /* Don't allow overtaking buttons GPIOs */
  2534. set &= 0x2; /* 0x2 is LED GPIO on BCM5354 */
  2535. }
  2536. if (0 /* FIXME: conditional unknown */ ) {
  2537. b43_write16(dev, B43_MMIO_GPIO_MASK,
  2538. b43_read16(dev, B43_MMIO_GPIO_MASK)
  2539. | 0x0100);
  2540. /* BT Coexistance Input */
  2541. mask |= 0x0080;
  2542. set |= 0x0080;
  2543. /* BT Coexistance Out */
  2544. mask |= 0x0100;
  2545. set |= 0x0100;
  2546. }
  2547. if (dev->dev->bus_sprom->boardflags_lo & B43_BFL_PACTRL) {
  2548. /* PA is controlled by gpio 9, let ucode handle it */
  2549. b43_write16(dev, B43_MMIO_GPIO_MASK,
  2550. b43_read16(dev, B43_MMIO_GPIO_MASK)
  2551. | 0x0200);
  2552. mask |= 0x0200;
  2553. set |= 0x0200;
  2554. }
  2555. switch (dev->dev->bus_type) {
  2556. #ifdef CONFIG_B43_BCMA
  2557. case B43_BUS_BCMA:
  2558. bcma_chipco_gpio_control(&dev->dev->bdev->bus->drv_cc, mask, set);
  2559. break;
  2560. #endif
  2561. #ifdef CONFIG_B43_SSB
  2562. case B43_BUS_SSB:
  2563. gpiodev = b43_ssb_gpio_dev(dev);
  2564. if (gpiodev)
  2565. ssb_write32(gpiodev, B43_GPIO_CONTROL,
  2566. (ssb_read32(gpiodev, B43_GPIO_CONTROL)
  2567. & ~mask) | set);
  2568. break;
  2569. #endif
  2570. }
  2571. return 0;
  2572. }
  2573. /* Turn off all GPIO stuff. Call this on module unload, for example. */
  2574. static void b43_gpio_cleanup(struct b43_wldev *dev)
  2575. {
  2576. #ifdef CONFIG_B43_SSB
  2577. struct ssb_device *gpiodev;
  2578. #endif
  2579. switch (dev->dev->bus_type) {
  2580. #ifdef CONFIG_B43_BCMA
  2581. case B43_BUS_BCMA:
  2582. bcma_chipco_gpio_control(&dev->dev->bdev->bus->drv_cc, ~0, 0);
  2583. break;
  2584. #endif
  2585. #ifdef CONFIG_B43_SSB
  2586. case B43_BUS_SSB:
  2587. gpiodev = b43_ssb_gpio_dev(dev);
  2588. if (gpiodev)
  2589. ssb_write32(gpiodev, B43_GPIO_CONTROL, 0);
  2590. break;
  2591. #endif
  2592. }
  2593. }
  2594. /* http://bcm-specs.sipsolutions.net/EnableMac */
  2595. void b43_mac_enable(struct b43_wldev *dev)
  2596. {
  2597. if (b43_debug(dev, B43_DBG_FIRMWARE)) {
  2598. u16 fwstate;
  2599. fwstate = b43_shm_read16(dev, B43_SHM_SHARED,
  2600. B43_SHM_SH_UCODESTAT);
  2601. if ((fwstate != B43_SHM_SH_UCODESTAT_SUSP) &&
  2602. (fwstate != B43_SHM_SH_UCODESTAT_SLEEP)) {
  2603. b43err(dev->wl, "b43_mac_enable(): The firmware "
  2604. "should be suspended, but current state is %u\n",
  2605. fwstate);
  2606. }
  2607. }
  2608. dev->mac_suspended--;
  2609. B43_WARN_ON(dev->mac_suspended < 0);
  2610. if (dev->mac_suspended == 0) {
  2611. b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_ENABLED);
  2612. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON,
  2613. B43_IRQ_MAC_SUSPENDED);
  2614. /* Commit writes */
  2615. b43_read32(dev, B43_MMIO_MACCTL);
  2616. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2617. b43_power_saving_ctl_bits(dev, 0);
  2618. }
  2619. }
  2620. /* http://bcm-specs.sipsolutions.net/SuspendMAC */
  2621. void b43_mac_suspend(struct b43_wldev *dev)
  2622. {
  2623. int i;
  2624. u32 tmp;
  2625. might_sleep();
  2626. B43_WARN_ON(dev->mac_suspended < 0);
  2627. if (dev->mac_suspended == 0) {
  2628. b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
  2629. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_ENABLED, 0);
  2630. /* force pci to flush the write */
  2631. b43_read32(dev, B43_MMIO_MACCTL);
  2632. for (i = 35; i; i--) {
  2633. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2634. if (tmp & B43_IRQ_MAC_SUSPENDED)
  2635. goto out;
  2636. udelay(10);
  2637. }
  2638. /* Hm, it seems this will take some time. Use msleep(). */
  2639. for (i = 40; i; i--) {
  2640. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2641. if (tmp & B43_IRQ_MAC_SUSPENDED)
  2642. goto out;
  2643. msleep(1);
  2644. }
  2645. b43err(dev->wl, "MAC suspend failed\n");
  2646. }
  2647. out:
  2648. dev->mac_suspended++;
  2649. }
  2650. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MacPhyClkSet */
  2651. void b43_mac_phy_clock_set(struct b43_wldev *dev, bool on)
  2652. {
  2653. u32 tmp;
  2654. switch (dev->dev->bus_type) {
  2655. #ifdef CONFIG_B43_BCMA
  2656. case B43_BUS_BCMA:
  2657. tmp = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
  2658. if (on)
  2659. tmp |= B43_BCMA_IOCTL_MACPHYCLKEN;
  2660. else
  2661. tmp &= ~B43_BCMA_IOCTL_MACPHYCLKEN;
  2662. bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, tmp);
  2663. break;
  2664. #endif
  2665. #ifdef CONFIG_B43_SSB
  2666. case B43_BUS_SSB:
  2667. tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
  2668. if (on)
  2669. tmp |= B43_TMSLOW_MACPHYCLKEN;
  2670. else
  2671. tmp &= ~B43_TMSLOW_MACPHYCLKEN;
  2672. ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
  2673. break;
  2674. #endif
  2675. }
  2676. }
  2677. /* brcms_b_switch_macfreq */
  2678. void b43_mac_switch_freq(struct b43_wldev *dev, u8 spurmode)
  2679. {
  2680. u16 chip_id = dev->dev->chip_id;
  2681. if (chip_id == BCMA_CHIP_ID_BCM4331) {
  2682. switch (spurmode) {
  2683. case 2: /* 168 Mhz: 2^26/168 = 0x61862 */
  2684. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_LOW, 0x1862);
  2685. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_HIGH, 0x6);
  2686. break;
  2687. case 1: /* 164 Mhz: 2^26/164 = 0x63e70 */
  2688. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_LOW, 0x3e70);
  2689. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_HIGH, 0x6);
  2690. break;
  2691. default: /* 160 Mhz: 2^26/160 = 0x66666 */
  2692. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_LOW, 0x6666);
  2693. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_HIGH, 0x6);
  2694. break;
  2695. }
  2696. } else if (chip_id == BCMA_CHIP_ID_BCM43131 ||
  2697. chip_id == BCMA_CHIP_ID_BCM43217 ||
  2698. chip_id == BCMA_CHIP_ID_BCM43222 ||
  2699. chip_id == BCMA_CHIP_ID_BCM43224 ||
  2700. chip_id == BCMA_CHIP_ID_BCM43225 ||
  2701. chip_id == BCMA_CHIP_ID_BCM43227 ||
  2702. chip_id == BCMA_CHIP_ID_BCM43228) {
  2703. switch (spurmode) {
  2704. case 2: /* 126 Mhz */
  2705. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_LOW, 0x2082);
  2706. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_HIGH, 0x8);
  2707. break;
  2708. case 1: /* 123 Mhz */
  2709. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_LOW, 0x5341);
  2710. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_HIGH, 0x8);
  2711. break;
  2712. default: /* 120 Mhz */
  2713. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_LOW, 0x8889);
  2714. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_HIGH, 0x8);
  2715. break;
  2716. }
  2717. } else if (dev->phy.type == B43_PHYTYPE_LCN) {
  2718. switch (spurmode) {
  2719. case 1: /* 82 Mhz */
  2720. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_LOW, 0x7CE0);
  2721. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_HIGH, 0xC);
  2722. break;
  2723. default: /* 80 Mhz */
  2724. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_LOW, 0xCCCD);
  2725. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_HIGH, 0xC);
  2726. break;
  2727. }
  2728. }
  2729. }
  2730. static void b43_adjust_opmode(struct b43_wldev *dev)
  2731. {
  2732. struct b43_wl *wl = dev->wl;
  2733. u32 ctl;
  2734. u16 cfp_pretbtt;
  2735. ctl = b43_read32(dev, B43_MMIO_MACCTL);
  2736. /* Reset status to STA infrastructure mode. */
  2737. ctl &= ~B43_MACCTL_AP;
  2738. ctl &= ~B43_MACCTL_KEEP_CTL;
  2739. ctl &= ~B43_MACCTL_KEEP_BADPLCP;
  2740. ctl &= ~B43_MACCTL_KEEP_BAD;
  2741. ctl &= ~B43_MACCTL_PROMISC;
  2742. ctl &= ~B43_MACCTL_BEACPROMISC;
  2743. ctl |= B43_MACCTL_INFRA;
  2744. if (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  2745. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT))
  2746. ctl |= B43_MACCTL_AP;
  2747. else if (b43_is_mode(wl, NL80211_IFTYPE_ADHOC))
  2748. ctl &= ~B43_MACCTL_INFRA;
  2749. if (wl->filter_flags & FIF_CONTROL)
  2750. ctl |= B43_MACCTL_KEEP_CTL;
  2751. if (wl->filter_flags & FIF_FCSFAIL)
  2752. ctl |= B43_MACCTL_KEEP_BAD;
  2753. if (wl->filter_flags & FIF_PLCPFAIL)
  2754. ctl |= B43_MACCTL_KEEP_BADPLCP;
  2755. if (wl->filter_flags & FIF_BCN_PRBRESP_PROMISC)
  2756. ctl |= B43_MACCTL_BEACPROMISC;
  2757. /* Workaround: On old hardware the HW-MAC-address-filter
  2758. * doesn't work properly, so always run promisc in filter
  2759. * it in software. */
  2760. if (dev->dev->core_rev <= 4)
  2761. ctl |= B43_MACCTL_PROMISC;
  2762. b43_write32(dev, B43_MMIO_MACCTL, ctl);
  2763. cfp_pretbtt = 2;
  2764. if ((ctl & B43_MACCTL_INFRA) && !(ctl & B43_MACCTL_AP)) {
  2765. if (dev->dev->chip_id == 0x4306 &&
  2766. dev->dev->chip_rev == 3)
  2767. cfp_pretbtt = 100;
  2768. else
  2769. cfp_pretbtt = 50;
  2770. }
  2771. b43_write16(dev, 0x612, cfp_pretbtt);
  2772. /* FIXME: We don't currently implement the PMQ mechanism,
  2773. * so always disable it. If we want to implement PMQ,
  2774. * we need to enable it here (clear DISCPMQ) in AP mode.
  2775. */
  2776. if (0 /* ctl & B43_MACCTL_AP */)
  2777. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_DISCPMQ, 0);
  2778. else
  2779. b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_DISCPMQ);
  2780. }
  2781. static void b43_rate_memory_write(struct b43_wldev *dev, u16 rate, int is_ofdm)
  2782. {
  2783. u16 offset;
  2784. if (is_ofdm) {
  2785. offset = 0x480;
  2786. offset += (b43_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
  2787. } else {
  2788. offset = 0x4C0;
  2789. offset += (b43_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
  2790. }
  2791. b43_shm_write16(dev, B43_SHM_SHARED, offset + 0x20,
  2792. b43_shm_read16(dev, B43_SHM_SHARED, offset));
  2793. }
  2794. static void b43_rate_memory_init(struct b43_wldev *dev)
  2795. {
  2796. switch (dev->phy.type) {
  2797. case B43_PHYTYPE_A:
  2798. case B43_PHYTYPE_G:
  2799. case B43_PHYTYPE_N:
  2800. case B43_PHYTYPE_LP:
  2801. case B43_PHYTYPE_HT:
  2802. case B43_PHYTYPE_LCN:
  2803. b43_rate_memory_write(dev, B43_OFDM_RATE_6MB, 1);
  2804. b43_rate_memory_write(dev, B43_OFDM_RATE_9MB, 1);
  2805. b43_rate_memory_write(dev, B43_OFDM_RATE_12MB, 1);
  2806. b43_rate_memory_write(dev, B43_OFDM_RATE_18MB, 1);
  2807. b43_rate_memory_write(dev, B43_OFDM_RATE_24MB, 1);
  2808. b43_rate_memory_write(dev, B43_OFDM_RATE_36MB, 1);
  2809. b43_rate_memory_write(dev, B43_OFDM_RATE_48MB, 1);
  2810. b43_rate_memory_write(dev, B43_OFDM_RATE_54MB, 1);
  2811. if (dev->phy.type == B43_PHYTYPE_A)
  2812. break;
  2813. /* fallthrough */
  2814. case B43_PHYTYPE_B:
  2815. b43_rate_memory_write(dev, B43_CCK_RATE_1MB, 0);
  2816. b43_rate_memory_write(dev, B43_CCK_RATE_2MB, 0);
  2817. b43_rate_memory_write(dev, B43_CCK_RATE_5MB, 0);
  2818. b43_rate_memory_write(dev, B43_CCK_RATE_11MB, 0);
  2819. break;
  2820. default:
  2821. B43_WARN_ON(1);
  2822. }
  2823. }
  2824. /* Set the default values for the PHY TX Control Words. */
  2825. static void b43_set_phytxctl_defaults(struct b43_wldev *dev)
  2826. {
  2827. u16 ctl = 0;
  2828. ctl |= B43_TXH_PHY_ENC_CCK;
  2829. ctl |= B43_TXH_PHY_ANT01AUTO;
  2830. ctl |= B43_TXH_PHY_TXPWR;
  2831. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
  2832. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, ctl);
  2833. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, ctl);
  2834. }
  2835. /* Set the TX-Antenna for management frames sent by firmware. */
  2836. static void b43_mgmtframe_txantenna(struct b43_wldev *dev, int antenna)
  2837. {
  2838. u16 ant;
  2839. u16 tmp;
  2840. ant = b43_antenna_to_phyctl(antenna);
  2841. /* For ACK/CTS */
  2842. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL);
  2843. tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
  2844. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, tmp);
  2845. /* For Probe Resposes */
  2846. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL);
  2847. tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
  2848. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, tmp);
  2849. }
  2850. /* This is the opposite of b43_chip_init() */
  2851. static void b43_chip_exit(struct b43_wldev *dev)
  2852. {
  2853. b43_phy_exit(dev);
  2854. b43_gpio_cleanup(dev);
  2855. /* firmware is released later */
  2856. }
  2857. /* Initialize the chip
  2858. * http://bcm-specs.sipsolutions.net/ChipInit
  2859. */
  2860. static int b43_chip_init(struct b43_wldev *dev)
  2861. {
  2862. struct b43_phy *phy = &dev->phy;
  2863. int err;
  2864. u32 macctl;
  2865. u16 value16;
  2866. /* Initialize the MAC control */
  2867. macctl = B43_MACCTL_IHR_ENABLED | B43_MACCTL_SHM_ENABLED;
  2868. if (dev->phy.gmode)
  2869. macctl |= B43_MACCTL_GMODE;
  2870. macctl |= B43_MACCTL_INFRA;
  2871. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2872. err = b43_upload_microcode(dev);
  2873. if (err)
  2874. goto out; /* firmware is released later */
  2875. err = b43_gpio_init(dev);
  2876. if (err)
  2877. goto out; /* firmware is released later */
  2878. err = b43_upload_initvals(dev);
  2879. if (err)
  2880. goto err_gpio_clean;
  2881. err = b43_upload_initvals_band(dev);
  2882. if (err)
  2883. goto err_gpio_clean;
  2884. /* Turn the Analog on and initialize the PHY. */
  2885. phy->ops->switch_analog(dev, 1);
  2886. err = b43_phy_init(dev);
  2887. if (err)
  2888. goto err_gpio_clean;
  2889. /* Disable Interference Mitigation. */
  2890. if (phy->ops->interf_mitigation)
  2891. phy->ops->interf_mitigation(dev, B43_INTERFMODE_NONE);
  2892. /* Select the antennae */
  2893. if (phy->ops->set_rx_antenna)
  2894. phy->ops->set_rx_antenna(dev, B43_ANTENNA_DEFAULT);
  2895. b43_mgmtframe_txantenna(dev, B43_ANTENNA_DEFAULT);
  2896. if (phy->type == B43_PHYTYPE_B) {
  2897. value16 = b43_read16(dev, 0x005E);
  2898. value16 |= 0x0004;
  2899. b43_write16(dev, 0x005E, value16);
  2900. }
  2901. b43_write32(dev, 0x0100, 0x01000000);
  2902. if (dev->dev->core_rev < 5)
  2903. b43_write32(dev, 0x010C, 0x01000000);
  2904. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_INFRA, 0);
  2905. b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_INFRA);
  2906. /* Probe Response Timeout value */
  2907. /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
  2908. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 0);
  2909. /* Initially set the wireless operation mode. */
  2910. b43_adjust_opmode(dev);
  2911. if (dev->dev->core_rev < 3) {
  2912. b43_write16(dev, 0x060E, 0x0000);
  2913. b43_write16(dev, 0x0610, 0x8000);
  2914. b43_write16(dev, 0x0604, 0x0000);
  2915. b43_write16(dev, 0x0606, 0x0200);
  2916. } else {
  2917. b43_write32(dev, 0x0188, 0x80000000);
  2918. b43_write32(dev, 0x018C, 0x02000000);
  2919. }
  2920. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, 0x00004000);
  2921. b43_write32(dev, B43_MMIO_DMA0_IRQ_MASK, 0x0001FC00);
  2922. b43_write32(dev, B43_MMIO_DMA1_IRQ_MASK, 0x0000DC00);
  2923. b43_write32(dev, B43_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
  2924. b43_write32(dev, B43_MMIO_DMA3_IRQ_MASK, 0x0001DC00);
  2925. b43_write32(dev, B43_MMIO_DMA4_IRQ_MASK, 0x0000DC00);
  2926. b43_write32(dev, B43_MMIO_DMA5_IRQ_MASK, 0x0000DC00);
  2927. b43_mac_phy_clock_set(dev, true);
  2928. switch (dev->dev->bus_type) {
  2929. #ifdef CONFIG_B43_BCMA
  2930. case B43_BUS_BCMA:
  2931. /* FIXME: 0xE74 is quite common, but should be read from CC */
  2932. b43_write16(dev, B43_MMIO_POWERUP_DELAY, 0xE74);
  2933. break;
  2934. #endif
  2935. #ifdef CONFIG_B43_SSB
  2936. case B43_BUS_SSB:
  2937. b43_write16(dev, B43_MMIO_POWERUP_DELAY,
  2938. dev->dev->sdev->bus->chipco.fast_pwrup_delay);
  2939. break;
  2940. #endif
  2941. }
  2942. err = 0;
  2943. b43dbg(dev->wl, "Chip initialized\n");
  2944. out:
  2945. return err;
  2946. err_gpio_clean:
  2947. b43_gpio_cleanup(dev);
  2948. return err;
  2949. }
  2950. static void b43_periodic_every60sec(struct b43_wldev *dev)
  2951. {
  2952. const struct b43_phy_operations *ops = dev->phy.ops;
  2953. if (ops->pwork_60sec)
  2954. ops->pwork_60sec(dev);
  2955. /* Force check the TX power emission now. */
  2956. b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME);
  2957. }
  2958. static void b43_periodic_every30sec(struct b43_wldev *dev)
  2959. {
  2960. /* Update device statistics. */
  2961. b43_calculate_link_quality(dev);
  2962. }
  2963. static void b43_periodic_every15sec(struct b43_wldev *dev)
  2964. {
  2965. struct b43_phy *phy = &dev->phy;
  2966. u16 wdr;
  2967. if (dev->fw.opensource) {
  2968. /* Check if the firmware is still alive.
  2969. * It will reset the watchdog counter to 0 in its idle loop. */
  2970. wdr = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_WATCHDOG_REG);
  2971. if (unlikely(wdr)) {
  2972. b43err(dev->wl, "Firmware watchdog: The firmware died!\n");
  2973. b43_controller_restart(dev, "Firmware watchdog");
  2974. return;
  2975. } else {
  2976. b43_shm_write16(dev, B43_SHM_SCRATCH,
  2977. B43_WATCHDOG_REG, 1);
  2978. }
  2979. }
  2980. if (phy->ops->pwork_15sec)
  2981. phy->ops->pwork_15sec(dev);
  2982. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  2983. wmb();
  2984. #if B43_DEBUG
  2985. if (b43_debug(dev, B43_DBG_VERBOSESTATS)) {
  2986. unsigned int i;
  2987. b43dbg(dev->wl, "Stats: %7u IRQs/sec, %7u TX/sec, %7u RX/sec\n",
  2988. dev->irq_count / 15,
  2989. dev->tx_count / 15,
  2990. dev->rx_count / 15);
  2991. dev->irq_count = 0;
  2992. dev->tx_count = 0;
  2993. dev->rx_count = 0;
  2994. for (i = 0; i < ARRAY_SIZE(dev->irq_bit_count); i++) {
  2995. if (dev->irq_bit_count[i]) {
  2996. b43dbg(dev->wl, "Stats: %7u IRQ-%02u/sec (0x%08X)\n",
  2997. dev->irq_bit_count[i] / 15, i, (1 << i));
  2998. dev->irq_bit_count[i] = 0;
  2999. }
  3000. }
  3001. }
  3002. #endif
  3003. }
  3004. static void do_periodic_work(struct b43_wldev *dev)
  3005. {
  3006. unsigned int state;
  3007. state = dev->periodic_state;
  3008. if (state % 4 == 0)
  3009. b43_periodic_every60sec(dev);
  3010. if (state % 2 == 0)
  3011. b43_periodic_every30sec(dev);
  3012. b43_periodic_every15sec(dev);
  3013. }
  3014. /* Periodic work locking policy:
  3015. * The whole periodic work handler is protected by
  3016. * wl->mutex. If another lock is needed somewhere in the
  3017. * pwork callchain, it's acquired in-place, where it's needed.
  3018. */
  3019. static void b43_periodic_work_handler(struct work_struct *work)
  3020. {
  3021. struct b43_wldev *dev = container_of(work, struct b43_wldev,
  3022. periodic_work.work);
  3023. struct b43_wl *wl = dev->wl;
  3024. unsigned long delay;
  3025. mutex_lock(&wl->mutex);
  3026. if (unlikely(b43_status(dev) != B43_STAT_STARTED))
  3027. goto out;
  3028. if (b43_debug(dev, B43_DBG_PWORK_STOP))
  3029. goto out_requeue;
  3030. do_periodic_work(dev);
  3031. dev->periodic_state++;
  3032. out_requeue:
  3033. if (b43_debug(dev, B43_DBG_PWORK_FAST))
  3034. delay = msecs_to_jiffies(50);
  3035. else
  3036. delay = round_jiffies_relative(HZ * 15);
  3037. ieee80211_queue_delayed_work(wl->hw, &dev->periodic_work, delay);
  3038. out:
  3039. mutex_unlock(&wl->mutex);
  3040. }
  3041. static void b43_periodic_tasks_setup(struct b43_wldev *dev)
  3042. {
  3043. struct delayed_work *work = &dev->periodic_work;
  3044. dev->periodic_state = 0;
  3045. INIT_DELAYED_WORK(work, b43_periodic_work_handler);
  3046. ieee80211_queue_delayed_work(dev->wl->hw, work, 0);
  3047. }
  3048. /* Check if communication with the device works correctly. */
  3049. static int b43_validate_chipaccess(struct b43_wldev *dev)
  3050. {
  3051. u32 v, backup0, backup4;
  3052. backup0 = b43_shm_read32(dev, B43_SHM_SHARED, 0);
  3053. backup4 = b43_shm_read32(dev, B43_SHM_SHARED, 4);
  3054. /* Check for read/write and endianness problems. */
  3055. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0x55AAAA55);
  3056. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0x55AAAA55)
  3057. goto error;
  3058. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0xAA5555AA);
  3059. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0xAA5555AA)
  3060. goto error;
  3061. /* Check if unaligned 32bit SHM_SHARED access works properly.
  3062. * However, don't bail out on failure, because it's noncritical. */
  3063. b43_shm_write16(dev, B43_SHM_SHARED, 0, 0x1122);
  3064. b43_shm_write16(dev, B43_SHM_SHARED, 2, 0x3344);
  3065. b43_shm_write16(dev, B43_SHM_SHARED, 4, 0x5566);
  3066. b43_shm_write16(dev, B43_SHM_SHARED, 6, 0x7788);
  3067. if (b43_shm_read32(dev, B43_SHM_SHARED, 2) != 0x55663344)
  3068. b43warn(dev->wl, "Unaligned 32bit SHM read access is broken\n");
  3069. b43_shm_write32(dev, B43_SHM_SHARED, 2, 0xAABBCCDD);
  3070. if (b43_shm_read16(dev, B43_SHM_SHARED, 0) != 0x1122 ||
  3071. b43_shm_read16(dev, B43_SHM_SHARED, 2) != 0xCCDD ||
  3072. b43_shm_read16(dev, B43_SHM_SHARED, 4) != 0xAABB ||
  3073. b43_shm_read16(dev, B43_SHM_SHARED, 6) != 0x7788)
  3074. b43warn(dev->wl, "Unaligned 32bit SHM write access is broken\n");
  3075. b43_shm_write32(dev, B43_SHM_SHARED, 0, backup0);
  3076. b43_shm_write32(dev, B43_SHM_SHARED, 4, backup4);
  3077. if ((dev->dev->core_rev >= 3) && (dev->dev->core_rev <= 10)) {
  3078. /* The 32bit register shadows the two 16bit registers
  3079. * with update sideeffects. Validate this. */
  3080. b43_write16(dev, B43_MMIO_TSF_CFP_START, 0xAAAA);
  3081. b43_write32(dev, B43_MMIO_TSF_CFP_START, 0xCCCCBBBB);
  3082. if (b43_read16(dev, B43_MMIO_TSF_CFP_START_LOW) != 0xBBBB)
  3083. goto error;
  3084. if (b43_read16(dev, B43_MMIO_TSF_CFP_START_HIGH) != 0xCCCC)
  3085. goto error;
  3086. }
  3087. b43_write32(dev, B43_MMIO_TSF_CFP_START, 0);
  3088. v = b43_read32(dev, B43_MMIO_MACCTL);
  3089. v |= B43_MACCTL_GMODE;
  3090. if (v != (B43_MACCTL_GMODE | B43_MACCTL_IHR_ENABLED))
  3091. goto error;
  3092. return 0;
  3093. error:
  3094. b43err(dev->wl, "Failed to validate the chipaccess\n");
  3095. return -ENODEV;
  3096. }
  3097. static void b43_security_init(struct b43_wldev *dev)
  3098. {
  3099. dev->ktp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_KTP);
  3100. /* KTP is a word address, but we address SHM bytewise.
  3101. * So multiply by two.
  3102. */
  3103. dev->ktp *= 2;
  3104. /* Number of RCMTA address slots */
  3105. b43_write16(dev, B43_MMIO_RCMTA_COUNT, B43_NR_PAIRWISE_KEYS);
  3106. /* Clear the key memory. */
  3107. b43_clear_keys(dev);
  3108. }
  3109. #ifdef CONFIG_B43_HWRNG
  3110. static int b43_rng_read(struct hwrng *rng, u32 *data)
  3111. {
  3112. struct b43_wl *wl = (struct b43_wl *)rng->priv;
  3113. struct b43_wldev *dev;
  3114. int count = -ENODEV;
  3115. mutex_lock(&wl->mutex);
  3116. dev = wl->current_dev;
  3117. if (likely(dev && b43_status(dev) >= B43_STAT_INITIALIZED)) {
  3118. *data = b43_read16(dev, B43_MMIO_RNG);
  3119. count = sizeof(u16);
  3120. }
  3121. mutex_unlock(&wl->mutex);
  3122. return count;
  3123. }
  3124. #endif /* CONFIG_B43_HWRNG */
  3125. static void b43_rng_exit(struct b43_wl *wl)
  3126. {
  3127. #ifdef CONFIG_B43_HWRNG
  3128. if (wl->rng_initialized)
  3129. hwrng_unregister(&wl->rng);
  3130. #endif /* CONFIG_B43_HWRNG */
  3131. }
  3132. static int b43_rng_init(struct b43_wl *wl)
  3133. {
  3134. int err = 0;
  3135. #ifdef CONFIG_B43_HWRNG
  3136. snprintf(wl->rng_name, ARRAY_SIZE(wl->rng_name),
  3137. "%s_%s", KBUILD_MODNAME, wiphy_name(wl->hw->wiphy));
  3138. wl->rng.name = wl->rng_name;
  3139. wl->rng.data_read = b43_rng_read;
  3140. wl->rng.priv = (unsigned long)wl;
  3141. wl->rng_initialized = true;
  3142. err = hwrng_register(&wl->rng);
  3143. if (err) {
  3144. wl->rng_initialized = false;
  3145. b43err(wl, "Failed to register the random "
  3146. "number generator (%d)\n", err);
  3147. }
  3148. #endif /* CONFIG_B43_HWRNG */
  3149. return err;
  3150. }
  3151. static void b43_tx_work(struct work_struct *work)
  3152. {
  3153. struct b43_wl *wl = container_of(work, struct b43_wl, tx_work);
  3154. struct b43_wldev *dev;
  3155. struct sk_buff *skb;
  3156. int queue_num;
  3157. int err = 0;
  3158. mutex_lock(&wl->mutex);
  3159. dev = wl->current_dev;
  3160. if (unlikely(!dev || b43_status(dev) < B43_STAT_STARTED)) {
  3161. mutex_unlock(&wl->mutex);
  3162. return;
  3163. }
  3164. for (queue_num = 0; queue_num < B43_QOS_QUEUE_NUM; queue_num++) {
  3165. while (skb_queue_len(&wl->tx_queue[queue_num])) {
  3166. skb = skb_dequeue(&wl->tx_queue[queue_num]);
  3167. if (b43_using_pio_transfers(dev))
  3168. err = b43_pio_tx(dev, skb);
  3169. else
  3170. err = b43_dma_tx(dev, skb);
  3171. if (err == -ENOSPC) {
  3172. wl->tx_queue_stopped[queue_num] = 1;
  3173. ieee80211_stop_queue(wl->hw, queue_num);
  3174. skb_queue_head(&wl->tx_queue[queue_num], skb);
  3175. break;
  3176. }
  3177. if (unlikely(err))
  3178. ieee80211_free_txskb(wl->hw, skb);
  3179. err = 0;
  3180. }
  3181. if (!err)
  3182. wl->tx_queue_stopped[queue_num] = 0;
  3183. }
  3184. #if B43_DEBUG
  3185. dev->tx_count++;
  3186. #endif
  3187. mutex_unlock(&wl->mutex);
  3188. }
  3189. static void b43_op_tx(struct ieee80211_hw *hw,
  3190. struct ieee80211_tx_control *control,
  3191. struct sk_buff *skb)
  3192. {
  3193. struct b43_wl *wl = hw_to_b43_wl(hw);
  3194. if (unlikely(skb->len < 2 + 2 + 6)) {
  3195. /* Too short, this can't be a valid frame. */
  3196. ieee80211_free_txskb(hw, skb);
  3197. return;
  3198. }
  3199. B43_WARN_ON(skb_shinfo(skb)->nr_frags);
  3200. skb_queue_tail(&wl->tx_queue[skb->queue_mapping], skb);
  3201. if (!wl->tx_queue_stopped[skb->queue_mapping]) {
  3202. ieee80211_queue_work(wl->hw, &wl->tx_work);
  3203. } else {
  3204. ieee80211_stop_queue(wl->hw, skb->queue_mapping);
  3205. }
  3206. }
  3207. static void b43_qos_params_upload(struct b43_wldev *dev,
  3208. const struct ieee80211_tx_queue_params *p,
  3209. u16 shm_offset)
  3210. {
  3211. u16 params[B43_NR_QOSPARAMS];
  3212. int bslots, tmp;
  3213. unsigned int i;
  3214. if (!dev->qos_enabled)
  3215. return;
  3216. bslots = b43_read16(dev, B43_MMIO_RNG) & p->cw_min;
  3217. memset(&params, 0, sizeof(params));
  3218. params[B43_QOSPARAM_TXOP] = p->txop * 32;
  3219. params[B43_QOSPARAM_CWMIN] = p->cw_min;
  3220. params[B43_QOSPARAM_CWMAX] = p->cw_max;
  3221. params[B43_QOSPARAM_CWCUR] = p->cw_min;
  3222. params[B43_QOSPARAM_AIFS] = p->aifs;
  3223. params[B43_QOSPARAM_BSLOTS] = bslots;
  3224. params[B43_QOSPARAM_REGGAP] = bslots + p->aifs;
  3225. for (i = 0; i < ARRAY_SIZE(params); i++) {
  3226. if (i == B43_QOSPARAM_STATUS) {
  3227. tmp = b43_shm_read16(dev, B43_SHM_SHARED,
  3228. shm_offset + (i * 2));
  3229. /* Mark the parameters as updated. */
  3230. tmp |= 0x100;
  3231. b43_shm_write16(dev, B43_SHM_SHARED,
  3232. shm_offset + (i * 2),
  3233. tmp);
  3234. } else {
  3235. b43_shm_write16(dev, B43_SHM_SHARED,
  3236. shm_offset + (i * 2),
  3237. params[i]);
  3238. }
  3239. }
  3240. }
  3241. /* Mapping of mac80211 queue numbers to b43 QoS SHM offsets. */
  3242. static const u16 b43_qos_shm_offsets[] = {
  3243. /* [mac80211-queue-nr] = SHM_OFFSET, */
  3244. [0] = B43_QOS_VOICE,
  3245. [1] = B43_QOS_VIDEO,
  3246. [2] = B43_QOS_BESTEFFORT,
  3247. [3] = B43_QOS_BACKGROUND,
  3248. };
  3249. /* Update all QOS parameters in hardware. */
  3250. static void b43_qos_upload_all(struct b43_wldev *dev)
  3251. {
  3252. struct b43_wl *wl = dev->wl;
  3253. struct b43_qos_params *params;
  3254. unsigned int i;
  3255. if (!dev->qos_enabled)
  3256. return;
  3257. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  3258. ARRAY_SIZE(wl->qos_params));
  3259. b43_mac_suspend(dev);
  3260. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
  3261. params = &(wl->qos_params[i]);
  3262. b43_qos_params_upload(dev, &(params->p),
  3263. b43_qos_shm_offsets[i]);
  3264. }
  3265. b43_mac_enable(dev);
  3266. }
  3267. static void b43_qos_clear(struct b43_wl *wl)
  3268. {
  3269. struct b43_qos_params *params;
  3270. unsigned int i;
  3271. /* Initialize QoS parameters to sane defaults. */
  3272. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  3273. ARRAY_SIZE(wl->qos_params));
  3274. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
  3275. params = &(wl->qos_params[i]);
  3276. switch (b43_qos_shm_offsets[i]) {
  3277. case B43_QOS_VOICE:
  3278. params->p.txop = 0;
  3279. params->p.aifs = 2;
  3280. params->p.cw_min = 0x0001;
  3281. params->p.cw_max = 0x0001;
  3282. break;
  3283. case B43_QOS_VIDEO:
  3284. params->p.txop = 0;
  3285. params->p.aifs = 2;
  3286. params->p.cw_min = 0x0001;
  3287. params->p.cw_max = 0x0001;
  3288. break;
  3289. case B43_QOS_BESTEFFORT:
  3290. params->p.txop = 0;
  3291. params->p.aifs = 3;
  3292. params->p.cw_min = 0x0001;
  3293. params->p.cw_max = 0x03FF;
  3294. break;
  3295. case B43_QOS_BACKGROUND:
  3296. params->p.txop = 0;
  3297. params->p.aifs = 7;
  3298. params->p.cw_min = 0x0001;
  3299. params->p.cw_max = 0x03FF;
  3300. break;
  3301. default:
  3302. B43_WARN_ON(1);
  3303. }
  3304. }
  3305. }
  3306. /* Initialize the core's QOS capabilities */
  3307. static void b43_qos_init(struct b43_wldev *dev)
  3308. {
  3309. if (!dev->qos_enabled) {
  3310. /* Disable QOS support. */
  3311. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_EDCF);
  3312. b43_write16(dev, B43_MMIO_IFSCTL,
  3313. b43_read16(dev, B43_MMIO_IFSCTL)
  3314. & ~B43_MMIO_IFSCTL_USE_EDCF);
  3315. b43dbg(dev->wl, "QoS disabled\n");
  3316. return;
  3317. }
  3318. /* Upload the current QOS parameters. */
  3319. b43_qos_upload_all(dev);
  3320. /* Enable QOS support. */
  3321. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_EDCF);
  3322. b43_write16(dev, B43_MMIO_IFSCTL,
  3323. b43_read16(dev, B43_MMIO_IFSCTL)
  3324. | B43_MMIO_IFSCTL_USE_EDCF);
  3325. b43dbg(dev->wl, "QoS enabled\n");
  3326. }
  3327. static int b43_op_conf_tx(struct ieee80211_hw *hw,
  3328. struct ieee80211_vif *vif, u16 _queue,
  3329. const struct ieee80211_tx_queue_params *params)
  3330. {
  3331. struct b43_wl *wl = hw_to_b43_wl(hw);
  3332. struct b43_wldev *dev;
  3333. unsigned int queue = (unsigned int)_queue;
  3334. int err = -ENODEV;
  3335. if (queue >= ARRAY_SIZE(wl->qos_params)) {
  3336. /* Queue not available or don't support setting
  3337. * params on this queue. Return success to not
  3338. * confuse mac80211. */
  3339. return 0;
  3340. }
  3341. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  3342. ARRAY_SIZE(wl->qos_params));
  3343. mutex_lock(&wl->mutex);
  3344. dev = wl->current_dev;
  3345. if (unlikely(!dev || (b43_status(dev) < B43_STAT_INITIALIZED)))
  3346. goto out_unlock;
  3347. memcpy(&(wl->qos_params[queue].p), params, sizeof(*params));
  3348. b43_mac_suspend(dev);
  3349. b43_qos_params_upload(dev, &(wl->qos_params[queue].p),
  3350. b43_qos_shm_offsets[queue]);
  3351. b43_mac_enable(dev);
  3352. err = 0;
  3353. out_unlock:
  3354. mutex_unlock(&wl->mutex);
  3355. return err;
  3356. }
  3357. static int b43_op_get_stats(struct ieee80211_hw *hw,
  3358. struct ieee80211_low_level_stats *stats)
  3359. {
  3360. struct b43_wl *wl = hw_to_b43_wl(hw);
  3361. mutex_lock(&wl->mutex);
  3362. memcpy(stats, &wl->ieee_stats, sizeof(*stats));
  3363. mutex_unlock(&wl->mutex);
  3364. return 0;
  3365. }
  3366. static u64 b43_op_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  3367. {
  3368. struct b43_wl *wl = hw_to_b43_wl(hw);
  3369. struct b43_wldev *dev;
  3370. u64 tsf;
  3371. mutex_lock(&wl->mutex);
  3372. dev = wl->current_dev;
  3373. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
  3374. b43_tsf_read(dev, &tsf);
  3375. else
  3376. tsf = 0;
  3377. mutex_unlock(&wl->mutex);
  3378. return tsf;
  3379. }
  3380. static void b43_op_set_tsf(struct ieee80211_hw *hw,
  3381. struct ieee80211_vif *vif, u64 tsf)
  3382. {
  3383. struct b43_wl *wl = hw_to_b43_wl(hw);
  3384. struct b43_wldev *dev;
  3385. mutex_lock(&wl->mutex);
  3386. dev = wl->current_dev;
  3387. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
  3388. b43_tsf_write(dev, tsf);
  3389. mutex_unlock(&wl->mutex);
  3390. }
  3391. static const char *band_to_string(enum ieee80211_band band)
  3392. {
  3393. switch (band) {
  3394. case IEEE80211_BAND_5GHZ:
  3395. return "5";
  3396. case IEEE80211_BAND_2GHZ:
  3397. return "2.4";
  3398. default:
  3399. break;
  3400. }
  3401. B43_WARN_ON(1);
  3402. return "";
  3403. }
  3404. /* Expects wl->mutex locked */
  3405. static int b43_switch_band(struct b43_wldev *dev,
  3406. struct ieee80211_channel *chan)
  3407. {
  3408. struct b43_phy *phy = &dev->phy;
  3409. bool gmode;
  3410. u32 tmp;
  3411. switch (chan->band) {
  3412. case IEEE80211_BAND_5GHZ:
  3413. gmode = false;
  3414. break;
  3415. case IEEE80211_BAND_2GHZ:
  3416. gmode = true;
  3417. break;
  3418. default:
  3419. B43_WARN_ON(1);
  3420. return -EINVAL;
  3421. }
  3422. if (!((gmode && phy->supports_2ghz) ||
  3423. (!gmode && phy->supports_5ghz))) {
  3424. b43err(dev->wl, "This device doesn't support %s-GHz band\n",
  3425. band_to_string(chan->band));
  3426. return -ENODEV;
  3427. }
  3428. if (!!phy->gmode == !!gmode) {
  3429. /* This device is already running. */
  3430. return 0;
  3431. }
  3432. b43dbg(dev->wl, "Switching to %s GHz band\n",
  3433. band_to_string(chan->band));
  3434. /* Some new devices don't need disabling radio for band switching */
  3435. if (!(phy->type == B43_PHYTYPE_N && phy->rev >= 3))
  3436. b43_software_rfkill(dev, true);
  3437. phy->gmode = gmode;
  3438. b43_phy_put_into_reset(dev);
  3439. switch (dev->dev->bus_type) {
  3440. #ifdef CONFIG_B43_BCMA
  3441. case B43_BUS_BCMA:
  3442. tmp = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
  3443. if (gmode)
  3444. tmp |= B43_BCMA_IOCTL_GMODE;
  3445. else
  3446. tmp &= ~B43_BCMA_IOCTL_GMODE;
  3447. bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, tmp);
  3448. break;
  3449. #endif
  3450. #ifdef CONFIG_B43_SSB
  3451. case B43_BUS_SSB:
  3452. tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
  3453. if (gmode)
  3454. tmp |= B43_TMSLOW_GMODE;
  3455. else
  3456. tmp &= ~B43_TMSLOW_GMODE;
  3457. ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
  3458. break;
  3459. #endif
  3460. }
  3461. b43_phy_take_out_of_reset(dev);
  3462. b43_upload_initvals_band(dev);
  3463. b43_phy_init(dev);
  3464. return 0;
  3465. }
  3466. static void b43_set_beacon_listen_interval(struct b43_wldev *dev, u16 interval)
  3467. {
  3468. interval = min_t(u16, interval, (u16)0xFF);
  3469. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BCN_LI, interval);
  3470. }
  3471. /* Write the short and long frame retry limit values. */
  3472. static void b43_set_retry_limits(struct b43_wldev *dev,
  3473. unsigned int short_retry,
  3474. unsigned int long_retry)
  3475. {
  3476. /* The retry limit is a 4-bit counter. Enforce this to avoid overflowing
  3477. * the chip-internal counter. */
  3478. short_retry = min(short_retry, (unsigned int)0xF);
  3479. long_retry = min(long_retry, (unsigned int)0xF);
  3480. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_SRLIMIT,
  3481. short_retry);
  3482. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_LRLIMIT,
  3483. long_retry);
  3484. }
  3485. static int b43_op_config(struct ieee80211_hw *hw, u32 changed)
  3486. {
  3487. struct b43_wl *wl = hw_to_b43_wl(hw);
  3488. struct b43_wldev *dev = wl->current_dev;
  3489. struct b43_phy *phy = &dev->phy;
  3490. struct ieee80211_conf *conf = &hw->conf;
  3491. int antenna;
  3492. int err = 0;
  3493. mutex_lock(&wl->mutex);
  3494. b43_mac_suspend(dev);
  3495. if (changed & IEEE80211_CONF_CHANGE_LISTEN_INTERVAL)
  3496. b43_set_beacon_listen_interval(dev, conf->listen_interval);
  3497. if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
  3498. phy->chandef = &conf->chandef;
  3499. phy->channel = conf->chandef.chan->hw_value;
  3500. /* Switch the band (if necessary). */
  3501. err = b43_switch_band(dev, conf->chandef.chan);
  3502. if (err)
  3503. goto out_mac_enable;
  3504. /* Switch to the requested channel.
  3505. * The firmware takes care of races with the TX handler.
  3506. */
  3507. b43_switch_channel(dev, phy->channel);
  3508. }
  3509. if (changed & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  3510. b43_set_retry_limits(dev, conf->short_frame_max_tx_count,
  3511. conf->long_frame_max_tx_count);
  3512. changed &= ~IEEE80211_CONF_CHANGE_RETRY_LIMITS;
  3513. if (!changed)
  3514. goto out_mac_enable;
  3515. dev->wl->radiotap_enabled = !!(conf->flags & IEEE80211_CONF_MONITOR);
  3516. /* Adjust the desired TX power level. */
  3517. if (conf->power_level != 0) {
  3518. if (conf->power_level != phy->desired_txpower) {
  3519. phy->desired_txpower = conf->power_level;
  3520. b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME |
  3521. B43_TXPWR_IGNORE_TSSI);
  3522. }
  3523. }
  3524. /* Antennas for RX and management frame TX. */
  3525. antenna = B43_ANTENNA_DEFAULT;
  3526. b43_mgmtframe_txantenna(dev, antenna);
  3527. antenna = B43_ANTENNA_DEFAULT;
  3528. if (phy->ops->set_rx_antenna)
  3529. phy->ops->set_rx_antenna(dev, antenna);
  3530. if (wl->radio_enabled != phy->radio_on) {
  3531. if (wl->radio_enabled) {
  3532. b43_software_rfkill(dev, false);
  3533. b43info(dev->wl, "Radio turned on by software\n");
  3534. if (!dev->radio_hw_enable) {
  3535. b43info(dev->wl, "The hardware RF-kill button "
  3536. "still turns the radio physically off. "
  3537. "Press the button to turn it on.\n");
  3538. }
  3539. } else {
  3540. b43_software_rfkill(dev, true);
  3541. b43info(dev->wl, "Radio turned off by software\n");
  3542. }
  3543. }
  3544. out_mac_enable:
  3545. b43_mac_enable(dev);
  3546. mutex_unlock(&wl->mutex);
  3547. return err;
  3548. }
  3549. static void b43_update_basic_rates(struct b43_wldev *dev, u32 brates)
  3550. {
  3551. struct ieee80211_supported_band *sband =
  3552. dev->wl->hw->wiphy->bands[b43_current_band(dev->wl)];
  3553. struct ieee80211_rate *rate;
  3554. int i;
  3555. u16 basic, direct, offset, basic_offset, rateptr;
  3556. for (i = 0; i < sband->n_bitrates; i++) {
  3557. rate = &sband->bitrates[i];
  3558. if (b43_is_cck_rate(rate->hw_value)) {
  3559. direct = B43_SHM_SH_CCKDIRECT;
  3560. basic = B43_SHM_SH_CCKBASIC;
  3561. offset = b43_plcp_get_ratecode_cck(rate->hw_value);
  3562. offset &= 0xF;
  3563. } else {
  3564. direct = B43_SHM_SH_OFDMDIRECT;
  3565. basic = B43_SHM_SH_OFDMBASIC;
  3566. offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
  3567. offset &= 0xF;
  3568. }
  3569. rate = ieee80211_get_response_rate(sband, brates, rate->bitrate);
  3570. if (b43_is_cck_rate(rate->hw_value)) {
  3571. basic_offset = b43_plcp_get_ratecode_cck(rate->hw_value);
  3572. basic_offset &= 0xF;
  3573. } else {
  3574. basic_offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
  3575. basic_offset &= 0xF;
  3576. }
  3577. /*
  3578. * Get the pointer that we need to point to
  3579. * from the direct map
  3580. */
  3581. rateptr = b43_shm_read16(dev, B43_SHM_SHARED,
  3582. direct + 2 * basic_offset);
  3583. /* and write it to the basic map */
  3584. b43_shm_write16(dev, B43_SHM_SHARED, basic + 2 * offset,
  3585. rateptr);
  3586. }
  3587. }
  3588. static void b43_op_bss_info_changed(struct ieee80211_hw *hw,
  3589. struct ieee80211_vif *vif,
  3590. struct ieee80211_bss_conf *conf,
  3591. u32 changed)
  3592. {
  3593. struct b43_wl *wl = hw_to_b43_wl(hw);
  3594. struct b43_wldev *dev;
  3595. mutex_lock(&wl->mutex);
  3596. dev = wl->current_dev;
  3597. if (!dev || b43_status(dev) < B43_STAT_STARTED)
  3598. goto out_unlock_mutex;
  3599. B43_WARN_ON(wl->vif != vif);
  3600. if (changed & BSS_CHANGED_BSSID) {
  3601. if (conf->bssid)
  3602. memcpy(wl->bssid, conf->bssid, ETH_ALEN);
  3603. else
  3604. eth_zero_addr(wl->bssid);
  3605. }
  3606. if (b43_status(dev) >= B43_STAT_INITIALIZED) {
  3607. if (changed & BSS_CHANGED_BEACON &&
  3608. (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  3609. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
  3610. b43_is_mode(wl, NL80211_IFTYPE_ADHOC)))
  3611. b43_update_templates(wl);
  3612. if (changed & BSS_CHANGED_BSSID)
  3613. b43_write_mac_bssid_templates(dev);
  3614. }
  3615. b43_mac_suspend(dev);
  3616. /* Update templates for AP/mesh mode. */
  3617. if (changed & BSS_CHANGED_BEACON_INT &&
  3618. (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  3619. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
  3620. b43_is_mode(wl, NL80211_IFTYPE_ADHOC)) &&
  3621. conf->beacon_int)
  3622. b43_set_beacon_int(dev, conf->beacon_int);
  3623. if (changed & BSS_CHANGED_BASIC_RATES)
  3624. b43_update_basic_rates(dev, conf->basic_rates);
  3625. if (changed & BSS_CHANGED_ERP_SLOT) {
  3626. if (conf->use_short_slot)
  3627. b43_short_slot_timing_enable(dev);
  3628. else
  3629. b43_short_slot_timing_disable(dev);
  3630. }
  3631. b43_mac_enable(dev);
  3632. out_unlock_mutex:
  3633. mutex_unlock(&wl->mutex);
  3634. }
  3635. static int b43_op_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  3636. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  3637. struct ieee80211_key_conf *key)
  3638. {
  3639. struct b43_wl *wl = hw_to_b43_wl(hw);
  3640. struct b43_wldev *dev;
  3641. u8 algorithm;
  3642. u8 index;
  3643. int err;
  3644. static const u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
  3645. if (modparam_nohwcrypt)
  3646. return -ENOSPC; /* User disabled HW-crypto */
  3647. if ((vif->type == NL80211_IFTYPE_ADHOC ||
  3648. vif->type == NL80211_IFTYPE_MESH_POINT) &&
  3649. (key->cipher == WLAN_CIPHER_SUITE_TKIP ||
  3650. key->cipher == WLAN_CIPHER_SUITE_CCMP) &&
  3651. !(key->flags & IEEE80211_KEY_FLAG_PAIRWISE)) {
  3652. /*
  3653. * For now, disable hw crypto for the RSN IBSS group keys. This
  3654. * could be optimized in the future, but until that gets
  3655. * implemented, use of software crypto for group addressed
  3656. * frames is a acceptable to allow RSN IBSS to be used.
  3657. */
  3658. return -EOPNOTSUPP;
  3659. }
  3660. mutex_lock(&wl->mutex);
  3661. dev = wl->current_dev;
  3662. err = -ENODEV;
  3663. if (!dev || b43_status(dev) < B43_STAT_INITIALIZED)
  3664. goto out_unlock;
  3665. if (dev->fw.pcm_request_failed || !dev->hwcrypto_enabled) {
  3666. /* We don't have firmware for the crypto engine.
  3667. * Must use software-crypto. */
  3668. err = -EOPNOTSUPP;
  3669. goto out_unlock;
  3670. }
  3671. err = -EINVAL;
  3672. switch (key->cipher) {
  3673. case WLAN_CIPHER_SUITE_WEP40:
  3674. algorithm = B43_SEC_ALGO_WEP40;
  3675. break;
  3676. case WLAN_CIPHER_SUITE_WEP104:
  3677. algorithm = B43_SEC_ALGO_WEP104;
  3678. break;
  3679. case WLAN_CIPHER_SUITE_TKIP:
  3680. algorithm = B43_SEC_ALGO_TKIP;
  3681. break;
  3682. case WLAN_CIPHER_SUITE_CCMP:
  3683. algorithm = B43_SEC_ALGO_AES;
  3684. break;
  3685. default:
  3686. B43_WARN_ON(1);
  3687. goto out_unlock;
  3688. }
  3689. index = (u8) (key->keyidx);
  3690. if (index > 3)
  3691. goto out_unlock;
  3692. switch (cmd) {
  3693. case SET_KEY:
  3694. if (algorithm == B43_SEC_ALGO_TKIP &&
  3695. (!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE) ||
  3696. !modparam_hwtkip)) {
  3697. /* We support only pairwise key */
  3698. err = -EOPNOTSUPP;
  3699. goto out_unlock;
  3700. }
  3701. if (key->flags & IEEE80211_KEY_FLAG_PAIRWISE) {
  3702. if (WARN_ON(!sta)) {
  3703. err = -EOPNOTSUPP;
  3704. goto out_unlock;
  3705. }
  3706. /* Pairwise key with an assigned MAC address. */
  3707. err = b43_key_write(dev, -1, algorithm,
  3708. key->key, key->keylen,
  3709. sta->addr, key);
  3710. } else {
  3711. /* Group key */
  3712. err = b43_key_write(dev, index, algorithm,
  3713. key->key, key->keylen, NULL, key);
  3714. }
  3715. if (err)
  3716. goto out_unlock;
  3717. if (algorithm == B43_SEC_ALGO_WEP40 ||
  3718. algorithm == B43_SEC_ALGO_WEP104) {
  3719. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_USEDEFKEYS);
  3720. } else {
  3721. b43_hf_write(dev,
  3722. b43_hf_read(dev) & ~B43_HF_USEDEFKEYS);
  3723. }
  3724. key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
  3725. if (algorithm == B43_SEC_ALGO_TKIP)
  3726. key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
  3727. break;
  3728. case DISABLE_KEY: {
  3729. err = b43_key_clear(dev, key->hw_key_idx);
  3730. if (err)
  3731. goto out_unlock;
  3732. break;
  3733. }
  3734. default:
  3735. B43_WARN_ON(1);
  3736. }
  3737. out_unlock:
  3738. if (!err) {
  3739. b43dbg(wl, "%s hardware based encryption for keyidx: %d, "
  3740. "mac: %pM\n",
  3741. cmd == SET_KEY ? "Using" : "Disabling", key->keyidx,
  3742. sta ? sta->addr : bcast_addr);
  3743. b43_dump_keymemory(dev);
  3744. }
  3745. mutex_unlock(&wl->mutex);
  3746. return err;
  3747. }
  3748. static void b43_op_configure_filter(struct ieee80211_hw *hw,
  3749. unsigned int changed, unsigned int *fflags,
  3750. u64 multicast)
  3751. {
  3752. struct b43_wl *wl = hw_to_b43_wl(hw);
  3753. struct b43_wldev *dev;
  3754. mutex_lock(&wl->mutex);
  3755. dev = wl->current_dev;
  3756. if (!dev) {
  3757. *fflags = 0;
  3758. goto out_unlock;
  3759. }
  3760. *fflags &= FIF_ALLMULTI |
  3761. FIF_FCSFAIL |
  3762. FIF_PLCPFAIL |
  3763. FIF_CONTROL |
  3764. FIF_OTHER_BSS |
  3765. FIF_BCN_PRBRESP_PROMISC;
  3766. changed &= FIF_ALLMULTI |
  3767. FIF_FCSFAIL |
  3768. FIF_PLCPFAIL |
  3769. FIF_CONTROL |
  3770. FIF_OTHER_BSS |
  3771. FIF_BCN_PRBRESP_PROMISC;
  3772. wl->filter_flags = *fflags;
  3773. if (changed && b43_status(dev) >= B43_STAT_INITIALIZED)
  3774. b43_adjust_opmode(dev);
  3775. out_unlock:
  3776. mutex_unlock(&wl->mutex);
  3777. }
  3778. /* Locking: wl->mutex
  3779. * Returns the current dev. This might be different from the passed in dev,
  3780. * because the core might be gone away while we unlocked the mutex. */
  3781. static struct b43_wldev * b43_wireless_core_stop(struct b43_wldev *dev)
  3782. {
  3783. struct b43_wl *wl;
  3784. struct b43_wldev *orig_dev;
  3785. u32 mask;
  3786. int queue_num;
  3787. if (!dev)
  3788. return NULL;
  3789. wl = dev->wl;
  3790. redo:
  3791. if (!dev || b43_status(dev) < B43_STAT_STARTED)
  3792. return dev;
  3793. /* Cancel work. Unlock to avoid deadlocks. */
  3794. mutex_unlock(&wl->mutex);
  3795. cancel_delayed_work_sync(&dev->periodic_work);
  3796. cancel_work_sync(&wl->tx_work);
  3797. b43_leds_stop(dev);
  3798. mutex_lock(&wl->mutex);
  3799. dev = wl->current_dev;
  3800. if (!dev || b43_status(dev) < B43_STAT_STARTED) {
  3801. /* Whoops, aliens ate up the device while we were unlocked. */
  3802. return dev;
  3803. }
  3804. /* Disable interrupts on the device. */
  3805. b43_set_status(dev, B43_STAT_INITIALIZED);
  3806. if (b43_bus_host_is_sdio(dev->dev)) {
  3807. /* wl->mutex is locked. That is enough. */
  3808. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
  3809. b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* Flush */
  3810. } else {
  3811. spin_lock_irq(&wl->hardirq_lock);
  3812. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
  3813. b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* Flush */
  3814. spin_unlock_irq(&wl->hardirq_lock);
  3815. }
  3816. /* Synchronize and free the interrupt handlers. Unlock to avoid deadlocks. */
  3817. orig_dev = dev;
  3818. mutex_unlock(&wl->mutex);
  3819. if (b43_bus_host_is_sdio(dev->dev)) {
  3820. b43_sdio_free_irq(dev);
  3821. } else {
  3822. synchronize_irq(dev->dev->irq);
  3823. free_irq(dev->dev->irq, dev);
  3824. }
  3825. mutex_lock(&wl->mutex);
  3826. dev = wl->current_dev;
  3827. if (!dev)
  3828. return dev;
  3829. if (dev != orig_dev) {
  3830. if (b43_status(dev) >= B43_STAT_STARTED)
  3831. goto redo;
  3832. return dev;
  3833. }
  3834. mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  3835. B43_WARN_ON(mask != 0xFFFFFFFF && mask);
  3836. /* Drain all TX queues. */
  3837. for (queue_num = 0; queue_num < B43_QOS_QUEUE_NUM; queue_num++) {
  3838. while (skb_queue_len(&wl->tx_queue[queue_num])) {
  3839. struct sk_buff *skb;
  3840. skb = skb_dequeue(&wl->tx_queue[queue_num]);
  3841. ieee80211_free_txskb(wl->hw, skb);
  3842. }
  3843. }
  3844. b43_mac_suspend(dev);
  3845. b43_leds_exit(dev);
  3846. b43dbg(wl, "Wireless interface stopped\n");
  3847. return dev;
  3848. }
  3849. /* Locking: wl->mutex */
  3850. static int b43_wireless_core_start(struct b43_wldev *dev)
  3851. {
  3852. int err;
  3853. B43_WARN_ON(b43_status(dev) != B43_STAT_INITIALIZED);
  3854. drain_txstatus_queue(dev);
  3855. if (b43_bus_host_is_sdio(dev->dev)) {
  3856. err = b43_sdio_request_irq(dev, b43_sdio_interrupt_handler);
  3857. if (err) {
  3858. b43err(dev->wl, "Cannot request SDIO IRQ\n");
  3859. goto out;
  3860. }
  3861. } else {
  3862. err = request_threaded_irq(dev->dev->irq, b43_interrupt_handler,
  3863. b43_interrupt_thread_handler,
  3864. IRQF_SHARED, KBUILD_MODNAME, dev);
  3865. if (err) {
  3866. b43err(dev->wl, "Cannot request IRQ-%d\n",
  3867. dev->dev->irq);
  3868. goto out;
  3869. }
  3870. }
  3871. /* We are ready to run. */
  3872. ieee80211_wake_queues(dev->wl->hw);
  3873. b43_set_status(dev, B43_STAT_STARTED);
  3874. /* Start data flow (TX/RX). */
  3875. b43_mac_enable(dev);
  3876. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
  3877. /* Start maintenance work */
  3878. b43_periodic_tasks_setup(dev);
  3879. b43_leds_init(dev);
  3880. b43dbg(dev->wl, "Wireless interface started\n");
  3881. out:
  3882. return err;
  3883. }
  3884. static char *b43_phy_name(struct b43_wldev *dev, u8 phy_type)
  3885. {
  3886. switch (phy_type) {
  3887. case B43_PHYTYPE_A:
  3888. return "A";
  3889. case B43_PHYTYPE_B:
  3890. return "B";
  3891. case B43_PHYTYPE_G:
  3892. return "G";
  3893. case B43_PHYTYPE_N:
  3894. return "N";
  3895. case B43_PHYTYPE_LP:
  3896. return "LP";
  3897. case B43_PHYTYPE_SSLPN:
  3898. return "SSLPN";
  3899. case B43_PHYTYPE_HT:
  3900. return "HT";
  3901. case B43_PHYTYPE_LCN:
  3902. return "LCN";
  3903. case B43_PHYTYPE_LCNXN:
  3904. return "LCNXN";
  3905. case B43_PHYTYPE_LCN40:
  3906. return "LCN40";
  3907. case B43_PHYTYPE_AC:
  3908. return "AC";
  3909. }
  3910. return "UNKNOWN";
  3911. }
  3912. /* Get PHY and RADIO versioning numbers */
  3913. static int b43_phy_versioning(struct b43_wldev *dev)
  3914. {
  3915. struct b43_phy *phy = &dev->phy;
  3916. const u8 core_rev = dev->dev->core_rev;
  3917. u32 tmp;
  3918. u8 analog_type;
  3919. u8 phy_type;
  3920. u8 phy_rev;
  3921. u16 radio_manuf;
  3922. u16 radio_id;
  3923. u16 radio_rev;
  3924. u8 radio_ver;
  3925. int unsupported = 0;
  3926. /* Get PHY versioning */
  3927. tmp = b43_read16(dev, B43_MMIO_PHY_VER);
  3928. analog_type = (tmp & B43_PHYVER_ANALOG) >> B43_PHYVER_ANALOG_SHIFT;
  3929. phy_type = (tmp & B43_PHYVER_TYPE) >> B43_PHYVER_TYPE_SHIFT;
  3930. phy_rev = (tmp & B43_PHYVER_VERSION);
  3931. /* LCNXN is continuation of N which run out of revisions */
  3932. if (phy_type == B43_PHYTYPE_LCNXN) {
  3933. phy_type = B43_PHYTYPE_N;
  3934. phy_rev += 16;
  3935. }
  3936. switch (phy_type) {
  3937. #ifdef CONFIG_B43_PHY_G
  3938. case B43_PHYTYPE_G:
  3939. if (phy_rev > 9)
  3940. unsupported = 1;
  3941. break;
  3942. #endif
  3943. #ifdef CONFIG_B43_PHY_N
  3944. case B43_PHYTYPE_N:
  3945. if (phy_rev >= 19)
  3946. unsupported = 1;
  3947. break;
  3948. #endif
  3949. #ifdef CONFIG_B43_PHY_LP
  3950. case B43_PHYTYPE_LP:
  3951. if (phy_rev > 2)
  3952. unsupported = 1;
  3953. break;
  3954. #endif
  3955. #ifdef CONFIG_B43_PHY_HT
  3956. case B43_PHYTYPE_HT:
  3957. if (phy_rev > 1)
  3958. unsupported = 1;
  3959. break;
  3960. #endif
  3961. #ifdef CONFIG_B43_PHY_LCN
  3962. case B43_PHYTYPE_LCN:
  3963. if (phy_rev > 1)
  3964. unsupported = 1;
  3965. break;
  3966. #endif
  3967. #ifdef CONFIG_B43_PHY_AC
  3968. case B43_PHYTYPE_AC:
  3969. if (phy_rev > 1)
  3970. unsupported = 1;
  3971. break;
  3972. #endif
  3973. default:
  3974. unsupported = 1;
  3975. }
  3976. if (unsupported) {
  3977. b43err(dev->wl, "FOUND UNSUPPORTED PHY (Analog %u, Type %d (%s), Revision %u)\n",
  3978. analog_type, phy_type, b43_phy_name(dev, phy_type),
  3979. phy_rev);
  3980. return -EOPNOTSUPP;
  3981. }
  3982. b43info(dev->wl, "Found PHY: Analog %u, Type %d (%s), Revision %u\n",
  3983. analog_type, phy_type, b43_phy_name(dev, phy_type), phy_rev);
  3984. /* Get RADIO versioning */
  3985. if (core_rev == 40 || core_rev == 42) {
  3986. radio_manuf = 0x17F;
  3987. b43_write16f(dev, B43_MMIO_RADIO24_CONTROL, 0);
  3988. radio_rev = b43_read16(dev, B43_MMIO_RADIO24_DATA);
  3989. b43_write16f(dev, B43_MMIO_RADIO24_CONTROL, 1);
  3990. radio_id = b43_read16(dev, B43_MMIO_RADIO24_DATA);
  3991. radio_ver = 0; /* Is there version somewhere? */
  3992. } else if (core_rev >= 24) {
  3993. u16 radio24[3];
  3994. for (tmp = 0; tmp < 3; tmp++) {
  3995. b43_write16f(dev, B43_MMIO_RADIO24_CONTROL, tmp);
  3996. radio24[tmp] = b43_read16(dev, B43_MMIO_RADIO24_DATA);
  3997. }
  3998. radio_manuf = 0x17F;
  3999. radio_id = (radio24[2] << 8) | radio24[1];
  4000. radio_rev = (radio24[0] & 0xF);
  4001. radio_ver = (radio24[0] & 0xF0) >> 4;
  4002. } else {
  4003. if (dev->dev->chip_id == 0x4317) {
  4004. if (dev->dev->chip_rev == 0)
  4005. tmp = 0x3205017F;
  4006. else if (dev->dev->chip_rev == 1)
  4007. tmp = 0x4205017F;
  4008. else
  4009. tmp = 0x5205017F;
  4010. } else {
  4011. b43_write16f(dev, B43_MMIO_RADIO_CONTROL,
  4012. B43_RADIOCTL_ID);
  4013. tmp = b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  4014. b43_write16f(dev, B43_MMIO_RADIO_CONTROL,
  4015. B43_RADIOCTL_ID);
  4016. tmp |= b43_read16(dev, B43_MMIO_RADIO_DATA_HIGH) << 16;
  4017. }
  4018. radio_manuf = (tmp & 0x00000FFF);
  4019. radio_id = (tmp & 0x0FFFF000) >> 12;
  4020. radio_rev = (tmp & 0xF0000000) >> 28;
  4021. radio_ver = 0; /* Probably not available on old hw */
  4022. }
  4023. if (radio_manuf != 0x17F /* Broadcom */)
  4024. unsupported = 1;
  4025. switch (phy_type) {
  4026. case B43_PHYTYPE_A:
  4027. if (radio_id != 0x2060)
  4028. unsupported = 1;
  4029. if (radio_rev != 1)
  4030. unsupported = 1;
  4031. if (radio_manuf != 0x17F)
  4032. unsupported = 1;
  4033. break;
  4034. case B43_PHYTYPE_B:
  4035. if ((radio_id & 0xFFF0) != 0x2050)
  4036. unsupported = 1;
  4037. break;
  4038. case B43_PHYTYPE_G:
  4039. if (radio_id != 0x2050)
  4040. unsupported = 1;
  4041. break;
  4042. case B43_PHYTYPE_N:
  4043. if (radio_id != 0x2055 && radio_id != 0x2056 &&
  4044. radio_id != 0x2057)
  4045. unsupported = 1;
  4046. if (radio_id == 0x2057 &&
  4047. !(radio_rev == 9 || radio_rev == 14))
  4048. unsupported = 1;
  4049. break;
  4050. case B43_PHYTYPE_LP:
  4051. if (radio_id != 0x2062 && radio_id != 0x2063)
  4052. unsupported = 1;
  4053. break;
  4054. case B43_PHYTYPE_HT:
  4055. if (radio_id != 0x2059)
  4056. unsupported = 1;
  4057. break;
  4058. case B43_PHYTYPE_LCN:
  4059. if (radio_id != 0x2064)
  4060. unsupported = 1;
  4061. break;
  4062. case B43_PHYTYPE_AC:
  4063. if (radio_id != 0x2069)
  4064. unsupported = 1;
  4065. break;
  4066. default:
  4067. B43_WARN_ON(1);
  4068. }
  4069. if (unsupported) {
  4070. b43err(dev->wl,
  4071. "FOUND UNSUPPORTED RADIO (Manuf 0x%X, ID 0x%X, Revision %u, Version %u)\n",
  4072. radio_manuf, radio_id, radio_rev, radio_ver);
  4073. return -EOPNOTSUPP;
  4074. }
  4075. b43info(dev->wl,
  4076. "Found Radio: Manuf 0x%X, ID 0x%X, Revision %u, Version %u\n",
  4077. radio_manuf, radio_id, radio_rev, radio_ver);
  4078. /* FIXME: b43 treats "id" as "ver" and ignores the real "ver" */
  4079. phy->radio_manuf = radio_manuf;
  4080. phy->radio_ver = radio_id;
  4081. phy->radio_rev = radio_rev;
  4082. phy->analog = analog_type;
  4083. phy->type = phy_type;
  4084. phy->rev = phy_rev;
  4085. return 0;
  4086. }
  4087. static void setup_struct_phy_for_init(struct b43_wldev *dev,
  4088. struct b43_phy *phy)
  4089. {
  4090. phy->hardware_power_control = !!modparam_hwpctl;
  4091. phy->next_txpwr_check_time = jiffies;
  4092. /* PHY TX errors counter. */
  4093. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  4094. #if B43_DEBUG
  4095. phy->phy_locked = false;
  4096. phy->radio_locked = false;
  4097. #endif
  4098. }
  4099. static void setup_struct_wldev_for_init(struct b43_wldev *dev)
  4100. {
  4101. dev->dfq_valid = false;
  4102. /* Assume the radio is enabled. If it's not enabled, the state will
  4103. * immediately get fixed on the first periodic work run. */
  4104. dev->radio_hw_enable = true;
  4105. /* Stats */
  4106. memset(&dev->stats, 0, sizeof(dev->stats));
  4107. setup_struct_phy_for_init(dev, &dev->phy);
  4108. /* IRQ related flags */
  4109. dev->irq_reason = 0;
  4110. memset(dev->dma_reason, 0, sizeof(dev->dma_reason));
  4111. dev->irq_mask = B43_IRQ_MASKTEMPLATE;
  4112. if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
  4113. dev->irq_mask &= ~B43_IRQ_PHY_TXERR;
  4114. dev->mac_suspended = 1;
  4115. /* Noise calculation context */
  4116. memset(&dev->noisecalc, 0, sizeof(dev->noisecalc));
  4117. }
  4118. static void b43_bluetooth_coext_enable(struct b43_wldev *dev)
  4119. {
  4120. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  4121. u64 hf;
  4122. if (!modparam_btcoex)
  4123. return;
  4124. if (!(sprom->boardflags_lo & B43_BFL_BTCOEXIST))
  4125. return;
  4126. if (dev->phy.type != B43_PHYTYPE_B && !dev->phy.gmode)
  4127. return;
  4128. hf = b43_hf_read(dev);
  4129. if (sprom->boardflags_lo & B43_BFL_BTCMOD)
  4130. hf |= B43_HF_BTCOEXALT;
  4131. else
  4132. hf |= B43_HF_BTCOEX;
  4133. b43_hf_write(dev, hf);
  4134. }
  4135. static void b43_bluetooth_coext_disable(struct b43_wldev *dev)
  4136. {
  4137. if (!modparam_btcoex)
  4138. return;
  4139. //TODO
  4140. }
  4141. static void b43_imcfglo_timeouts_workaround(struct b43_wldev *dev)
  4142. {
  4143. struct ssb_bus *bus;
  4144. u32 tmp;
  4145. #ifdef CONFIG_B43_SSB
  4146. if (dev->dev->bus_type != B43_BUS_SSB)
  4147. return;
  4148. #else
  4149. return;
  4150. #endif
  4151. bus = dev->dev->sdev->bus;
  4152. if ((bus->chip_id == 0x4311 && bus->chip_rev == 2) ||
  4153. (bus->chip_id == 0x4312)) {
  4154. tmp = ssb_read32(dev->dev->sdev, SSB_IMCFGLO);
  4155. tmp &= ~SSB_IMCFGLO_REQTO;
  4156. tmp &= ~SSB_IMCFGLO_SERTO;
  4157. tmp |= 0x3;
  4158. ssb_write32(dev->dev->sdev, SSB_IMCFGLO, tmp);
  4159. ssb_commit_settings(bus);
  4160. }
  4161. }
  4162. static void b43_set_synth_pu_delay(struct b43_wldev *dev, bool idle)
  4163. {
  4164. u16 pu_delay;
  4165. /* The time value is in microseconds. */
  4166. if (dev->phy.type == B43_PHYTYPE_A)
  4167. pu_delay = 3700;
  4168. else
  4169. pu_delay = 1050;
  4170. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC) || idle)
  4171. pu_delay = 500;
  4172. if ((dev->phy.radio_ver == 0x2050) && (dev->phy.radio_rev == 8))
  4173. pu_delay = max(pu_delay, (u16)2400);
  4174. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SPUWKUP, pu_delay);
  4175. }
  4176. /* Set the TSF CFP pre-TargetBeaconTransmissionTime. */
  4177. static void b43_set_pretbtt(struct b43_wldev *dev)
  4178. {
  4179. u16 pretbtt;
  4180. /* The time value is in microseconds. */
  4181. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC)) {
  4182. pretbtt = 2;
  4183. } else {
  4184. if (dev->phy.type == B43_PHYTYPE_A)
  4185. pretbtt = 120;
  4186. else
  4187. pretbtt = 250;
  4188. }
  4189. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRETBTT, pretbtt);
  4190. b43_write16(dev, B43_MMIO_TSF_CFP_PRETBTT, pretbtt);
  4191. }
  4192. /* Shutdown a wireless core */
  4193. /* Locking: wl->mutex */
  4194. static void b43_wireless_core_exit(struct b43_wldev *dev)
  4195. {
  4196. B43_WARN_ON(dev && b43_status(dev) > B43_STAT_INITIALIZED);
  4197. if (!dev || b43_status(dev) != B43_STAT_INITIALIZED)
  4198. return;
  4199. b43_set_status(dev, B43_STAT_UNINIT);
  4200. /* Stop the microcode PSM. */
  4201. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_PSM_RUN,
  4202. B43_MACCTL_PSM_JMP0);
  4203. switch (dev->dev->bus_type) {
  4204. #ifdef CONFIG_B43_BCMA
  4205. case B43_BUS_BCMA:
  4206. bcma_host_pci_down(dev->dev->bdev->bus);
  4207. break;
  4208. #endif
  4209. #ifdef CONFIG_B43_SSB
  4210. case B43_BUS_SSB:
  4211. /* TODO */
  4212. break;
  4213. #endif
  4214. }
  4215. b43_dma_free(dev);
  4216. b43_pio_free(dev);
  4217. b43_chip_exit(dev);
  4218. dev->phy.ops->switch_analog(dev, 0);
  4219. if (dev->wl->current_beacon) {
  4220. dev_kfree_skb_any(dev->wl->current_beacon);
  4221. dev->wl->current_beacon = NULL;
  4222. }
  4223. b43_device_disable(dev, 0);
  4224. b43_bus_may_powerdown(dev);
  4225. }
  4226. /* Initialize a wireless core */
  4227. static int b43_wireless_core_init(struct b43_wldev *dev)
  4228. {
  4229. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  4230. struct b43_phy *phy = &dev->phy;
  4231. int err;
  4232. u64 hf;
  4233. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  4234. err = b43_bus_powerup(dev, 0);
  4235. if (err)
  4236. goto out;
  4237. if (!b43_device_is_enabled(dev))
  4238. b43_wireless_core_reset(dev, phy->gmode);
  4239. /* Reset all data structures. */
  4240. setup_struct_wldev_for_init(dev);
  4241. phy->ops->prepare_structs(dev);
  4242. /* Enable IRQ routing to this device. */
  4243. switch (dev->dev->bus_type) {
  4244. #ifdef CONFIG_B43_BCMA
  4245. case B43_BUS_BCMA:
  4246. bcma_host_pci_irq_ctl(dev->dev->bdev->bus,
  4247. dev->dev->bdev, true);
  4248. bcma_host_pci_up(dev->dev->bdev->bus);
  4249. break;
  4250. #endif
  4251. #ifdef CONFIG_B43_SSB
  4252. case B43_BUS_SSB:
  4253. ssb_pcicore_dev_irqvecs_enable(&dev->dev->sdev->bus->pcicore,
  4254. dev->dev->sdev);
  4255. break;
  4256. #endif
  4257. }
  4258. b43_imcfglo_timeouts_workaround(dev);
  4259. b43_bluetooth_coext_disable(dev);
  4260. if (phy->ops->prepare_hardware) {
  4261. err = phy->ops->prepare_hardware(dev);
  4262. if (err)
  4263. goto err_busdown;
  4264. }
  4265. err = b43_chip_init(dev);
  4266. if (err)
  4267. goto err_busdown;
  4268. b43_shm_write16(dev, B43_SHM_SHARED,
  4269. B43_SHM_SH_WLCOREREV, dev->dev->core_rev);
  4270. hf = b43_hf_read(dev);
  4271. if (phy->type == B43_PHYTYPE_G) {
  4272. hf |= B43_HF_SYMW;
  4273. if (phy->rev == 1)
  4274. hf |= B43_HF_GDCW;
  4275. if (sprom->boardflags_lo & B43_BFL_PACTRL)
  4276. hf |= B43_HF_OFDMPABOOST;
  4277. }
  4278. if (phy->radio_ver == 0x2050) {
  4279. if (phy->radio_rev == 6)
  4280. hf |= B43_HF_4318TSSI;
  4281. if (phy->radio_rev < 6)
  4282. hf |= B43_HF_VCORECALC;
  4283. }
  4284. if (sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW)
  4285. hf |= B43_HF_DSCRQ; /* Disable slowclock requests from ucode. */
  4286. #if defined(CONFIG_B43_SSB) && defined(CONFIG_SSB_DRIVER_PCICORE)
  4287. if (dev->dev->bus_type == B43_BUS_SSB &&
  4288. dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI &&
  4289. dev->dev->sdev->bus->pcicore.dev->id.revision <= 10)
  4290. hf |= B43_HF_PCISCW; /* PCI slow clock workaround. */
  4291. #endif
  4292. hf &= ~B43_HF_SKCFPUP;
  4293. b43_hf_write(dev, hf);
  4294. /* tell the ucode MAC capabilities */
  4295. if (dev->dev->core_rev >= 13) {
  4296. u32 mac_hw_cap = b43_read32(dev, B43_MMIO_MAC_HW_CAP);
  4297. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_MACHW_L,
  4298. mac_hw_cap & 0xffff);
  4299. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_MACHW_H,
  4300. (mac_hw_cap >> 16) & 0xffff);
  4301. }
  4302. b43_set_retry_limits(dev, B43_DEFAULT_SHORT_RETRY_LIMIT,
  4303. B43_DEFAULT_LONG_RETRY_LIMIT);
  4304. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SFFBLIM, 3);
  4305. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_LFFBLIM, 2);
  4306. /* Disable sending probe responses from firmware.
  4307. * Setting the MaxTime to one usec will always trigger
  4308. * a timeout, so we never send any probe resp.
  4309. * A timeout of zero is infinite. */
  4310. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 1);
  4311. b43_rate_memory_init(dev);
  4312. b43_set_phytxctl_defaults(dev);
  4313. /* Minimum Contention Window */
  4314. if (phy->type == B43_PHYTYPE_B)
  4315. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0x1F);
  4316. else
  4317. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0xF);
  4318. /* Maximum Contention Window */
  4319. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MAXCONT, 0x3FF);
  4320. /* write phytype and phyvers */
  4321. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PHYTYPE, phy->type);
  4322. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PHYVER, phy->rev);
  4323. if (b43_bus_host_is_pcmcia(dev->dev) ||
  4324. b43_bus_host_is_sdio(dev->dev)) {
  4325. dev->__using_pio_transfers = true;
  4326. err = b43_pio_init(dev);
  4327. } else if (dev->use_pio) {
  4328. b43warn(dev->wl, "Forced PIO by use_pio module parameter. "
  4329. "This should not be needed and will result in lower "
  4330. "performance.\n");
  4331. dev->__using_pio_transfers = true;
  4332. err = b43_pio_init(dev);
  4333. } else {
  4334. dev->__using_pio_transfers = false;
  4335. err = b43_dma_init(dev);
  4336. }
  4337. if (err)
  4338. goto err_chip_exit;
  4339. b43_qos_init(dev);
  4340. b43_set_synth_pu_delay(dev, 1);
  4341. b43_bluetooth_coext_enable(dev);
  4342. b43_bus_powerup(dev, !(sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW));
  4343. b43_upload_card_macaddress(dev);
  4344. b43_security_init(dev);
  4345. ieee80211_wake_queues(dev->wl->hw);
  4346. b43_set_status(dev, B43_STAT_INITIALIZED);
  4347. out:
  4348. return err;
  4349. err_chip_exit:
  4350. b43_chip_exit(dev);
  4351. err_busdown:
  4352. b43_bus_may_powerdown(dev);
  4353. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  4354. return err;
  4355. }
  4356. static int b43_op_add_interface(struct ieee80211_hw *hw,
  4357. struct ieee80211_vif *vif)
  4358. {
  4359. struct b43_wl *wl = hw_to_b43_wl(hw);
  4360. struct b43_wldev *dev;
  4361. int err = -EOPNOTSUPP;
  4362. /* TODO: allow WDS/AP devices to coexist */
  4363. if (vif->type != NL80211_IFTYPE_AP &&
  4364. vif->type != NL80211_IFTYPE_MESH_POINT &&
  4365. vif->type != NL80211_IFTYPE_STATION &&
  4366. vif->type != NL80211_IFTYPE_WDS &&
  4367. vif->type != NL80211_IFTYPE_ADHOC)
  4368. return -EOPNOTSUPP;
  4369. mutex_lock(&wl->mutex);
  4370. if (wl->operating)
  4371. goto out_mutex_unlock;
  4372. b43dbg(wl, "Adding Interface type %d\n", vif->type);
  4373. dev = wl->current_dev;
  4374. wl->operating = true;
  4375. wl->vif = vif;
  4376. wl->if_type = vif->type;
  4377. memcpy(wl->mac_addr, vif->addr, ETH_ALEN);
  4378. b43_adjust_opmode(dev);
  4379. b43_set_pretbtt(dev);
  4380. b43_set_synth_pu_delay(dev, 0);
  4381. b43_upload_card_macaddress(dev);
  4382. err = 0;
  4383. out_mutex_unlock:
  4384. mutex_unlock(&wl->mutex);
  4385. if (err == 0)
  4386. b43_op_bss_info_changed(hw, vif, &vif->bss_conf, ~0);
  4387. return err;
  4388. }
  4389. static void b43_op_remove_interface(struct ieee80211_hw *hw,
  4390. struct ieee80211_vif *vif)
  4391. {
  4392. struct b43_wl *wl = hw_to_b43_wl(hw);
  4393. struct b43_wldev *dev = wl->current_dev;
  4394. b43dbg(wl, "Removing Interface type %d\n", vif->type);
  4395. mutex_lock(&wl->mutex);
  4396. B43_WARN_ON(!wl->operating);
  4397. B43_WARN_ON(wl->vif != vif);
  4398. wl->vif = NULL;
  4399. wl->operating = false;
  4400. b43_adjust_opmode(dev);
  4401. eth_zero_addr(wl->mac_addr);
  4402. b43_upload_card_macaddress(dev);
  4403. mutex_unlock(&wl->mutex);
  4404. }
  4405. static int b43_op_start(struct ieee80211_hw *hw)
  4406. {
  4407. struct b43_wl *wl = hw_to_b43_wl(hw);
  4408. struct b43_wldev *dev = wl->current_dev;
  4409. int did_init = 0;
  4410. int err = 0;
  4411. /* Kill all old instance specific information to make sure
  4412. * the card won't use it in the short timeframe between start
  4413. * and mac80211 reconfiguring it. */
  4414. eth_zero_addr(wl->bssid);
  4415. eth_zero_addr(wl->mac_addr);
  4416. wl->filter_flags = 0;
  4417. wl->radiotap_enabled = false;
  4418. b43_qos_clear(wl);
  4419. wl->beacon0_uploaded = false;
  4420. wl->beacon1_uploaded = false;
  4421. wl->beacon_templates_virgin = true;
  4422. wl->radio_enabled = true;
  4423. mutex_lock(&wl->mutex);
  4424. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  4425. err = b43_wireless_core_init(dev);
  4426. if (err)
  4427. goto out_mutex_unlock;
  4428. did_init = 1;
  4429. }
  4430. if (b43_status(dev) < B43_STAT_STARTED) {
  4431. err = b43_wireless_core_start(dev);
  4432. if (err) {
  4433. if (did_init)
  4434. b43_wireless_core_exit(dev);
  4435. goto out_mutex_unlock;
  4436. }
  4437. }
  4438. /* XXX: only do if device doesn't support rfkill irq */
  4439. wiphy_rfkill_start_polling(hw->wiphy);
  4440. out_mutex_unlock:
  4441. mutex_unlock(&wl->mutex);
  4442. /*
  4443. * Configuration may have been overwritten during initialization.
  4444. * Reload the configuration, but only if initialization was
  4445. * successful. Reloading the configuration after a failed init
  4446. * may hang the system.
  4447. */
  4448. if (!err)
  4449. b43_op_config(hw, ~0);
  4450. return err;
  4451. }
  4452. static void b43_op_stop(struct ieee80211_hw *hw)
  4453. {
  4454. struct b43_wl *wl = hw_to_b43_wl(hw);
  4455. struct b43_wldev *dev = wl->current_dev;
  4456. cancel_work_sync(&(wl->beacon_update_trigger));
  4457. if (!dev)
  4458. goto out;
  4459. mutex_lock(&wl->mutex);
  4460. if (b43_status(dev) >= B43_STAT_STARTED) {
  4461. dev = b43_wireless_core_stop(dev);
  4462. if (!dev)
  4463. goto out_unlock;
  4464. }
  4465. b43_wireless_core_exit(dev);
  4466. wl->radio_enabled = false;
  4467. out_unlock:
  4468. mutex_unlock(&wl->mutex);
  4469. out:
  4470. cancel_work_sync(&(wl->txpower_adjust_work));
  4471. }
  4472. static int b43_op_beacon_set_tim(struct ieee80211_hw *hw,
  4473. struct ieee80211_sta *sta, bool set)
  4474. {
  4475. struct b43_wl *wl = hw_to_b43_wl(hw);
  4476. b43_update_templates(wl);
  4477. return 0;
  4478. }
  4479. static void b43_op_sta_notify(struct ieee80211_hw *hw,
  4480. struct ieee80211_vif *vif,
  4481. enum sta_notify_cmd notify_cmd,
  4482. struct ieee80211_sta *sta)
  4483. {
  4484. struct b43_wl *wl = hw_to_b43_wl(hw);
  4485. B43_WARN_ON(!vif || wl->vif != vif);
  4486. }
  4487. static void b43_op_sw_scan_start_notifier(struct ieee80211_hw *hw,
  4488. struct ieee80211_vif *vif,
  4489. const u8 *mac_addr)
  4490. {
  4491. struct b43_wl *wl = hw_to_b43_wl(hw);
  4492. struct b43_wldev *dev;
  4493. mutex_lock(&wl->mutex);
  4494. dev = wl->current_dev;
  4495. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
  4496. /* Disable CFP update during scan on other channels. */
  4497. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_SKCFPUP);
  4498. }
  4499. mutex_unlock(&wl->mutex);
  4500. }
  4501. static void b43_op_sw_scan_complete_notifier(struct ieee80211_hw *hw,
  4502. struct ieee80211_vif *vif)
  4503. {
  4504. struct b43_wl *wl = hw_to_b43_wl(hw);
  4505. struct b43_wldev *dev;
  4506. mutex_lock(&wl->mutex);
  4507. dev = wl->current_dev;
  4508. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
  4509. /* Re-enable CFP update. */
  4510. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_SKCFPUP);
  4511. }
  4512. mutex_unlock(&wl->mutex);
  4513. }
  4514. static int b43_op_get_survey(struct ieee80211_hw *hw, int idx,
  4515. struct survey_info *survey)
  4516. {
  4517. struct b43_wl *wl = hw_to_b43_wl(hw);
  4518. struct b43_wldev *dev = wl->current_dev;
  4519. struct ieee80211_conf *conf = &hw->conf;
  4520. if (idx != 0)
  4521. return -ENOENT;
  4522. survey->channel = conf->chandef.chan;
  4523. survey->filled = SURVEY_INFO_NOISE_DBM;
  4524. survey->noise = dev->stats.link_noise;
  4525. return 0;
  4526. }
  4527. static const struct ieee80211_ops b43_hw_ops = {
  4528. .tx = b43_op_tx,
  4529. .conf_tx = b43_op_conf_tx,
  4530. .add_interface = b43_op_add_interface,
  4531. .remove_interface = b43_op_remove_interface,
  4532. .config = b43_op_config,
  4533. .bss_info_changed = b43_op_bss_info_changed,
  4534. .configure_filter = b43_op_configure_filter,
  4535. .set_key = b43_op_set_key,
  4536. .update_tkip_key = b43_op_update_tkip_key,
  4537. .get_stats = b43_op_get_stats,
  4538. .get_tsf = b43_op_get_tsf,
  4539. .set_tsf = b43_op_set_tsf,
  4540. .start = b43_op_start,
  4541. .stop = b43_op_stop,
  4542. .set_tim = b43_op_beacon_set_tim,
  4543. .sta_notify = b43_op_sta_notify,
  4544. .sw_scan_start = b43_op_sw_scan_start_notifier,
  4545. .sw_scan_complete = b43_op_sw_scan_complete_notifier,
  4546. .get_survey = b43_op_get_survey,
  4547. .rfkill_poll = b43_rfkill_poll,
  4548. };
  4549. /* Hard-reset the chip. Do not call this directly.
  4550. * Use b43_controller_restart()
  4551. */
  4552. static void b43_chip_reset(struct work_struct *work)
  4553. {
  4554. struct b43_wldev *dev =
  4555. container_of(work, struct b43_wldev, restart_work);
  4556. struct b43_wl *wl = dev->wl;
  4557. int err = 0;
  4558. int prev_status;
  4559. mutex_lock(&wl->mutex);
  4560. prev_status = b43_status(dev);
  4561. /* Bring the device down... */
  4562. if (prev_status >= B43_STAT_STARTED) {
  4563. dev = b43_wireless_core_stop(dev);
  4564. if (!dev) {
  4565. err = -ENODEV;
  4566. goto out;
  4567. }
  4568. }
  4569. if (prev_status >= B43_STAT_INITIALIZED)
  4570. b43_wireless_core_exit(dev);
  4571. /* ...and up again. */
  4572. if (prev_status >= B43_STAT_INITIALIZED) {
  4573. err = b43_wireless_core_init(dev);
  4574. if (err)
  4575. goto out;
  4576. }
  4577. if (prev_status >= B43_STAT_STARTED) {
  4578. err = b43_wireless_core_start(dev);
  4579. if (err) {
  4580. b43_wireless_core_exit(dev);
  4581. goto out;
  4582. }
  4583. }
  4584. out:
  4585. if (err)
  4586. wl->current_dev = NULL; /* Failed to init the dev. */
  4587. mutex_unlock(&wl->mutex);
  4588. if (err) {
  4589. b43err(wl, "Controller restart FAILED\n");
  4590. return;
  4591. }
  4592. /* reload configuration */
  4593. b43_op_config(wl->hw, ~0);
  4594. if (wl->vif)
  4595. b43_op_bss_info_changed(wl->hw, wl->vif, &wl->vif->bss_conf, ~0);
  4596. b43info(wl, "Controller restarted\n");
  4597. }
  4598. static int b43_setup_bands(struct b43_wldev *dev,
  4599. bool have_2ghz_phy, bool have_5ghz_phy)
  4600. {
  4601. struct ieee80211_hw *hw = dev->wl->hw;
  4602. struct b43_phy *phy = &dev->phy;
  4603. bool limited_2g;
  4604. bool limited_5g;
  4605. /* We don't support all 2 GHz channels on some devices */
  4606. limited_2g = phy->radio_ver == 0x2057 &&
  4607. (phy->radio_rev == 9 || phy->radio_rev == 14);
  4608. limited_5g = phy->radio_ver == 0x2057 &&
  4609. phy->radio_rev == 9;
  4610. if (have_2ghz_phy)
  4611. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = limited_2g ?
  4612. &b43_band_2ghz_limited : &b43_band_2GHz;
  4613. if (dev->phy.type == B43_PHYTYPE_N) {
  4614. if (have_5ghz_phy)
  4615. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = limited_5g ?
  4616. &b43_band_5GHz_nphy_limited :
  4617. &b43_band_5GHz_nphy;
  4618. } else {
  4619. if (have_5ghz_phy)
  4620. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_aphy;
  4621. }
  4622. dev->phy.supports_2ghz = have_2ghz_phy;
  4623. dev->phy.supports_5ghz = have_5ghz_phy;
  4624. return 0;
  4625. }
  4626. static void b43_wireless_core_detach(struct b43_wldev *dev)
  4627. {
  4628. /* We release firmware that late to not be required to re-request
  4629. * is all the time when we reinit the core. */
  4630. b43_release_firmware(dev);
  4631. b43_phy_free(dev);
  4632. }
  4633. static void b43_supported_bands(struct b43_wldev *dev, bool *have_2ghz_phy,
  4634. bool *have_5ghz_phy)
  4635. {
  4636. u16 dev_id = 0;
  4637. #ifdef CONFIG_B43_BCMA
  4638. if (dev->dev->bus_type == B43_BUS_BCMA &&
  4639. dev->dev->bdev->bus->hosttype == BCMA_HOSTTYPE_PCI)
  4640. dev_id = dev->dev->bdev->bus->host_pci->device;
  4641. #endif
  4642. #ifdef CONFIG_B43_SSB
  4643. if (dev->dev->bus_type == B43_BUS_SSB &&
  4644. dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI)
  4645. dev_id = dev->dev->sdev->bus->host_pci->device;
  4646. #endif
  4647. /* Override with SPROM value if available */
  4648. if (dev->dev->bus_sprom->dev_id)
  4649. dev_id = dev->dev->bus_sprom->dev_id;
  4650. /* Note: below IDs can be "virtual" (not maching e.g. real PCI ID) */
  4651. switch (dev_id) {
  4652. case 0x4324: /* BCM4306 */
  4653. case 0x4312: /* BCM4311 */
  4654. case 0x4319: /* BCM4318 */
  4655. case 0x4328: /* BCM4321 */
  4656. case 0x432b: /* BCM4322 */
  4657. case 0x4350: /* BCM43222 */
  4658. case 0x4353: /* BCM43224 */
  4659. case 0x0576: /* BCM43224 */
  4660. case 0x435f: /* BCM6362 */
  4661. case 0x4331: /* BCM4331 */
  4662. case 0x4359: /* BCM43228 */
  4663. case 0x43a0: /* BCM4360 */
  4664. case 0x43b1: /* BCM4352 */
  4665. /* Dual band devices */
  4666. *have_2ghz_phy = true;
  4667. *have_5ghz_phy = true;
  4668. return;
  4669. case 0x4321: /* BCM4306 */
  4670. /* There are 14e4:4321 PCI devs with 2.4 GHz BCM4321 (N-PHY) */
  4671. if (dev->phy.type != B43_PHYTYPE_G)
  4672. break;
  4673. /* fall through */
  4674. case 0x4313: /* BCM4311 */
  4675. case 0x431a: /* BCM4318 */
  4676. case 0x432a: /* BCM4321 */
  4677. case 0x432d: /* BCM4322 */
  4678. case 0x4352: /* BCM43222 */
  4679. case 0x435a: /* BCM43228 */
  4680. case 0x4333: /* BCM4331 */
  4681. case 0x43a2: /* BCM4360 */
  4682. case 0x43b3: /* BCM4352 */
  4683. /* 5 GHz only devices */
  4684. *have_2ghz_phy = false;
  4685. *have_5ghz_phy = true;
  4686. return;
  4687. }
  4688. /* As a fallback, try to guess using PHY type */
  4689. switch (dev->phy.type) {
  4690. case B43_PHYTYPE_A:
  4691. *have_2ghz_phy = false;
  4692. *have_5ghz_phy = true;
  4693. return;
  4694. case B43_PHYTYPE_G:
  4695. case B43_PHYTYPE_N:
  4696. case B43_PHYTYPE_LP:
  4697. case B43_PHYTYPE_HT:
  4698. case B43_PHYTYPE_LCN:
  4699. *have_2ghz_phy = true;
  4700. *have_5ghz_phy = false;
  4701. return;
  4702. }
  4703. B43_WARN_ON(1);
  4704. }
  4705. static int b43_wireless_core_attach(struct b43_wldev *dev)
  4706. {
  4707. struct b43_wl *wl = dev->wl;
  4708. struct b43_phy *phy = &dev->phy;
  4709. int err;
  4710. u32 tmp;
  4711. bool have_2ghz_phy = false, have_5ghz_phy = false;
  4712. /* Do NOT do any device initialization here.
  4713. * Do it in wireless_core_init() instead.
  4714. * This function is for gathering basic information about the HW, only.
  4715. * Also some structs may be set up here. But most likely you want to have
  4716. * that in core_init(), too.
  4717. */
  4718. err = b43_bus_powerup(dev, 0);
  4719. if (err) {
  4720. b43err(wl, "Bus powerup failed\n");
  4721. goto out;
  4722. }
  4723. phy->do_full_init = true;
  4724. /* Try to guess supported bands for the first init needs */
  4725. switch (dev->dev->bus_type) {
  4726. #ifdef CONFIG_B43_BCMA
  4727. case B43_BUS_BCMA:
  4728. tmp = bcma_aread32(dev->dev->bdev, BCMA_IOST);
  4729. have_2ghz_phy = !!(tmp & B43_BCMA_IOST_2G_PHY);
  4730. have_5ghz_phy = !!(tmp & B43_BCMA_IOST_5G_PHY);
  4731. break;
  4732. #endif
  4733. #ifdef CONFIG_B43_SSB
  4734. case B43_BUS_SSB:
  4735. if (dev->dev->core_rev >= 5) {
  4736. tmp = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
  4737. have_2ghz_phy = !!(tmp & B43_TMSHIGH_HAVE_2GHZ_PHY);
  4738. have_5ghz_phy = !!(tmp & B43_TMSHIGH_HAVE_5GHZ_PHY);
  4739. } else
  4740. B43_WARN_ON(1);
  4741. break;
  4742. #endif
  4743. }
  4744. dev->phy.gmode = have_2ghz_phy;
  4745. b43_wireless_core_reset(dev, dev->phy.gmode);
  4746. /* Get the PHY type. */
  4747. err = b43_phy_versioning(dev);
  4748. if (err)
  4749. goto err_powerdown;
  4750. /* Get real info about supported bands */
  4751. b43_supported_bands(dev, &have_2ghz_phy, &have_5ghz_phy);
  4752. /* We don't support 5 GHz on some PHYs yet */
  4753. if (have_5ghz_phy) {
  4754. switch (dev->phy.type) {
  4755. case B43_PHYTYPE_A:
  4756. case B43_PHYTYPE_G:
  4757. case B43_PHYTYPE_LP:
  4758. case B43_PHYTYPE_HT:
  4759. b43warn(wl, "5 GHz band is unsupported on this PHY\n");
  4760. have_5ghz_phy = false;
  4761. }
  4762. }
  4763. if (!have_2ghz_phy && !have_5ghz_phy) {
  4764. b43err(wl, "b43 can't support any band on this device\n");
  4765. err = -EOPNOTSUPP;
  4766. goto err_powerdown;
  4767. }
  4768. err = b43_phy_allocate(dev);
  4769. if (err)
  4770. goto err_powerdown;
  4771. dev->phy.gmode = have_2ghz_phy;
  4772. b43_wireless_core_reset(dev, dev->phy.gmode);
  4773. err = b43_validate_chipaccess(dev);
  4774. if (err)
  4775. goto err_phy_free;
  4776. err = b43_setup_bands(dev, have_2ghz_phy, have_5ghz_phy);
  4777. if (err)
  4778. goto err_phy_free;
  4779. /* Now set some default "current_dev" */
  4780. if (!wl->current_dev)
  4781. wl->current_dev = dev;
  4782. INIT_WORK(&dev->restart_work, b43_chip_reset);
  4783. dev->phy.ops->switch_analog(dev, 0);
  4784. b43_device_disable(dev, 0);
  4785. b43_bus_may_powerdown(dev);
  4786. out:
  4787. return err;
  4788. err_phy_free:
  4789. b43_phy_free(dev);
  4790. err_powerdown:
  4791. b43_bus_may_powerdown(dev);
  4792. return err;
  4793. }
  4794. static void b43_one_core_detach(struct b43_bus_dev *dev)
  4795. {
  4796. struct b43_wldev *wldev;
  4797. struct b43_wl *wl;
  4798. /* Do not cancel ieee80211-workqueue based work here.
  4799. * See comment in b43_remove(). */
  4800. wldev = b43_bus_get_wldev(dev);
  4801. wl = wldev->wl;
  4802. b43_debugfs_remove_device(wldev);
  4803. b43_wireless_core_detach(wldev);
  4804. list_del(&wldev->list);
  4805. b43_bus_set_wldev(dev, NULL);
  4806. kfree(wldev);
  4807. }
  4808. static int b43_one_core_attach(struct b43_bus_dev *dev, struct b43_wl *wl)
  4809. {
  4810. struct b43_wldev *wldev;
  4811. int err = -ENOMEM;
  4812. wldev = kzalloc(sizeof(*wldev), GFP_KERNEL);
  4813. if (!wldev)
  4814. goto out;
  4815. wldev->use_pio = b43_modparam_pio;
  4816. wldev->dev = dev;
  4817. wldev->wl = wl;
  4818. b43_set_status(wldev, B43_STAT_UNINIT);
  4819. wldev->bad_frames_preempt = modparam_bad_frames_preempt;
  4820. INIT_LIST_HEAD(&wldev->list);
  4821. err = b43_wireless_core_attach(wldev);
  4822. if (err)
  4823. goto err_kfree_wldev;
  4824. b43_bus_set_wldev(dev, wldev);
  4825. b43_debugfs_add_device(wldev);
  4826. out:
  4827. return err;
  4828. err_kfree_wldev:
  4829. kfree(wldev);
  4830. return err;
  4831. }
  4832. #define IS_PDEV(pdev, _vendor, _device, _subvendor, _subdevice) ( \
  4833. (pdev->vendor == PCI_VENDOR_ID_##_vendor) && \
  4834. (pdev->device == _device) && \
  4835. (pdev->subsystem_vendor == PCI_VENDOR_ID_##_subvendor) && \
  4836. (pdev->subsystem_device == _subdevice) )
  4837. #ifdef CONFIG_B43_SSB
  4838. static void b43_sprom_fixup(struct ssb_bus *bus)
  4839. {
  4840. struct pci_dev *pdev;
  4841. /* boardflags workarounds */
  4842. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_DELL &&
  4843. bus->chip_id == 0x4301 && bus->sprom.board_rev == 0x74)
  4844. bus->sprom.boardflags_lo |= B43_BFL_BTCOEXIST;
  4845. if (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  4846. bus->boardinfo.type == 0x4E && bus->sprom.board_rev > 0x40)
  4847. bus->sprom.boardflags_lo |= B43_BFL_PACTRL;
  4848. if (bus->bustype == SSB_BUSTYPE_PCI) {
  4849. pdev = bus->host_pci;
  4850. if (IS_PDEV(pdev, BROADCOM, 0x4318, ASUSTEK, 0x100F) ||
  4851. IS_PDEV(pdev, BROADCOM, 0x4320, DELL, 0x0003) ||
  4852. IS_PDEV(pdev, BROADCOM, 0x4320, HP, 0x12f8) ||
  4853. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0015) ||
  4854. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0014) ||
  4855. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0013) ||
  4856. IS_PDEV(pdev, BROADCOM, 0x4320, MOTOROLA, 0x7010))
  4857. bus->sprom.boardflags_lo &= ~B43_BFL_BTCOEXIST;
  4858. }
  4859. }
  4860. static void b43_wireless_exit(struct b43_bus_dev *dev, struct b43_wl *wl)
  4861. {
  4862. struct ieee80211_hw *hw = wl->hw;
  4863. ssb_set_devtypedata(dev->sdev, NULL);
  4864. ieee80211_free_hw(hw);
  4865. }
  4866. #endif
  4867. static struct b43_wl *b43_wireless_init(struct b43_bus_dev *dev)
  4868. {
  4869. struct ssb_sprom *sprom = dev->bus_sprom;
  4870. struct ieee80211_hw *hw;
  4871. struct b43_wl *wl;
  4872. char chip_name[6];
  4873. int queue_num;
  4874. hw = ieee80211_alloc_hw(sizeof(*wl), &b43_hw_ops);
  4875. if (!hw) {
  4876. b43err(NULL, "Could not allocate ieee80211 device\n");
  4877. return ERR_PTR(-ENOMEM);
  4878. }
  4879. wl = hw_to_b43_wl(hw);
  4880. /* fill hw info */
  4881. ieee80211_hw_set(hw, RX_INCLUDES_FCS);
  4882. ieee80211_hw_set(hw, SIGNAL_DBM);
  4883. hw->wiphy->interface_modes =
  4884. BIT(NL80211_IFTYPE_AP) |
  4885. BIT(NL80211_IFTYPE_MESH_POINT) |
  4886. BIT(NL80211_IFTYPE_STATION) |
  4887. BIT(NL80211_IFTYPE_WDS) |
  4888. BIT(NL80211_IFTYPE_ADHOC);
  4889. hw->wiphy->flags |= WIPHY_FLAG_IBSS_RSN;
  4890. wl->hw_registred = false;
  4891. hw->max_rates = 2;
  4892. SET_IEEE80211_DEV(hw, dev->dev);
  4893. if (is_valid_ether_addr(sprom->et1mac))
  4894. SET_IEEE80211_PERM_ADDR(hw, sprom->et1mac);
  4895. else
  4896. SET_IEEE80211_PERM_ADDR(hw, sprom->il0mac);
  4897. /* Initialize struct b43_wl */
  4898. wl->hw = hw;
  4899. mutex_init(&wl->mutex);
  4900. spin_lock_init(&wl->hardirq_lock);
  4901. spin_lock_init(&wl->beacon_lock);
  4902. INIT_WORK(&wl->beacon_update_trigger, b43_beacon_update_trigger_work);
  4903. INIT_WORK(&wl->txpower_adjust_work, b43_phy_txpower_adjust_work);
  4904. INIT_WORK(&wl->tx_work, b43_tx_work);
  4905. /* Initialize queues and flags. */
  4906. for (queue_num = 0; queue_num < B43_QOS_QUEUE_NUM; queue_num++) {
  4907. skb_queue_head_init(&wl->tx_queue[queue_num]);
  4908. wl->tx_queue_stopped[queue_num] = 0;
  4909. }
  4910. snprintf(chip_name, ARRAY_SIZE(chip_name),
  4911. (dev->chip_id > 0x9999) ? "%d" : "%04X", dev->chip_id);
  4912. b43info(wl, "Broadcom %s WLAN found (core revision %u)\n", chip_name,
  4913. dev->core_rev);
  4914. return wl;
  4915. }
  4916. #ifdef CONFIG_B43_BCMA
  4917. static int b43_bcma_probe(struct bcma_device *core)
  4918. {
  4919. struct b43_bus_dev *dev;
  4920. struct b43_wl *wl;
  4921. int err;
  4922. if (!modparam_allhwsupport &&
  4923. (core->id.rev == 0x17 || core->id.rev == 0x18)) {
  4924. pr_err("Support for cores revisions 0x17 and 0x18 disabled by module param allhwsupport=0. Try b43.allhwsupport=1\n");
  4925. return -ENOTSUPP;
  4926. }
  4927. dev = b43_bus_dev_bcma_init(core);
  4928. if (!dev)
  4929. return -ENODEV;
  4930. wl = b43_wireless_init(dev);
  4931. if (IS_ERR(wl)) {
  4932. err = PTR_ERR(wl);
  4933. goto bcma_out;
  4934. }
  4935. err = b43_one_core_attach(dev, wl);
  4936. if (err)
  4937. goto bcma_err_wireless_exit;
  4938. /* setup and start work to load firmware */
  4939. INIT_WORK(&wl->firmware_load, b43_request_firmware);
  4940. schedule_work(&wl->firmware_load);
  4941. bcma_out:
  4942. return err;
  4943. bcma_err_wireless_exit:
  4944. ieee80211_free_hw(wl->hw);
  4945. return err;
  4946. }
  4947. static void b43_bcma_remove(struct bcma_device *core)
  4948. {
  4949. struct b43_wldev *wldev = bcma_get_drvdata(core);
  4950. struct b43_wl *wl = wldev->wl;
  4951. /* We must cancel any work here before unregistering from ieee80211,
  4952. * as the ieee80211 unreg will destroy the workqueue. */
  4953. cancel_work_sync(&wldev->restart_work);
  4954. cancel_work_sync(&wl->firmware_load);
  4955. B43_WARN_ON(!wl);
  4956. if (!wldev->fw.ucode.data)
  4957. return; /* NULL if firmware never loaded */
  4958. if (wl->current_dev == wldev && wl->hw_registred) {
  4959. b43_leds_stop(wldev);
  4960. ieee80211_unregister_hw(wl->hw);
  4961. }
  4962. b43_one_core_detach(wldev->dev);
  4963. /* Unregister HW RNG driver */
  4964. b43_rng_exit(wl);
  4965. b43_leds_unregister(wl);
  4966. ieee80211_free_hw(wl->hw);
  4967. }
  4968. static struct bcma_driver b43_bcma_driver = {
  4969. .name = KBUILD_MODNAME,
  4970. .id_table = b43_bcma_tbl,
  4971. .probe = b43_bcma_probe,
  4972. .remove = b43_bcma_remove,
  4973. };
  4974. #endif
  4975. #ifdef CONFIG_B43_SSB
  4976. static
  4977. int b43_ssb_probe(struct ssb_device *sdev, const struct ssb_device_id *id)
  4978. {
  4979. struct b43_bus_dev *dev;
  4980. struct b43_wl *wl;
  4981. int err;
  4982. dev = b43_bus_dev_ssb_init(sdev);
  4983. if (!dev)
  4984. return -ENOMEM;
  4985. wl = ssb_get_devtypedata(sdev);
  4986. if (wl) {
  4987. b43err(NULL, "Dual-core devices are not supported\n");
  4988. err = -ENOTSUPP;
  4989. goto err_ssb_kfree_dev;
  4990. }
  4991. b43_sprom_fixup(sdev->bus);
  4992. wl = b43_wireless_init(dev);
  4993. if (IS_ERR(wl)) {
  4994. err = PTR_ERR(wl);
  4995. goto err_ssb_kfree_dev;
  4996. }
  4997. ssb_set_devtypedata(sdev, wl);
  4998. B43_WARN_ON(ssb_get_devtypedata(sdev) != wl);
  4999. err = b43_one_core_attach(dev, wl);
  5000. if (err)
  5001. goto err_ssb_wireless_exit;
  5002. /* setup and start work to load firmware */
  5003. INIT_WORK(&wl->firmware_load, b43_request_firmware);
  5004. schedule_work(&wl->firmware_load);
  5005. return err;
  5006. err_ssb_wireless_exit:
  5007. b43_wireless_exit(dev, wl);
  5008. err_ssb_kfree_dev:
  5009. kfree(dev);
  5010. return err;
  5011. }
  5012. static void b43_ssb_remove(struct ssb_device *sdev)
  5013. {
  5014. struct b43_wl *wl = ssb_get_devtypedata(sdev);
  5015. struct b43_wldev *wldev = ssb_get_drvdata(sdev);
  5016. struct b43_bus_dev *dev = wldev->dev;
  5017. /* We must cancel any work here before unregistering from ieee80211,
  5018. * as the ieee80211 unreg will destroy the workqueue. */
  5019. cancel_work_sync(&wldev->restart_work);
  5020. cancel_work_sync(&wl->firmware_load);
  5021. B43_WARN_ON(!wl);
  5022. if (!wldev->fw.ucode.data)
  5023. return; /* NULL if firmware never loaded */
  5024. if (wl->current_dev == wldev && wl->hw_registred) {
  5025. b43_leds_stop(wldev);
  5026. ieee80211_unregister_hw(wl->hw);
  5027. }
  5028. b43_one_core_detach(dev);
  5029. /* Unregister HW RNG driver */
  5030. b43_rng_exit(wl);
  5031. b43_leds_unregister(wl);
  5032. b43_wireless_exit(dev, wl);
  5033. }
  5034. static struct ssb_driver b43_ssb_driver = {
  5035. .name = KBUILD_MODNAME,
  5036. .id_table = b43_ssb_tbl,
  5037. .probe = b43_ssb_probe,
  5038. .remove = b43_ssb_remove,
  5039. };
  5040. #endif /* CONFIG_B43_SSB */
  5041. /* Perform a hardware reset. This can be called from any context. */
  5042. void b43_controller_restart(struct b43_wldev *dev, const char *reason)
  5043. {
  5044. /* Must avoid requeueing, if we are in shutdown. */
  5045. if (b43_status(dev) < B43_STAT_INITIALIZED)
  5046. return;
  5047. b43info(dev->wl, "Controller RESET (%s) ...\n", reason);
  5048. ieee80211_queue_work(dev->wl->hw, &dev->restart_work);
  5049. }
  5050. static void b43_print_driverinfo(void)
  5051. {
  5052. const char *feat_pci = "", *feat_pcmcia = "", *feat_nphy = "",
  5053. *feat_leds = "", *feat_sdio = "";
  5054. #ifdef CONFIG_B43_PCI_AUTOSELECT
  5055. feat_pci = "P";
  5056. #endif
  5057. #ifdef CONFIG_B43_PCMCIA
  5058. feat_pcmcia = "M";
  5059. #endif
  5060. #ifdef CONFIG_B43_PHY_N
  5061. feat_nphy = "N";
  5062. #endif
  5063. #ifdef CONFIG_B43_LEDS
  5064. feat_leds = "L";
  5065. #endif
  5066. #ifdef CONFIG_B43_SDIO
  5067. feat_sdio = "S";
  5068. #endif
  5069. printk(KERN_INFO "Broadcom 43xx driver loaded "
  5070. "[ Features: %s%s%s%s%s ]\n",
  5071. feat_pci, feat_pcmcia, feat_nphy,
  5072. feat_leds, feat_sdio);
  5073. }
  5074. static int __init b43_init(void)
  5075. {
  5076. int err;
  5077. b43_debugfs_init();
  5078. err = b43_pcmcia_init();
  5079. if (err)
  5080. goto err_dfs_exit;
  5081. err = b43_sdio_init();
  5082. if (err)
  5083. goto err_pcmcia_exit;
  5084. #ifdef CONFIG_B43_BCMA
  5085. err = bcma_driver_register(&b43_bcma_driver);
  5086. if (err)
  5087. goto err_sdio_exit;
  5088. #endif
  5089. #ifdef CONFIG_B43_SSB
  5090. err = ssb_driver_register(&b43_ssb_driver);
  5091. if (err)
  5092. goto err_bcma_driver_exit;
  5093. #endif
  5094. b43_print_driverinfo();
  5095. return err;
  5096. #ifdef CONFIG_B43_SSB
  5097. err_bcma_driver_exit:
  5098. #endif
  5099. #ifdef CONFIG_B43_BCMA
  5100. bcma_driver_unregister(&b43_bcma_driver);
  5101. err_sdio_exit:
  5102. #endif
  5103. b43_sdio_exit();
  5104. err_pcmcia_exit:
  5105. b43_pcmcia_exit();
  5106. err_dfs_exit:
  5107. b43_debugfs_exit();
  5108. return err;
  5109. }
  5110. static void __exit b43_exit(void)
  5111. {
  5112. #ifdef CONFIG_B43_SSB
  5113. ssb_driver_unregister(&b43_ssb_driver);
  5114. #endif
  5115. #ifdef CONFIG_B43_BCMA
  5116. bcma_driver_unregister(&b43_bcma_driver);
  5117. #endif
  5118. b43_sdio_exit();
  5119. b43_pcmcia_exit();
  5120. b43_debugfs_exit();
  5121. }
  5122. module_init(b43_init)
  5123. module_exit(b43_exit)