wil6210.h 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823
  1. /*
  2. * Copyright (c) 2012-2015 Qualcomm Atheros, Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef __WIL6210_H__
  17. #define __WIL6210_H__
  18. #include <linux/netdevice.h>
  19. #include <linux/wireless.h>
  20. #include <net/cfg80211.h>
  21. #include <linux/timex.h>
  22. #include <linux/types.h>
  23. #include "wil_platform.h"
  24. extern bool no_fw_recovery;
  25. extern unsigned int mtu_max;
  26. extern unsigned short rx_ring_overflow_thrsh;
  27. extern int agg_wsize;
  28. extern u32 vring_idle_trsh;
  29. extern bool rx_align_2;
  30. extern bool debug_fw;
  31. #define WIL_NAME "wil6210"
  32. #define WIL_FW_NAME "wil6210.fw" /* code */
  33. #define WIL_FW2_NAME "wil6210.brd" /* board & radio parameters */
  34. #define WIL_MAX_BUS_REQUEST_KBPS 800000 /* ~6.1Gbps */
  35. /**
  36. * extract bits [@b0:@b1] (inclusive) from the value @x
  37. * it should be @b0 <= @b1, or result is incorrect
  38. */
  39. static inline u32 WIL_GET_BITS(u32 x, int b0, int b1)
  40. {
  41. return (x >> b0) & ((1 << (b1 - b0 + 1)) - 1);
  42. }
  43. #define WIL6210_MEM_SIZE (2*1024*1024UL)
  44. #define WIL_TX_Q_LEN_DEFAULT (4000)
  45. #define WIL_RX_RING_SIZE_ORDER_DEFAULT (10)
  46. #define WIL_TX_RING_SIZE_ORDER_DEFAULT (10)
  47. #define WIL_BCAST_RING_SIZE_ORDER_DEFAULT (7)
  48. #define WIL_BCAST_MCS0_LIMIT (1024) /* limit for MCS0 frame size */
  49. /* limit ring size in range [32..32k] */
  50. #define WIL_RING_SIZE_ORDER_MIN (5)
  51. #define WIL_RING_SIZE_ORDER_MAX (15)
  52. #define WIL6210_MAX_TX_RINGS (24) /* HW limit */
  53. #define WIL6210_MAX_CID (8) /* HW limit */
  54. #define WIL6210_NAPI_BUDGET (16) /* arbitrary */
  55. #define WIL_MAX_AMPDU_SIZE (64 * 1024) /* FW/HW limit */
  56. #define WIL_MAX_AGG_WSIZE (32) /* FW/HW limit */
  57. /* Hardware offload block adds the following:
  58. * 26 bytes - 3-address QoS data header
  59. * 8 bytes - IV + EIV (for GCMP)
  60. * 8 bytes - SNAP
  61. * 16 bytes - MIC (for GCMP)
  62. * 4 bytes - CRC
  63. */
  64. #define WIL_MAX_MPDU_OVERHEAD (62)
  65. /* Calculate MAC buffer size for the firmware. It includes all overhead,
  66. * as it will go over the air, and need to be 8 byte aligned
  67. */
  68. static inline u32 wil_mtu2macbuf(u32 mtu)
  69. {
  70. return ALIGN(mtu + WIL_MAX_MPDU_OVERHEAD, 8);
  71. }
  72. /* MTU for Ethernet need to take into account 8-byte SNAP header
  73. * to be added when encapsulating Ethernet frame into 802.11
  74. */
  75. #define WIL_MAX_ETH_MTU (IEEE80211_MAX_DATA_LEN_DMG - 8)
  76. /* Max supported by wil6210 value for interrupt threshold is 5sec. */
  77. #define WIL6210_ITR_TRSH_MAX (5000000)
  78. #define WIL6210_ITR_TX_INTERFRAME_TIMEOUT_DEFAULT (13) /* usec */
  79. #define WIL6210_ITR_RX_INTERFRAME_TIMEOUT_DEFAULT (13) /* usec */
  80. #define WIL6210_ITR_TX_MAX_BURST_DURATION_DEFAULT (500) /* usec */
  81. #define WIL6210_ITR_RX_MAX_BURST_DURATION_DEFAULT (500) /* usec */
  82. #define WIL6210_FW_RECOVERY_RETRIES (5) /* try to recover this many times */
  83. #define WIL6210_FW_RECOVERY_TO msecs_to_jiffies(5000)
  84. #define WIL6210_SCAN_TO msecs_to_jiffies(10000)
  85. #define WIL6210_RX_HIGH_TRSH_INIT (0)
  86. #define WIL6210_RX_HIGH_TRSH_DEFAULT \
  87. (1 << (WIL_RX_RING_SIZE_ORDER_DEFAULT - 3))
  88. /* Hardware definitions begin */
  89. /*
  90. * Mapping
  91. * RGF File | Host addr | FW addr
  92. * | |
  93. * user_rgf | 0x000000 | 0x880000
  94. * dma_rgf | 0x001000 | 0x881000
  95. * pcie_rgf | 0x002000 | 0x882000
  96. * | |
  97. */
  98. /* Where various structures placed in host address space */
  99. #define WIL6210_FW_HOST_OFF (0x880000UL)
  100. #define HOSTADDR(fwaddr) (fwaddr - WIL6210_FW_HOST_OFF)
  101. /*
  102. * Interrupt control registers block
  103. *
  104. * each interrupt controlled by the same bit in all registers
  105. */
  106. struct RGF_ICR {
  107. u32 ICC; /* Cause Control, RW: 0 - W1C, 1 - COR */
  108. u32 ICR; /* Cause, W1C/COR depending on ICC */
  109. u32 ICM; /* Cause masked (ICR & ~IMV), W1C/COR depending on ICC */
  110. u32 ICS; /* Cause Set, WO */
  111. u32 IMV; /* Mask, RW+S/C */
  112. u32 IMS; /* Mask Set, write 1 to set */
  113. u32 IMC; /* Mask Clear, write 1 to clear */
  114. } __packed;
  115. /* registers - FW addresses */
  116. #define RGF_USER_USAGE_1 (0x880004)
  117. #define RGF_USER_USAGE_6 (0x880018)
  118. #define RGF_USER_HW_MACHINE_STATE (0x8801dc)
  119. #define HW_MACHINE_BOOT_DONE (0x3fffffd)
  120. #define RGF_USER_USER_CPU_0 (0x8801e0)
  121. #define BIT_USER_USER_CPU_MAN_RST BIT(1) /* user_cpu_man_rst */
  122. #define RGF_USER_MAC_CPU_0 (0x8801fc)
  123. #define BIT_USER_MAC_CPU_MAN_RST BIT(1) /* mac_cpu_man_rst */
  124. #define RGF_USER_USER_SCRATCH_PAD (0x8802bc)
  125. #define RGF_USER_BL (0x880A3C) /* Boot Loader */
  126. #define RGF_USER_FW_REV_ID (0x880a8c) /* chip revision */
  127. #define RGF_USER_CLKS_CTL_0 (0x880abc)
  128. #define BIT_USER_CLKS_CAR_AHB_SW_SEL BIT(1) /* ref clk/PLL */
  129. #define BIT_USER_CLKS_RST_PWGD BIT(11) /* reset on "power good" */
  130. #define RGF_USER_CLKS_CTL_SW_RST_VEC_0 (0x880b04)
  131. #define RGF_USER_CLKS_CTL_SW_RST_VEC_1 (0x880b08)
  132. #define RGF_USER_CLKS_CTL_SW_RST_VEC_2 (0x880b0c)
  133. #define RGF_USER_CLKS_CTL_SW_RST_VEC_3 (0x880b10)
  134. #define RGF_USER_CLKS_CTL_SW_RST_MASK_0 (0x880b14)
  135. #define BIT_HPAL_PERST_FROM_PAD BIT(6)
  136. #define BIT_CAR_PERST_RST BIT(7)
  137. #define RGF_USER_USER_ICR (0x880b4c) /* struct RGF_ICR */
  138. #define BIT_USER_USER_ICR_SW_INT_2 BIT(18)
  139. #define RGF_USER_CLKS_CTL_EXT_SW_RST_VEC_0 (0x880c18)
  140. #define RGF_USER_CLKS_CTL_EXT_SW_RST_VEC_1 (0x880c2c)
  141. #define RGF_USER_SPARROW_M_4 (0x880c50) /* Sparrow */
  142. #define BIT_SPARROW_M_4_SEL_SLEEP_OR_REF BIT(2)
  143. #define RGF_DMA_EP_TX_ICR (0x881bb4) /* struct RGF_ICR */
  144. #define BIT_DMA_EP_TX_ICR_TX_DONE BIT(0)
  145. #define BIT_DMA_EP_TX_ICR_TX_DONE_N(n) BIT(n+1) /* n = [0..23] */
  146. #define RGF_DMA_EP_RX_ICR (0x881bd0) /* struct RGF_ICR */
  147. #define BIT_DMA_EP_RX_ICR_RX_DONE BIT(0)
  148. #define BIT_DMA_EP_RX_ICR_RX_HTRSH BIT(1)
  149. #define RGF_DMA_EP_MISC_ICR (0x881bec) /* struct RGF_ICR */
  150. #define BIT_DMA_EP_MISC_ICR_RX_HTRSH BIT(0)
  151. #define BIT_DMA_EP_MISC_ICR_TX_NO_ACT BIT(1)
  152. #define BIT_DMA_EP_MISC_ICR_FW_INT(n) BIT(28+n) /* n = [0..3] */
  153. /* Legacy interrupt moderation control (before Sparrow v2)*/
  154. #define RGF_DMA_ITR_CNT_TRSH (0x881c5c)
  155. #define RGF_DMA_ITR_CNT_DATA (0x881c60)
  156. #define RGF_DMA_ITR_CNT_CRL (0x881c64)
  157. #define BIT_DMA_ITR_CNT_CRL_EN BIT(0)
  158. #define BIT_DMA_ITR_CNT_CRL_EXT_TICK BIT(1)
  159. #define BIT_DMA_ITR_CNT_CRL_FOREVER BIT(2)
  160. #define BIT_DMA_ITR_CNT_CRL_CLR BIT(3)
  161. #define BIT_DMA_ITR_CNT_CRL_REACH_TRSH BIT(4)
  162. /* Offload control (Sparrow B0+) */
  163. #define RGF_DMA_OFUL_NID_0 (0x881cd4)
  164. #define BIT_DMA_OFUL_NID_0_RX_EXT_TR_EN BIT(0)
  165. #define BIT_DMA_OFUL_NID_0_TX_EXT_TR_EN BIT(1)
  166. #define BIT_DMA_OFUL_NID_0_RX_EXT_A3_SRC BIT(2)
  167. #define BIT_DMA_OFUL_NID_0_TX_EXT_A3_SRC BIT(3)
  168. /* New (sparrow v2+) interrupt moderation control */
  169. #define RGF_DMA_ITR_TX_DESQ_NO_MOD (0x881d40)
  170. #define RGF_DMA_ITR_TX_CNT_TRSH (0x881d34)
  171. #define RGF_DMA_ITR_TX_CNT_DATA (0x881d38)
  172. #define RGF_DMA_ITR_TX_CNT_CTL (0x881d3c)
  173. #define BIT_DMA_ITR_TX_CNT_CTL_EN BIT(0)
  174. #define BIT_DMA_ITR_TX_CNT_CTL_EXT_TIC_SEL BIT(1)
  175. #define BIT_DMA_ITR_TX_CNT_CTL_FOREVER BIT(2)
  176. #define BIT_DMA_ITR_TX_CNT_CTL_CLR BIT(3)
  177. #define BIT_DMA_ITR_TX_CNT_CTL_REACHED_TRESH BIT(4)
  178. #define BIT_DMA_ITR_TX_CNT_CTL_CROSS_EN BIT(5)
  179. #define BIT_DMA_ITR_TX_CNT_CTL_FREE_RUNNIG BIT(6)
  180. #define RGF_DMA_ITR_TX_IDL_CNT_TRSH (0x881d60)
  181. #define RGF_DMA_ITR_TX_IDL_CNT_DATA (0x881d64)
  182. #define RGF_DMA_ITR_TX_IDL_CNT_CTL (0x881d68)
  183. #define BIT_DMA_ITR_TX_IDL_CNT_CTL_EN BIT(0)
  184. #define BIT_DMA_ITR_TX_IDL_CNT_CTL_EXT_TIC_SEL BIT(1)
  185. #define BIT_DMA_ITR_TX_IDL_CNT_CTL_FOREVER BIT(2)
  186. #define BIT_DMA_ITR_TX_IDL_CNT_CTL_CLR BIT(3)
  187. #define BIT_DMA_ITR_TX_IDL_CNT_CTL_REACHED_TRESH BIT(4)
  188. #define RGF_DMA_ITR_RX_DESQ_NO_MOD (0x881d50)
  189. #define RGF_DMA_ITR_RX_CNT_TRSH (0x881d44)
  190. #define RGF_DMA_ITR_RX_CNT_DATA (0x881d48)
  191. #define RGF_DMA_ITR_RX_CNT_CTL (0x881d4c)
  192. #define BIT_DMA_ITR_RX_CNT_CTL_EN BIT(0)
  193. #define BIT_DMA_ITR_RX_CNT_CTL_EXT_TIC_SEL BIT(1)
  194. #define BIT_DMA_ITR_RX_CNT_CTL_FOREVER BIT(2)
  195. #define BIT_DMA_ITR_RX_CNT_CTL_CLR BIT(3)
  196. #define BIT_DMA_ITR_RX_CNT_CTL_REACHED_TRESH BIT(4)
  197. #define BIT_DMA_ITR_RX_CNT_CTL_CROSS_EN BIT(5)
  198. #define BIT_DMA_ITR_RX_CNT_CTL_FREE_RUNNIG BIT(6)
  199. #define RGF_DMA_ITR_RX_IDL_CNT_TRSH (0x881d54)
  200. #define RGF_DMA_ITR_RX_IDL_CNT_DATA (0x881d58)
  201. #define RGF_DMA_ITR_RX_IDL_CNT_CTL (0x881d5c)
  202. #define BIT_DMA_ITR_RX_IDL_CNT_CTL_EN BIT(0)
  203. #define BIT_DMA_ITR_RX_IDL_CNT_CTL_EXT_TIC_SEL BIT(1)
  204. #define BIT_DMA_ITR_RX_IDL_CNT_CTL_FOREVER BIT(2)
  205. #define BIT_DMA_ITR_RX_IDL_CNT_CTL_CLR BIT(3)
  206. #define BIT_DMA_ITR_RX_IDL_CNT_CTL_REACHED_TRESH BIT(4)
  207. #define RGF_DMA_PSEUDO_CAUSE (0x881c68)
  208. #define RGF_DMA_PSEUDO_CAUSE_MASK_SW (0x881c6c)
  209. #define RGF_DMA_PSEUDO_CAUSE_MASK_FW (0x881c70)
  210. #define BIT_DMA_PSEUDO_CAUSE_RX BIT(0)
  211. #define BIT_DMA_PSEUDO_CAUSE_TX BIT(1)
  212. #define BIT_DMA_PSEUDO_CAUSE_MISC BIT(2)
  213. #define RGF_HP_CTRL (0x88265c)
  214. #define RGF_PCIE_LOS_COUNTER_CTL (0x882dc4)
  215. /* MAC timer, usec, for packet lifetime */
  216. #define RGF_MAC_MTRL_COUNTER_0 (0x886aa8)
  217. #define RGF_CAF_ICR (0x88946c) /* struct RGF_ICR */
  218. #define RGF_CAF_OSC_CONTROL (0x88afa4)
  219. #define BIT_CAF_OSC_XTAL_EN BIT(0)
  220. #define RGF_CAF_PLL_LOCK_STATUS (0x88afec)
  221. #define BIT_CAF_OSC_DIG_XTAL_STABLE BIT(0)
  222. #define RGF_USER_JTAG_DEV_ID (0x880b34) /* device ID */
  223. #define JTAG_DEV_ID_SPARROW_B0 (0x2632072f)
  224. enum {
  225. HW_VER_UNKNOWN,
  226. HW_VER_SPARROW_B0, /* JTAG_DEV_ID_SPARROW_B0 */
  227. };
  228. /* popular locations */
  229. #define RGF_MBOX RGF_USER_USER_SCRATCH_PAD
  230. #define HOST_MBOX HOSTADDR(RGF_MBOX)
  231. #define SW_INT_MBOX BIT_USER_USER_ICR_SW_INT_2
  232. /* ISR register bits */
  233. #define ISR_MISC_FW_READY BIT_DMA_EP_MISC_ICR_FW_INT(0)
  234. #define ISR_MISC_MBOX_EVT BIT_DMA_EP_MISC_ICR_FW_INT(1)
  235. #define ISR_MISC_FW_ERROR BIT_DMA_EP_MISC_ICR_FW_INT(3)
  236. /* Hardware definitions end */
  237. struct fw_map {
  238. u32 from; /* linker address - from, inclusive */
  239. u32 to; /* linker address - to, exclusive */
  240. u32 host; /* PCI/Host address - BAR0 + 0x880000 */
  241. const char *name; /* for debugfs */
  242. };
  243. /* array size should be in sync with actual definition in the wmi.c */
  244. extern const struct fw_map fw_mapping[8];
  245. /**
  246. * mk_cidxtid - construct @cidxtid field
  247. * @cid: CID value
  248. * @tid: TID value
  249. *
  250. * @cidxtid field encoded as bits 0..3 - CID; 4..7 - TID
  251. */
  252. static inline u8 mk_cidxtid(u8 cid, u8 tid)
  253. {
  254. return ((tid & 0xf) << 4) | (cid & 0xf);
  255. }
  256. /**
  257. * parse_cidxtid - parse @cidxtid field
  258. * @cid: store CID value here
  259. * @tid: store TID value here
  260. *
  261. * @cidxtid field encoded as bits 0..3 - CID; 4..7 - TID
  262. */
  263. static inline void parse_cidxtid(u8 cidxtid, u8 *cid, u8 *tid)
  264. {
  265. *cid = cidxtid & 0xf;
  266. *tid = (cidxtid >> 4) & 0xf;
  267. }
  268. struct wil6210_mbox_ring {
  269. u32 base;
  270. u16 entry_size; /* max. size of mbox entry, incl. all headers */
  271. u16 size;
  272. u32 tail;
  273. u32 head;
  274. } __packed;
  275. struct wil6210_mbox_ring_desc {
  276. __le32 sync;
  277. __le32 addr;
  278. } __packed;
  279. /* at HOST_OFF_WIL6210_MBOX_CTL */
  280. struct wil6210_mbox_ctl {
  281. struct wil6210_mbox_ring tx;
  282. struct wil6210_mbox_ring rx;
  283. } __packed;
  284. struct wil6210_mbox_hdr {
  285. __le16 seq;
  286. __le16 len; /* payload, bytes after this header */
  287. __le16 type;
  288. u8 flags;
  289. u8 reserved;
  290. } __packed;
  291. #define WIL_MBOX_HDR_TYPE_WMI (0)
  292. /* max. value for wil6210_mbox_hdr.len */
  293. #define MAX_MBOXITEM_SIZE (240)
  294. /**
  295. * struct wil6210_mbox_hdr_wmi - WMI header
  296. *
  297. * @mid: MAC ID
  298. * 00 - default, created by FW
  299. * 01..0f - WiFi ports, driver to create
  300. * 10..fe - debug
  301. * ff - broadcast
  302. * @id: command/event ID
  303. * @timestamp: FW fills for events, free-running msec timer
  304. */
  305. struct wil6210_mbox_hdr_wmi {
  306. u8 mid;
  307. u8 reserved;
  308. __le16 id;
  309. __le32 timestamp;
  310. } __packed;
  311. struct pending_wmi_event {
  312. struct list_head list;
  313. struct {
  314. struct wil6210_mbox_hdr hdr;
  315. struct wil6210_mbox_hdr_wmi wmi;
  316. u8 data[0];
  317. } __packed event;
  318. };
  319. enum { /* for wil_ctx.mapped_as */
  320. wil_mapped_as_none = 0,
  321. wil_mapped_as_single = 1,
  322. wil_mapped_as_page = 2,
  323. };
  324. /**
  325. * struct wil_ctx - software context for Vring descriptor
  326. */
  327. struct wil_ctx {
  328. struct sk_buff *skb;
  329. u8 nr_frags;
  330. u8 mapped_as;
  331. };
  332. union vring_desc;
  333. struct vring {
  334. dma_addr_t pa;
  335. volatile union vring_desc *va; /* vring_desc[size], WriteBack by DMA */
  336. u16 size; /* number of vring_desc elements */
  337. u32 swtail;
  338. u32 swhead;
  339. u32 hwtail; /* write here to inform hw */
  340. struct wil_ctx *ctx; /* ctx[size] - software context */
  341. };
  342. /**
  343. * Additional data for Tx Vring
  344. */
  345. struct vring_tx_data {
  346. bool dot1x_open;
  347. int enabled;
  348. cycles_t idle, last_idle, begin;
  349. u8 agg_wsize; /* agreed aggregation window, 0 - no agg */
  350. u16 agg_timeout;
  351. u8 agg_amsdu;
  352. bool addba_in_progress; /* if set, agg_xxx is for request in progress */
  353. spinlock_t lock;
  354. };
  355. enum { /* for wil6210_priv.status */
  356. wil_status_fwready = 0,
  357. wil_status_fwconnecting,
  358. wil_status_fwconnected,
  359. wil_status_dontscan,
  360. wil_status_reset_done,
  361. wil_status_irqen, /* FIXME: interrupts enabled - for debug */
  362. wil_status_napi_en, /* NAPI enabled protected by wil->mutex */
  363. wil_status_last /* keep last */
  364. };
  365. struct pci_dev;
  366. /**
  367. * struct tid_ampdu_rx - TID aggregation information (Rx).
  368. *
  369. * @reorder_buf: buffer to reorder incoming aggregated MPDUs
  370. * @reorder_time: jiffies when skb was added
  371. * @session_timer: check if peer keeps Tx-ing on the TID (by timeout value)
  372. * @reorder_timer: releases expired frames from the reorder buffer.
  373. * @last_rx: jiffies of last rx activity
  374. * @head_seq_num: head sequence number in reordering buffer.
  375. * @stored_mpdu_num: number of MPDUs in reordering buffer
  376. * @ssn: Starting Sequence Number expected to be aggregated.
  377. * @buf_size: buffer size for incoming A-MPDUs
  378. * @timeout: reset timer value (in TUs).
  379. * @ssn_last_drop: SSN of the last dropped frame
  380. * @total: total number of processed incoming frames
  381. * @drop_dup: duplicate frames dropped for this reorder buffer
  382. * @drop_old: old frames dropped for this reorder buffer
  383. * @dialog_token: dialog token for aggregation session
  384. * @first_time: true when this buffer used 1-st time
  385. */
  386. struct wil_tid_ampdu_rx {
  387. struct sk_buff **reorder_buf;
  388. unsigned long *reorder_time;
  389. struct timer_list session_timer;
  390. struct timer_list reorder_timer;
  391. unsigned long last_rx;
  392. u16 head_seq_num;
  393. u16 stored_mpdu_num;
  394. u16 ssn;
  395. u16 buf_size;
  396. u16 timeout;
  397. u16 ssn_last_drop;
  398. unsigned long long total; /* frames processed */
  399. unsigned long long drop_dup;
  400. unsigned long long drop_old;
  401. u8 dialog_token;
  402. bool first_time; /* is it 1-st time this buffer used? */
  403. };
  404. enum wil_sta_status {
  405. wil_sta_unused = 0,
  406. wil_sta_conn_pending = 1,
  407. wil_sta_connected = 2,
  408. };
  409. #define WIL_STA_TID_NUM (16)
  410. #define WIL_MCS_MAX (12) /* Maximum MCS supported */
  411. struct wil_net_stats {
  412. unsigned long rx_packets;
  413. unsigned long tx_packets;
  414. unsigned long rx_bytes;
  415. unsigned long tx_bytes;
  416. unsigned long tx_errors;
  417. unsigned long rx_dropped;
  418. u16 last_mcs_rx;
  419. u64 rx_per_mcs[WIL_MCS_MAX + 1];
  420. };
  421. /**
  422. * struct wil_sta_info - data for peer
  423. *
  424. * Peer identified by its CID (connection ID)
  425. * NIC performs beam forming for each peer;
  426. * if no beam forming done, frame exchange is not
  427. * possible.
  428. */
  429. struct wil_sta_info {
  430. u8 addr[ETH_ALEN];
  431. enum wil_sta_status status;
  432. struct wil_net_stats stats;
  433. /* Rx BACK */
  434. struct wil_tid_ampdu_rx *tid_rx[WIL_STA_TID_NUM];
  435. spinlock_t tid_rx_lock; /* guarding tid_rx array */
  436. unsigned long tid_rx_timer_expired[BITS_TO_LONGS(WIL_STA_TID_NUM)];
  437. unsigned long tid_rx_stop_requested[BITS_TO_LONGS(WIL_STA_TID_NUM)];
  438. };
  439. enum {
  440. fw_recovery_idle = 0,
  441. fw_recovery_pending = 1,
  442. fw_recovery_running = 2,
  443. };
  444. enum {
  445. hw_capability_last
  446. };
  447. struct wil_back_rx {
  448. struct list_head list;
  449. /* request params, converted to CPU byte order - what we asked for */
  450. u8 cidxtid;
  451. u8 dialog_token;
  452. u16 ba_param_set;
  453. u16 ba_timeout;
  454. u16 ba_seq_ctrl;
  455. };
  456. struct wil_back_tx {
  457. struct list_head list;
  458. /* request params, converted to CPU byte order - what we asked for */
  459. u8 ringid;
  460. u8 agg_wsize;
  461. u16 agg_timeout;
  462. };
  463. struct wil_probe_client_req {
  464. struct list_head list;
  465. u64 cookie;
  466. u8 cid;
  467. };
  468. struct pmc_ctx {
  469. /* alloc, free, and read operations must own the lock */
  470. struct mutex lock;
  471. struct vring_tx_desc *pring_va;
  472. dma_addr_t pring_pa;
  473. struct desc_alloc_info *descriptors;
  474. int last_cmd_status;
  475. int num_descriptors;
  476. int descriptor_size;
  477. };
  478. struct wil6210_priv {
  479. struct pci_dev *pdev;
  480. struct wireless_dev *wdev;
  481. void __iomem *csr;
  482. DECLARE_BITMAP(status, wil_status_last);
  483. u32 fw_version;
  484. u32 hw_version;
  485. const char *hw_name;
  486. DECLARE_BITMAP(hw_capabilities, hw_capability_last);
  487. u8 n_mids; /* number of additional MIDs as reported by FW */
  488. u32 recovery_count; /* num of FW recovery attempts in a short time */
  489. u32 recovery_state; /* FW recovery state machine */
  490. unsigned long last_fw_recovery; /* jiffies of last fw recovery */
  491. wait_queue_head_t wq; /* for all wait_event() use */
  492. /* profile */
  493. u32 monitor_flags;
  494. u32 privacy; /* secure connection? */
  495. u8 hidden_ssid; /* relevant in AP mode */
  496. u16 channel; /* relevant in AP mode */
  497. int sinfo_gen;
  498. u32 ap_isolate; /* no intra-BSS communication */
  499. /* interrupt moderation */
  500. u32 tx_max_burst_duration;
  501. u32 tx_interframe_timeout;
  502. u32 rx_max_burst_duration;
  503. u32 rx_interframe_timeout;
  504. /* cached ISR registers */
  505. u32 isr_misc;
  506. /* mailbox related */
  507. struct mutex wmi_mutex;
  508. struct wil6210_mbox_ctl mbox_ctl;
  509. struct completion wmi_ready;
  510. struct completion wmi_call;
  511. u16 wmi_seq;
  512. u16 reply_id; /**< wait for this WMI event */
  513. void *reply_buf;
  514. u16 reply_size;
  515. struct workqueue_struct *wmi_wq; /* for deferred calls */
  516. struct work_struct wmi_event_worker;
  517. struct workqueue_struct *wq_service;
  518. struct work_struct connect_worker;
  519. struct work_struct disconnect_worker;
  520. struct work_struct fw_error_worker; /* for FW error recovery */
  521. struct timer_list connect_timer;
  522. struct timer_list scan_timer; /* detect scan timeout */
  523. int pending_connect_cid;
  524. struct list_head pending_wmi_ev;
  525. /*
  526. * protect pending_wmi_ev
  527. * - fill in IRQ from wil6210_irq_misc,
  528. * - consumed in thread by wmi_event_worker
  529. */
  530. spinlock_t wmi_ev_lock;
  531. struct napi_struct napi_rx;
  532. struct napi_struct napi_tx;
  533. /* BACK */
  534. struct list_head back_rx_pending;
  535. struct mutex back_rx_mutex; /* protect @back_rx_pending */
  536. struct work_struct back_rx_worker;
  537. struct list_head back_tx_pending;
  538. struct mutex back_tx_mutex; /* protect @back_tx_pending */
  539. struct work_struct back_tx_worker;
  540. /* keep alive */
  541. struct list_head probe_client_pending;
  542. struct mutex probe_client_mutex; /* protect @probe_client_pending */
  543. struct work_struct probe_client_worker;
  544. /* DMA related */
  545. struct vring vring_rx;
  546. struct vring vring_tx[WIL6210_MAX_TX_RINGS];
  547. struct vring_tx_data vring_tx_data[WIL6210_MAX_TX_RINGS];
  548. u8 vring2cid_tid[WIL6210_MAX_TX_RINGS][2]; /* [0] - CID, [1] - TID */
  549. struct wil_sta_info sta[WIL6210_MAX_CID];
  550. int bcast_vring;
  551. /* scan */
  552. struct cfg80211_scan_request *scan_request;
  553. struct mutex mutex; /* for wil6210_priv access in wil_{up|down} */
  554. /* statistics */
  555. atomic_t isr_count_rx, isr_count_tx;
  556. /* debugfs */
  557. struct dentry *debug;
  558. struct debugfs_blob_wrapper blobs[ARRAY_SIZE(fw_mapping)];
  559. void *platform_handle;
  560. struct wil_platform_ops platform_ops;
  561. struct pmc_ctx pmc;
  562. };
  563. #define wil_to_wiphy(i) (i->wdev->wiphy)
  564. #define wil_to_dev(i) (wiphy_dev(wil_to_wiphy(i)))
  565. #define wiphy_to_wil(w) (struct wil6210_priv *)(wiphy_priv(w))
  566. #define wil_to_wdev(i) (i->wdev)
  567. #define wdev_to_wil(w) (struct wil6210_priv *)(wdev_priv(w))
  568. #define wil_to_ndev(i) (wil_to_wdev(i)->netdev)
  569. #define ndev_to_wil(n) (wdev_to_wil(n->ieee80211_ptr))
  570. __printf(2, 3)
  571. void wil_dbg_trace(struct wil6210_priv *wil, const char *fmt, ...);
  572. __printf(2, 3)
  573. void wil_err(struct wil6210_priv *wil, const char *fmt, ...);
  574. __printf(2, 3)
  575. void wil_err_ratelimited(struct wil6210_priv *wil, const char *fmt, ...);
  576. __printf(2, 3)
  577. void wil_info(struct wil6210_priv *wil, const char *fmt, ...);
  578. #define wil_dbg(wil, fmt, arg...) do { \
  579. netdev_dbg(wil_to_ndev(wil), fmt, ##arg); \
  580. wil_dbg_trace(wil, fmt, ##arg); \
  581. } while (0)
  582. #define wil_dbg_irq(wil, fmt, arg...) wil_dbg(wil, "DBG[ IRQ]" fmt, ##arg)
  583. #define wil_dbg_txrx(wil, fmt, arg...) wil_dbg(wil, "DBG[TXRX]" fmt, ##arg)
  584. #define wil_dbg_wmi(wil, fmt, arg...) wil_dbg(wil, "DBG[ WMI]" fmt, ##arg)
  585. #define wil_dbg_misc(wil, fmt, arg...) wil_dbg(wil, "DBG[MISC]" fmt, ##arg)
  586. #define wil_dbg_pm(wil, fmt, arg...) wil_dbg(wil, "DBG[ PM ]" fmt, ##arg)
  587. /* target operations */
  588. /* register read */
  589. static inline u32 wil_r(struct wil6210_priv *wil, u32 reg)
  590. {
  591. return readl(wil->csr + HOSTADDR(reg));
  592. }
  593. /* register write. wmb() to make sure it is completed */
  594. static inline void wil_w(struct wil6210_priv *wil, u32 reg, u32 val)
  595. {
  596. writel(val, wil->csr + HOSTADDR(reg));
  597. wmb(); /* wait for write to propagate to the HW */
  598. }
  599. /* register set = read, OR, write */
  600. static inline void wil_s(struct wil6210_priv *wil, u32 reg, u32 val)
  601. {
  602. wil_w(wil, reg, wil_r(wil, reg) | val);
  603. }
  604. /* register clear = read, AND with inverted, write */
  605. static inline void wil_c(struct wil6210_priv *wil, u32 reg, u32 val)
  606. {
  607. wil_w(wil, reg, wil_r(wil, reg) & ~val);
  608. }
  609. #if defined(CONFIG_DYNAMIC_DEBUG)
  610. #define wil_hex_dump_txrx(prefix_str, prefix_type, rowsize, \
  611. groupsize, buf, len, ascii) \
  612. print_hex_dump_debug("DBG[TXRX]" prefix_str,\
  613. prefix_type, rowsize, \
  614. groupsize, buf, len, ascii)
  615. #define wil_hex_dump_wmi(prefix_str, prefix_type, rowsize, \
  616. groupsize, buf, len, ascii) \
  617. print_hex_dump_debug("DBG[ WMI]" prefix_str,\
  618. prefix_type, rowsize, \
  619. groupsize, buf, len, ascii)
  620. #else /* defined(CONFIG_DYNAMIC_DEBUG) */
  621. static inline
  622. void wil_hex_dump_txrx(const char *prefix_str, int prefix_type, int rowsize,
  623. int groupsize, const void *buf, size_t len, bool ascii)
  624. {
  625. }
  626. static inline
  627. void wil_hex_dump_wmi(const char *prefix_str, int prefix_type, int rowsize,
  628. int groupsize, const void *buf, size_t len, bool ascii)
  629. {
  630. }
  631. #endif /* defined(CONFIG_DYNAMIC_DEBUG) */
  632. void wil_memcpy_fromio_32(void *dst, const volatile void __iomem *src,
  633. size_t count);
  634. void wil_memcpy_toio_32(volatile void __iomem *dst, const void *src,
  635. size_t count);
  636. void *wil_if_alloc(struct device *dev);
  637. void wil_if_free(struct wil6210_priv *wil);
  638. int wil_if_add(struct wil6210_priv *wil);
  639. void wil_if_remove(struct wil6210_priv *wil);
  640. int wil_priv_init(struct wil6210_priv *wil);
  641. void wil_priv_deinit(struct wil6210_priv *wil);
  642. int wil_reset(struct wil6210_priv *wil, bool no_fw);
  643. void wil_fw_error_recovery(struct wil6210_priv *wil);
  644. void wil_set_recovery_state(struct wil6210_priv *wil, int state);
  645. int wil_up(struct wil6210_priv *wil);
  646. int __wil_up(struct wil6210_priv *wil);
  647. int wil_down(struct wil6210_priv *wil);
  648. int __wil_down(struct wil6210_priv *wil);
  649. void wil_mbox_ring_le2cpus(struct wil6210_mbox_ring *r);
  650. int wil_find_cid(struct wil6210_priv *wil, const u8 *mac);
  651. void wil_set_ethtoolops(struct net_device *ndev);
  652. void __iomem *wmi_buffer(struct wil6210_priv *wil, __le32 ptr);
  653. void __iomem *wmi_addr(struct wil6210_priv *wil, u32 ptr);
  654. int wmi_read_hdr(struct wil6210_priv *wil, __le32 ptr,
  655. struct wil6210_mbox_hdr *hdr);
  656. int wmi_send(struct wil6210_priv *wil, u16 cmdid, void *buf, u16 len);
  657. void wmi_recv_cmd(struct wil6210_priv *wil);
  658. int wmi_call(struct wil6210_priv *wil, u16 cmdid, void *buf, u16 len,
  659. u16 reply_id, void *reply, u8 reply_size, int to_msec);
  660. void wmi_event_worker(struct work_struct *work);
  661. void wmi_event_flush(struct wil6210_priv *wil);
  662. int wmi_set_ssid(struct wil6210_priv *wil, u8 ssid_len, const void *ssid);
  663. int wmi_get_ssid(struct wil6210_priv *wil, u8 *ssid_len, void *ssid);
  664. int wmi_set_channel(struct wil6210_priv *wil, int channel);
  665. int wmi_get_channel(struct wil6210_priv *wil, int *channel);
  666. int wmi_del_cipher_key(struct wil6210_priv *wil, u8 key_index,
  667. const void *mac_addr, int key_usage);
  668. int wmi_add_cipher_key(struct wil6210_priv *wil, u8 key_index,
  669. const void *mac_addr, int key_len, const void *key,
  670. int key_usage);
  671. int wmi_echo(struct wil6210_priv *wil);
  672. int wmi_set_ie(struct wil6210_priv *wil, u8 type, u16 ie_len, const void *ie);
  673. int wmi_rx_chain_add(struct wil6210_priv *wil, struct vring *vring);
  674. int wmi_p2p_cfg(struct wil6210_priv *wil, int channel);
  675. int wmi_rxon(struct wil6210_priv *wil, bool on);
  676. int wmi_get_temperature(struct wil6210_priv *wil, u32 *t_m, u32 *t_r);
  677. int wmi_disconnect_sta(struct wil6210_priv *wil, const u8 *mac, u16 reason);
  678. int wmi_addba(struct wil6210_priv *wil, u8 ringid, u8 size, u16 timeout);
  679. int wmi_delba_tx(struct wil6210_priv *wil, u8 ringid, u16 reason);
  680. int wmi_delba_rx(struct wil6210_priv *wil, u8 cidxtid, u16 reason);
  681. int wmi_addba_rx_resp(struct wil6210_priv *wil, u8 cid, u8 tid, u8 token,
  682. u16 status, bool amsdu, u16 agg_wsize, u16 timeout);
  683. int wil_addba_rx_request(struct wil6210_priv *wil, u8 cidxtid,
  684. u8 dialog_token, __le16 ba_param_set,
  685. __le16 ba_timeout, __le16 ba_seq_ctrl);
  686. void wil_back_rx_worker(struct work_struct *work);
  687. void wil_back_rx_flush(struct wil6210_priv *wil);
  688. int wil_addba_tx_request(struct wil6210_priv *wil, u8 ringid, u16 wsize);
  689. void wil_back_tx_worker(struct work_struct *work);
  690. void wil_back_tx_flush(struct wil6210_priv *wil);
  691. void wil6210_clear_irq(struct wil6210_priv *wil);
  692. int wil6210_init_irq(struct wil6210_priv *wil, int irq, bool use_msi);
  693. void wil6210_fini_irq(struct wil6210_priv *wil, int irq);
  694. void wil_mask_irq(struct wil6210_priv *wil);
  695. void wil_unmask_irq(struct wil6210_priv *wil);
  696. void wil_configure_interrupt_moderation(struct wil6210_priv *wil);
  697. void wil_disable_irq(struct wil6210_priv *wil);
  698. void wil_enable_irq(struct wil6210_priv *wil);
  699. int wil_cfg80211_mgmt_tx(struct wiphy *wiphy, struct wireless_dev *wdev,
  700. struct cfg80211_mgmt_tx_params *params,
  701. u64 *cookie);
  702. int wil6210_debugfs_init(struct wil6210_priv *wil);
  703. void wil6210_debugfs_remove(struct wil6210_priv *wil);
  704. int wil_cid_fill_sinfo(struct wil6210_priv *wil, int cid,
  705. struct station_info *sinfo);
  706. struct wireless_dev *wil_cfg80211_init(struct device *dev);
  707. void wil_wdev_free(struct wil6210_priv *wil);
  708. int wmi_set_mac_address(struct wil6210_priv *wil, void *addr);
  709. int wmi_pcp_start(struct wil6210_priv *wil, int bi, u8 wmi_nettype,
  710. u8 chan, u8 hidden_ssid);
  711. int wmi_pcp_stop(struct wil6210_priv *wil);
  712. void wil6210_disconnect(struct wil6210_priv *wil, const u8 *bssid,
  713. u16 reason_code, bool from_event);
  714. void wil_probe_client_flush(struct wil6210_priv *wil);
  715. void wil_probe_client_worker(struct work_struct *work);
  716. int wil_rx_init(struct wil6210_priv *wil, u16 size);
  717. void wil_rx_fini(struct wil6210_priv *wil);
  718. /* TX API */
  719. int wil_vring_init_tx(struct wil6210_priv *wil, int id, int size,
  720. int cid, int tid);
  721. void wil_vring_fini_tx(struct wil6210_priv *wil, int id);
  722. int wil_vring_init_bcast(struct wil6210_priv *wil, int id, int size);
  723. int wil_bcast_init(struct wil6210_priv *wil);
  724. void wil_bcast_fini(struct wil6210_priv *wil);
  725. netdev_tx_t wil_start_xmit(struct sk_buff *skb, struct net_device *ndev);
  726. int wil_tx_complete(struct wil6210_priv *wil, int ringid);
  727. void wil6210_unmask_irq_tx(struct wil6210_priv *wil);
  728. /* RX API */
  729. void wil_rx_handle(struct wil6210_priv *wil, int *quota);
  730. void wil6210_unmask_irq_rx(struct wil6210_priv *wil);
  731. int wil_iftype_nl2wmi(enum nl80211_iftype type);
  732. int wil_ioctl(struct wil6210_priv *wil, void __user *data, int cmd);
  733. int wil_request_firmware(struct wil6210_priv *wil, const char *name);
  734. int wil_can_suspend(struct wil6210_priv *wil, bool is_runtime);
  735. int wil_suspend(struct wil6210_priv *wil, bool is_runtime);
  736. int wil_resume(struct wil6210_priv *wil, bool is_runtime);
  737. #endif /* __WIL6210_H__ */