pci.c 76 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110
  1. /*
  2. * Copyright (c) 2005-2011 Atheros Communications Inc.
  3. * Copyright (c) 2011-2013 Qualcomm Atheros, Inc.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for any
  6. * purpose with or without fee is hereby granted, provided that the above
  7. * copyright notice and this permission notice appear in all copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  10. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  12. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  13. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  14. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  15. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  16. */
  17. #include <linux/pci.h>
  18. #include <linux/module.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/spinlock.h>
  21. #include <linux/bitops.h>
  22. #include "core.h"
  23. #include "debug.h"
  24. #include "targaddrs.h"
  25. #include "bmi.h"
  26. #include "hif.h"
  27. #include "htc.h"
  28. #include "ce.h"
  29. #include "pci.h"
  30. enum ath10k_pci_irq_mode {
  31. ATH10K_PCI_IRQ_AUTO = 0,
  32. ATH10K_PCI_IRQ_LEGACY = 1,
  33. ATH10K_PCI_IRQ_MSI = 2,
  34. };
  35. enum ath10k_pci_reset_mode {
  36. ATH10K_PCI_RESET_AUTO = 0,
  37. ATH10K_PCI_RESET_WARM_ONLY = 1,
  38. };
  39. static unsigned int ath10k_pci_irq_mode = ATH10K_PCI_IRQ_AUTO;
  40. static unsigned int ath10k_pci_reset_mode = ATH10K_PCI_RESET_AUTO;
  41. module_param_named(irq_mode, ath10k_pci_irq_mode, uint, 0644);
  42. MODULE_PARM_DESC(irq_mode, "0: auto, 1: legacy, 2: msi (default: 0)");
  43. module_param_named(reset_mode, ath10k_pci_reset_mode, uint, 0644);
  44. MODULE_PARM_DESC(reset_mode, "0: auto, 1: warm only (default: 0)");
  45. /* how long wait to wait for target to initialise, in ms */
  46. #define ATH10K_PCI_TARGET_WAIT 3000
  47. #define ATH10K_PCI_NUM_WARM_RESET_ATTEMPTS 3
  48. #define QCA988X_2_0_DEVICE_ID (0x003c)
  49. #define QCA6164_2_1_DEVICE_ID (0x0041)
  50. #define QCA6174_2_1_DEVICE_ID (0x003e)
  51. #define QCA99X0_2_0_DEVICE_ID (0x0040)
  52. static const struct pci_device_id ath10k_pci_id_table[] = {
  53. { PCI_VDEVICE(ATHEROS, QCA988X_2_0_DEVICE_ID) }, /* PCI-E QCA988X V2 */
  54. { PCI_VDEVICE(ATHEROS, QCA6164_2_1_DEVICE_ID) }, /* PCI-E QCA6164 V2.1 */
  55. { PCI_VDEVICE(ATHEROS, QCA6174_2_1_DEVICE_ID) }, /* PCI-E QCA6174 V2.1 */
  56. { PCI_VDEVICE(ATHEROS, QCA99X0_2_0_DEVICE_ID) }, /* PCI-E QCA99X0 V2 */
  57. {0}
  58. };
  59. static const struct ath10k_pci_supp_chip ath10k_pci_supp_chips[] = {
  60. /* QCA988X pre 2.0 chips are not supported because they need some nasty
  61. * hacks. ath10k doesn't have them and these devices crash horribly
  62. * because of that.
  63. */
  64. { QCA988X_2_0_DEVICE_ID, QCA988X_HW_2_0_CHIP_ID_REV },
  65. { QCA6164_2_1_DEVICE_ID, QCA6174_HW_2_1_CHIP_ID_REV },
  66. { QCA6164_2_1_DEVICE_ID, QCA6174_HW_2_2_CHIP_ID_REV },
  67. { QCA6164_2_1_DEVICE_ID, QCA6174_HW_3_0_CHIP_ID_REV },
  68. { QCA6164_2_1_DEVICE_ID, QCA6174_HW_3_1_CHIP_ID_REV },
  69. { QCA6164_2_1_DEVICE_ID, QCA6174_HW_3_2_CHIP_ID_REV },
  70. { QCA6174_2_1_DEVICE_ID, QCA6174_HW_2_1_CHIP_ID_REV },
  71. { QCA6174_2_1_DEVICE_ID, QCA6174_HW_2_2_CHIP_ID_REV },
  72. { QCA6174_2_1_DEVICE_ID, QCA6174_HW_3_0_CHIP_ID_REV },
  73. { QCA6174_2_1_DEVICE_ID, QCA6174_HW_3_1_CHIP_ID_REV },
  74. { QCA6174_2_1_DEVICE_ID, QCA6174_HW_3_2_CHIP_ID_REV },
  75. { QCA99X0_2_0_DEVICE_ID, QCA99X0_HW_2_0_CHIP_ID_REV },
  76. };
  77. static void ath10k_pci_buffer_cleanup(struct ath10k *ar);
  78. static int ath10k_pci_cold_reset(struct ath10k *ar);
  79. static int ath10k_pci_safe_chip_reset(struct ath10k *ar);
  80. static int ath10k_pci_wait_for_target_init(struct ath10k *ar);
  81. static int ath10k_pci_init_irq(struct ath10k *ar);
  82. static int ath10k_pci_deinit_irq(struct ath10k *ar);
  83. static int ath10k_pci_request_irq(struct ath10k *ar);
  84. static void ath10k_pci_free_irq(struct ath10k *ar);
  85. static int ath10k_pci_bmi_wait(struct ath10k_ce_pipe *tx_pipe,
  86. struct ath10k_ce_pipe *rx_pipe,
  87. struct bmi_xfer *xfer);
  88. static int ath10k_pci_qca99x0_chip_reset(struct ath10k *ar);
  89. static const struct ce_attr host_ce_config_wlan[] = {
  90. /* CE0: host->target HTC control and raw streams */
  91. {
  92. .flags = CE_ATTR_FLAGS,
  93. .src_nentries = 16,
  94. .src_sz_max = 256,
  95. .dest_nentries = 0,
  96. },
  97. /* CE1: target->host HTT + HTC control */
  98. {
  99. .flags = CE_ATTR_FLAGS,
  100. .src_nentries = 0,
  101. .src_sz_max = 2048,
  102. .dest_nentries = 512,
  103. },
  104. /* CE2: target->host WMI */
  105. {
  106. .flags = CE_ATTR_FLAGS,
  107. .src_nentries = 0,
  108. .src_sz_max = 2048,
  109. .dest_nentries = 128,
  110. },
  111. /* CE3: host->target WMI */
  112. {
  113. .flags = CE_ATTR_FLAGS,
  114. .src_nentries = 32,
  115. .src_sz_max = 2048,
  116. .dest_nentries = 0,
  117. },
  118. /* CE4: host->target HTT */
  119. {
  120. .flags = CE_ATTR_FLAGS | CE_ATTR_DIS_INTR,
  121. .src_nentries = CE_HTT_H2T_MSG_SRC_NENTRIES,
  122. .src_sz_max = 256,
  123. .dest_nentries = 0,
  124. },
  125. /* CE5: unused */
  126. {
  127. .flags = CE_ATTR_FLAGS,
  128. .src_nentries = 0,
  129. .src_sz_max = 0,
  130. .dest_nentries = 0,
  131. },
  132. /* CE6: target autonomous hif_memcpy */
  133. {
  134. .flags = CE_ATTR_FLAGS,
  135. .src_nentries = 0,
  136. .src_sz_max = 0,
  137. .dest_nentries = 0,
  138. },
  139. /* CE7: ce_diag, the Diagnostic Window */
  140. {
  141. .flags = CE_ATTR_FLAGS,
  142. .src_nentries = 2,
  143. .src_sz_max = DIAG_TRANSFER_LIMIT,
  144. .dest_nentries = 2,
  145. },
  146. /* CE8: target->host pktlog */
  147. {
  148. .flags = CE_ATTR_FLAGS,
  149. .src_nentries = 0,
  150. .src_sz_max = 2048,
  151. .dest_nentries = 128,
  152. },
  153. /* CE9 target autonomous qcache memcpy */
  154. {
  155. .flags = CE_ATTR_FLAGS,
  156. .src_nentries = 0,
  157. .src_sz_max = 0,
  158. .dest_nentries = 0,
  159. },
  160. /* CE10: target autonomous hif memcpy */
  161. {
  162. .flags = CE_ATTR_FLAGS,
  163. .src_nentries = 0,
  164. .src_sz_max = 0,
  165. .dest_nentries = 0,
  166. },
  167. /* CE11: target autonomous hif memcpy */
  168. {
  169. .flags = CE_ATTR_FLAGS,
  170. .src_nentries = 0,
  171. .src_sz_max = 0,
  172. .dest_nentries = 0,
  173. },
  174. };
  175. /* Target firmware's Copy Engine configuration. */
  176. static const struct ce_pipe_config target_ce_config_wlan[] = {
  177. /* CE0: host->target HTC control and raw streams */
  178. {
  179. .pipenum = __cpu_to_le32(0),
  180. .pipedir = __cpu_to_le32(PIPEDIR_OUT),
  181. .nentries = __cpu_to_le32(32),
  182. .nbytes_max = __cpu_to_le32(256),
  183. .flags = __cpu_to_le32(CE_ATTR_FLAGS),
  184. .reserved = __cpu_to_le32(0),
  185. },
  186. /* CE1: target->host HTT + HTC control */
  187. {
  188. .pipenum = __cpu_to_le32(1),
  189. .pipedir = __cpu_to_le32(PIPEDIR_IN),
  190. .nentries = __cpu_to_le32(32),
  191. .nbytes_max = __cpu_to_le32(2048),
  192. .flags = __cpu_to_le32(CE_ATTR_FLAGS),
  193. .reserved = __cpu_to_le32(0),
  194. },
  195. /* CE2: target->host WMI */
  196. {
  197. .pipenum = __cpu_to_le32(2),
  198. .pipedir = __cpu_to_le32(PIPEDIR_IN),
  199. .nentries = __cpu_to_le32(64),
  200. .nbytes_max = __cpu_to_le32(2048),
  201. .flags = __cpu_to_le32(CE_ATTR_FLAGS),
  202. .reserved = __cpu_to_le32(0),
  203. },
  204. /* CE3: host->target WMI */
  205. {
  206. .pipenum = __cpu_to_le32(3),
  207. .pipedir = __cpu_to_le32(PIPEDIR_OUT),
  208. .nentries = __cpu_to_le32(32),
  209. .nbytes_max = __cpu_to_le32(2048),
  210. .flags = __cpu_to_le32(CE_ATTR_FLAGS),
  211. .reserved = __cpu_to_le32(0),
  212. },
  213. /* CE4: host->target HTT */
  214. {
  215. .pipenum = __cpu_to_le32(4),
  216. .pipedir = __cpu_to_le32(PIPEDIR_OUT),
  217. .nentries = __cpu_to_le32(256),
  218. .nbytes_max = __cpu_to_le32(256),
  219. .flags = __cpu_to_le32(CE_ATTR_FLAGS),
  220. .reserved = __cpu_to_le32(0),
  221. },
  222. /* NB: 50% of src nentries, since tx has 2 frags */
  223. /* CE5: unused */
  224. {
  225. .pipenum = __cpu_to_le32(5),
  226. .pipedir = __cpu_to_le32(PIPEDIR_OUT),
  227. .nentries = __cpu_to_le32(32),
  228. .nbytes_max = __cpu_to_le32(2048),
  229. .flags = __cpu_to_le32(CE_ATTR_FLAGS),
  230. .reserved = __cpu_to_le32(0),
  231. },
  232. /* CE6: Reserved for target autonomous hif_memcpy */
  233. {
  234. .pipenum = __cpu_to_le32(6),
  235. .pipedir = __cpu_to_le32(PIPEDIR_INOUT),
  236. .nentries = __cpu_to_le32(32),
  237. .nbytes_max = __cpu_to_le32(4096),
  238. .flags = __cpu_to_le32(CE_ATTR_FLAGS),
  239. .reserved = __cpu_to_le32(0),
  240. },
  241. /* CE7 used only by Host */
  242. {
  243. .pipenum = __cpu_to_le32(7),
  244. .pipedir = __cpu_to_le32(PIPEDIR_INOUT),
  245. .nentries = __cpu_to_le32(0),
  246. .nbytes_max = __cpu_to_le32(0),
  247. .flags = __cpu_to_le32(0),
  248. .reserved = __cpu_to_le32(0),
  249. },
  250. /* CE8 target->host packtlog */
  251. {
  252. .pipenum = __cpu_to_le32(8),
  253. .pipedir = __cpu_to_le32(PIPEDIR_IN),
  254. .nentries = __cpu_to_le32(64),
  255. .nbytes_max = __cpu_to_le32(2048),
  256. .flags = __cpu_to_le32(CE_ATTR_FLAGS | CE_ATTR_DIS_INTR),
  257. .reserved = __cpu_to_le32(0),
  258. },
  259. /* CE9 target autonomous qcache memcpy */
  260. {
  261. .pipenum = __cpu_to_le32(9),
  262. .pipedir = __cpu_to_le32(PIPEDIR_INOUT),
  263. .nentries = __cpu_to_le32(32),
  264. .nbytes_max = __cpu_to_le32(2048),
  265. .flags = __cpu_to_le32(CE_ATTR_FLAGS | CE_ATTR_DIS_INTR),
  266. .reserved = __cpu_to_le32(0),
  267. },
  268. /* It not necessary to send target wlan configuration for CE10 & CE11
  269. * as these CEs are not actively used in target.
  270. */
  271. };
  272. /*
  273. * Map from service/endpoint to Copy Engine.
  274. * This table is derived from the CE_PCI TABLE, above.
  275. * It is passed to the Target at startup for use by firmware.
  276. */
  277. static const struct service_to_pipe target_service_to_ce_map_wlan[] = {
  278. {
  279. __cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_VO),
  280. __cpu_to_le32(PIPEDIR_OUT), /* out = UL = host -> target */
  281. __cpu_to_le32(3),
  282. },
  283. {
  284. __cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_VO),
  285. __cpu_to_le32(PIPEDIR_IN), /* in = DL = target -> host */
  286. __cpu_to_le32(2),
  287. },
  288. {
  289. __cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_BK),
  290. __cpu_to_le32(PIPEDIR_OUT), /* out = UL = host -> target */
  291. __cpu_to_le32(3),
  292. },
  293. {
  294. __cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_BK),
  295. __cpu_to_le32(PIPEDIR_IN), /* in = DL = target -> host */
  296. __cpu_to_le32(2),
  297. },
  298. {
  299. __cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_BE),
  300. __cpu_to_le32(PIPEDIR_OUT), /* out = UL = host -> target */
  301. __cpu_to_le32(3),
  302. },
  303. {
  304. __cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_BE),
  305. __cpu_to_le32(PIPEDIR_IN), /* in = DL = target -> host */
  306. __cpu_to_le32(2),
  307. },
  308. {
  309. __cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_VI),
  310. __cpu_to_le32(PIPEDIR_OUT), /* out = UL = host -> target */
  311. __cpu_to_le32(3),
  312. },
  313. {
  314. __cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_VI),
  315. __cpu_to_le32(PIPEDIR_IN), /* in = DL = target -> host */
  316. __cpu_to_le32(2),
  317. },
  318. {
  319. __cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_CONTROL),
  320. __cpu_to_le32(PIPEDIR_OUT), /* out = UL = host -> target */
  321. __cpu_to_le32(3),
  322. },
  323. {
  324. __cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_CONTROL),
  325. __cpu_to_le32(PIPEDIR_IN), /* in = DL = target -> host */
  326. __cpu_to_le32(2),
  327. },
  328. {
  329. __cpu_to_le32(ATH10K_HTC_SVC_ID_RSVD_CTRL),
  330. __cpu_to_le32(PIPEDIR_OUT), /* out = UL = host -> target */
  331. __cpu_to_le32(0),
  332. },
  333. {
  334. __cpu_to_le32(ATH10K_HTC_SVC_ID_RSVD_CTRL),
  335. __cpu_to_le32(PIPEDIR_IN), /* in = DL = target -> host */
  336. __cpu_to_le32(1),
  337. },
  338. { /* not used */
  339. __cpu_to_le32(ATH10K_HTC_SVC_ID_TEST_RAW_STREAMS),
  340. __cpu_to_le32(PIPEDIR_OUT), /* out = UL = host -> target */
  341. __cpu_to_le32(0),
  342. },
  343. { /* not used */
  344. __cpu_to_le32(ATH10K_HTC_SVC_ID_TEST_RAW_STREAMS),
  345. __cpu_to_le32(PIPEDIR_IN), /* in = DL = target -> host */
  346. __cpu_to_le32(1),
  347. },
  348. {
  349. __cpu_to_le32(ATH10K_HTC_SVC_ID_HTT_DATA_MSG),
  350. __cpu_to_le32(PIPEDIR_OUT), /* out = UL = host -> target */
  351. __cpu_to_le32(4),
  352. },
  353. {
  354. __cpu_to_le32(ATH10K_HTC_SVC_ID_HTT_DATA_MSG),
  355. __cpu_to_le32(PIPEDIR_IN), /* in = DL = target -> host */
  356. __cpu_to_le32(1),
  357. },
  358. /* (Additions here) */
  359. { /* must be last */
  360. __cpu_to_le32(0),
  361. __cpu_to_le32(0),
  362. __cpu_to_le32(0),
  363. },
  364. };
  365. static bool ath10k_pci_is_awake(struct ath10k *ar)
  366. {
  367. struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
  368. u32 val = ioread32(ar_pci->mem + PCIE_LOCAL_BASE_ADDRESS +
  369. RTC_STATE_ADDRESS);
  370. return RTC_STATE_V_GET(val) == RTC_STATE_V_ON;
  371. }
  372. static void __ath10k_pci_wake(struct ath10k *ar)
  373. {
  374. struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
  375. lockdep_assert_held(&ar_pci->ps_lock);
  376. ath10k_dbg(ar, ATH10K_DBG_PCI_PS, "pci ps wake reg refcount %lu awake %d\n",
  377. ar_pci->ps_wake_refcount, ar_pci->ps_awake);
  378. iowrite32(PCIE_SOC_WAKE_V_MASK,
  379. ar_pci->mem + PCIE_LOCAL_BASE_ADDRESS +
  380. PCIE_SOC_WAKE_ADDRESS);
  381. }
  382. static void __ath10k_pci_sleep(struct ath10k *ar)
  383. {
  384. struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
  385. lockdep_assert_held(&ar_pci->ps_lock);
  386. ath10k_dbg(ar, ATH10K_DBG_PCI_PS, "pci ps sleep reg refcount %lu awake %d\n",
  387. ar_pci->ps_wake_refcount, ar_pci->ps_awake);
  388. iowrite32(PCIE_SOC_WAKE_RESET,
  389. ar_pci->mem + PCIE_LOCAL_BASE_ADDRESS +
  390. PCIE_SOC_WAKE_ADDRESS);
  391. ar_pci->ps_awake = false;
  392. }
  393. static int ath10k_pci_wake_wait(struct ath10k *ar)
  394. {
  395. int tot_delay = 0;
  396. int curr_delay = 5;
  397. while (tot_delay < PCIE_WAKE_TIMEOUT) {
  398. if (ath10k_pci_is_awake(ar))
  399. return 0;
  400. udelay(curr_delay);
  401. tot_delay += curr_delay;
  402. if (curr_delay < 50)
  403. curr_delay += 5;
  404. }
  405. return -ETIMEDOUT;
  406. }
  407. static int ath10k_pci_wake(struct ath10k *ar)
  408. {
  409. struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
  410. unsigned long flags;
  411. int ret = 0;
  412. spin_lock_irqsave(&ar_pci->ps_lock, flags);
  413. ath10k_dbg(ar, ATH10K_DBG_PCI_PS, "pci ps wake refcount %lu awake %d\n",
  414. ar_pci->ps_wake_refcount, ar_pci->ps_awake);
  415. /* This function can be called very frequently. To avoid excessive
  416. * CPU stalls for MMIO reads use a cache var to hold the device state.
  417. */
  418. if (!ar_pci->ps_awake) {
  419. __ath10k_pci_wake(ar);
  420. ret = ath10k_pci_wake_wait(ar);
  421. if (ret == 0)
  422. ar_pci->ps_awake = true;
  423. }
  424. if (ret == 0) {
  425. ar_pci->ps_wake_refcount++;
  426. WARN_ON(ar_pci->ps_wake_refcount == 0);
  427. }
  428. spin_unlock_irqrestore(&ar_pci->ps_lock, flags);
  429. return ret;
  430. }
  431. static void ath10k_pci_sleep(struct ath10k *ar)
  432. {
  433. struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
  434. unsigned long flags;
  435. spin_lock_irqsave(&ar_pci->ps_lock, flags);
  436. ath10k_dbg(ar, ATH10K_DBG_PCI_PS, "pci ps sleep refcount %lu awake %d\n",
  437. ar_pci->ps_wake_refcount, ar_pci->ps_awake);
  438. if (WARN_ON(ar_pci->ps_wake_refcount == 0))
  439. goto skip;
  440. ar_pci->ps_wake_refcount--;
  441. mod_timer(&ar_pci->ps_timer, jiffies +
  442. msecs_to_jiffies(ATH10K_PCI_SLEEP_GRACE_PERIOD_MSEC));
  443. skip:
  444. spin_unlock_irqrestore(&ar_pci->ps_lock, flags);
  445. }
  446. static void ath10k_pci_ps_timer(unsigned long ptr)
  447. {
  448. struct ath10k *ar = (void *)ptr;
  449. struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
  450. unsigned long flags;
  451. spin_lock_irqsave(&ar_pci->ps_lock, flags);
  452. ath10k_dbg(ar, ATH10K_DBG_PCI_PS, "pci ps timer refcount %lu awake %d\n",
  453. ar_pci->ps_wake_refcount, ar_pci->ps_awake);
  454. if (ar_pci->ps_wake_refcount > 0)
  455. goto skip;
  456. __ath10k_pci_sleep(ar);
  457. skip:
  458. spin_unlock_irqrestore(&ar_pci->ps_lock, flags);
  459. }
  460. static void ath10k_pci_sleep_sync(struct ath10k *ar)
  461. {
  462. struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
  463. unsigned long flags;
  464. del_timer_sync(&ar_pci->ps_timer);
  465. spin_lock_irqsave(&ar_pci->ps_lock, flags);
  466. WARN_ON(ar_pci->ps_wake_refcount > 0);
  467. __ath10k_pci_sleep(ar);
  468. spin_unlock_irqrestore(&ar_pci->ps_lock, flags);
  469. }
  470. void ath10k_pci_write32(struct ath10k *ar, u32 offset, u32 value)
  471. {
  472. struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
  473. int ret;
  474. if (unlikely(offset + sizeof(value) > ar_pci->mem_len)) {
  475. ath10k_warn(ar, "refusing to write mmio out of bounds at 0x%08x - 0x%08zx (max 0x%08zx)\n",
  476. offset, offset + sizeof(value), ar_pci->mem_len);
  477. return;
  478. }
  479. ret = ath10k_pci_wake(ar);
  480. if (ret) {
  481. ath10k_warn(ar, "failed to wake target for write32 of 0x%08x at 0x%08x: %d\n",
  482. value, offset, ret);
  483. return;
  484. }
  485. iowrite32(value, ar_pci->mem + offset);
  486. ath10k_pci_sleep(ar);
  487. }
  488. u32 ath10k_pci_read32(struct ath10k *ar, u32 offset)
  489. {
  490. struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
  491. u32 val;
  492. int ret;
  493. if (unlikely(offset + sizeof(val) > ar_pci->mem_len)) {
  494. ath10k_warn(ar, "refusing to read mmio out of bounds at 0x%08x - 0x%08zx (max 0x%08zx)\n",
  495. offset, offset + sizeof(val), ar_pci->mem_len);
  496. return 0;
  497. }
  498. ret = ath10k_pci_wake(ar);
  499. if (ret) {
  500. ath10k_warn(ar, "failed to wake target for read32 at 0x%08x: %d\n",
  501. offset, ret);
  502. return 0xffffffff;
  503. }
  504. val = ioread32(ar_pci->mem + offset);
  505. ath10k_pci_sleep(ar);
  506. return val;
  507. }
  508. u32 ath10k_pci_soc_read32(struct ath10k *ar, u32 addr)
  509. {
  510. return ath10k_pci_read32(ar, RTC_SOC_BASE_ADDRESS + addr);
  511. }
  512. void ath10k_pci_soc_write32(struct ath10k *ar, u32 addr, u32 val)
  513. {
  514. ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS + addr, val);
  515. }
  516. u32 ath10k_pci_reg_read32(struct ath10k *ar, u32 addr)
  517. {
  518. return ath10k_pci_read32(ar, PCIE_LOCAL_BASE_ADDRESS + addr);
  519. }
  520. void ath10k_pci_reg_write32(struct ath10k *ar, u32 addr, u32 val)
  521. {
  522. ath10k_pci_write32(ar, PCIE_LOCAL_BASE_ADDRESS + addr, val);
  523. }
  524. static bool ath10k_pci_irq_pending(struct ath10k *ar)
  525. {
  526. u32 cause;
  527. /* Check if the shared legacy irq is for us */
  528. cause = ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
  529. PCIE_INTR_CAUSE_ADDRESS);
  530. if (cause & (PCIE_INTR_FIRMWARE_MASK | PCIE_INTR_CE_MASK_ALL))
  531. return true;
  532. return false;
  533. }
  534. static void ath10k_pci_disable_and_clear_legacy_irq(struct ath10k *ar)
  535. {
  536. /* IMPORTANT: INTR_CLR register has to be set after
  537. * INTR_ENABLE is set to 0, otherwise interrupt can not be
  538. * really cleared. */
  539. ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + PCIE_INTR_ENABLE_ADDRESS,
  540. 0);
  541. ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + PCIE_INTR_CLR_ADDRESS,
  542. PCIE_INTR_FIRMWARE_MASK | PCIE_INTR_CE_MASK_ALL);
  543. /* IMPORTANT: this extra read transaction is required to
  544. * flush the posted write buffer. */
  545. (void)ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
  546. PCIE_INTR_ENABLE_ADDRESS);
  547. }
  548. static void ath10k_pci_enable_legacy_irq(struct ath10k *ar)
  549. {
  550. ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS +
  551. PCIE_INTR_ENABLE_ADDRESS,
  552. PCIE_INTR_FIRMWARE_MASK | PCIE_INTR_CE_MASK_ALL);
  553. /* IMPORTANT: this extra read transaction is required to
  554. * flush the posted write buffer. */
  555. (void)ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
  556. PCIE_INTR_ENABLE_ADDRESS);
  557. }
  558. static inline const char *ath10k_pci_get_irq_method(struct ath10k *ar)
  559. {
  560. struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
  561. if (ar_pci->num_msi_intrs > 1)
  562. return "msi-x";
  563. if (ar_pci->num_msi_intrs == 1)
  564. return "msi";
  565. return "legacy";
  566. }
  567. static int __ath10k_pci_rx_post_buf(struct ath10k_pci_pipe *pipe)
  568. {
  569. struct ath10k *ar = pipe->hif_ce_state;
  570. struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
  571. struct ath10k_ce_pipe *ce_pipe = pipe->ce_hdl;
  572. struct sk_buff *skb;
  573. dma_addr_t paddr;
  574. int ret;
  575. lockdep_assert_held(&ar_pci->ce_lock);
  576. skb = dev_alloc_skb(pipe->buf_sz);
  577. if (!skb)
  578. return -ENOMEM;
  579. WARN_ONCE((unsigned long)skb->data & 3, "unaligned skb");
  580. paddr = dma_map_single(ar->dev, skb->data,
  581. skb->len + skb_tailroom(skb),
  582. DMA_FROM_DEVICE);
  583. if (unlikely(dma_mapping_error(ar->dev, paddr))) {
  584. ath10k_warn(ar, "failed to dma map pci rx buf\n");
  585. dev_kfree_skb_any(skb);
  586. return -EIO;
  587. }
  588. ATH10K_SKB_RXCB(skb)->paddr = paddr;
  589. ret = __ath10k_ce_rx_post_buf(ce_pipe, skb, paddr);
  590. if (ret) {
  591. ath10k_warn(ar, "failed to post pci rx buf: %d\n", ret);
  592. dma_unmap_single(ar->dev, paddr, skb->len + skb_tailroom(skb),
  593. DMA_FROM_DEVICE);
  594. dev_kfree_skb_any(skb);
  595. return ret;
  596. }
  597. return 0;
  598. }
  599. static void __ath10k_pci_rx_post_pipe(struct ath10k_pci_pipe *pipe)
  600. {
  601. struct ath10k *ar = pipe->hif_ce_state;
  602. struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
  603. struct ath10k_ce_pipe *ce_pipe = pipe->ce_hdl;
  604. int ret, num;
  605. lockdep_assert_held(&ar_pci->ce_lock);
  606. if (pipe->buf_sz == 0)
  607. return;
  608. if (!ce_pipe->dest_ring)
  609. return;
  610. num = __ath10k_ce_rx_num_free_bufs(ce_pipe);
  611. while (num--) {
  612. ret = __ath10k_pci_rx_post_buf(pipe);
  613. if (ret) {
  614. ath10k_warn(ar, "failed to post pci rx buf: %d\n", ret);
  615. mod_timer(&ar_pci->rx_post_retry, jiffies +
  616. ATH10K_PCI_RX_POST_RETRY_MS);
  617. break;
  618. }
  619. }
  620. }
  621. static void ath10k_pci_rx_post_pipe(struct ath10k_pci_pipe *pipe)
  622. {
  623. struct ath10k *ar = pipe->hif_ce_state;
  624. struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
  625. spin_lock_bh(&ar_pci->ce_lock);
  626. __ath10k_pci_rx_post_pipe(pipe);
  627. spin_unlock_bh(&ar_pci->ce_lock);
  628. }
  629. static void ath10k_pci_rx_post(struct ath10k *ar)
  630. {
  631. struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
  632. int i;
  633. spin_lock_bh(&ar_pci->ce_lock);
  634. for (i = 0; i < CE_COUNT; i++)
  635. __ath10k_pci_rx_post_pipe(&ar_pci->pipe_info[i]);
  636. spin_unlock_bh(&ar_pci->ce_lock);
  637. }
  638. static void ath10k_pci_rx_replenish_retry(unsigned long ptr)
  639. {
  640. struct ath10k *ar = (void *)ptr;
  641. ath10k_pci_rx_post(ar);
  642. }
  643. static u32 ath10k_pci_targ_cpu_to_ce_addr(struct ath10k *ar, u32 addr)
  644. {
  645. u32 val = 0;
  646. switch (ar->hw_rev) {
  647. case ATH10K_HW_QCA988X:
  648. case ATH10K_HW_QCA6174:
  649. val = (ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
  650. CORE_CTRL_ADDRESS) &
  651. 0x7ff) << 21;
  652. break;
  653. case ATH10K_HW_QCA99X0:
  654. val = ath10k_pci_read32(ar, PCIE_BAR_REG_ADDRESS);
  655. break;
  656. }
  657. val |= 0x100000 | (addr & 0xfffff);
  658. return val;
  659. }
  660. /*
  661. * Diagnostic read/write access is provided for startup/config/debug usage.
  662. * Caller must guarantee proper alignment, when applicable, and single user
  663. * at any moment.
  664. */
  665. static int ath10k_pci_diag_read_mem(struct ath10k *ar, u32 address, void *data,
  666. int nbytes)
  667. {
  668. struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
  669. int ret = 0;
  670. u32 buf;
  671. unsigned int completed_nbytes, orig_nbytes, remaining_bytes;
  672. unsigned int id;
  673. unsigned int flags;
  674. struct ath10k_ce_pipe *ce_diag;
  675. /* Host buffer address in CE space */
  676. u32 ce_data;
  677. dma_addr_t ce_data_base = 0;
  678. void *data_buf = NULL;
  679. int i;
  680. spin_lock_bh(&ar_pci->ce_lock);
  681. ce_diag = ar_pci->ce_diag;
  682. /*
  683. * Allocate a temporary bounce buffer to hold caller's data
  684. * to be DMA'ed from Target. This guarantees
  685. * 1) 4-byte alignment
  686. * 2) Buffer in DMA-able space
  687. */
  688. orig_nbytes = nbytes;
  689. data_buf = (unsigned char *)dma_alloc_coherent(ar->dev,
  690. orig_nbytes,
  691. &ce_data_base,
  692. GFP_ATOMIC);
  693. if (!data_buf) {
  694. ret = -ENOMEM;
  695. goto done;
  696. }
  697. memset(data_buf, 0, orig_nbytes);
  698. remaining_bytes = orig_nbytes;
  699. ce_data = ce_data_base;
  700. while (remaining_bytes) {
  701. nbytes = min_t(unsigned int, remaining_bytes,
  702. DIAG_TRANSFER_LIMIT);
  703. ret = __ath10k_ce_rx_post_buf(ce_diag, NULL, ce_data);
  704. if (ret != 0)
  705. goto done;
  706. /* Request CE to send from Target(!) address to Host buffer */
  707. /*
  708. * The address supplied by the caller is in the
  709. * Target CPU virtual address space.
  710. *
  711. * In order to use this address with the diagnostic CE,
  712. * convert it from Target CPU virtual address space
  713. * to CE address space
  714. */
  715. address = ath10k_pci_targ_cpu_to_ce_addr(ar, address);
  716. ret = ath10k_ce_send_nolock(ce_diag, NULL, (u32)address, nbytes, 0,
  717. 0);
  718. if (ret)
  719. goto done;
  720. i = 0;
  721. while (ath10k_ce_completed_send_next_nolock(ce_diag, NULL, &buf,
  722. &completed_nbytes,
  723. &id) != 0) {
  724. mdelay(1);
  725. if (i++ > DIAG_ACCESS_CE_TIMEOUT_MS) {
  726. ret = -EBUSY;
  727. goto done;
  728. }
  729. }
  730. if (nbytes != completed_nbytes) {
  731. ret = -EIO;
  732. goto done;
  733. }
  734. if (buf != (u32)address) {
  735. ret = -EIO;
  736. goto done;
  737. }
  738. i = 0;
  739. while (ath10k_ce_completed_recv_next_nolock(ce_diag, NULL, &buf,
  740. &completed_nbytes,
  741. &id, &flags) != 0) {
  742. mdelay(1);
  743. if (i++ > DIAG_ACCESS_CE_TIMEOUT_MS) {
  744. ret = -EBUSY;
  745. goto done;
  746. }
  747. }
  748. if (nbytes != completed_nbytes) {
  749. ret = -EIO;
  750. goto done;
  751. }
  752. if (buf != ce_data) {
  753. ret = -EIO;
  754. goto done;
  755. }
  756. remaining_bytes -= nbytes;
  757. address += nbytes;
  758. ce_data += nbytes;
  759. }
  760. done:
  761. if (ret == 0)
  762. memcpy(data, data_buf, orig_nbytes);
  763. else
  764. ath10k_warn(ar, "failed to read diag value at 0x%x: %d\n",
  765. address, ret);
  766. if (data_buf)
  767. dma_free_coherent(ar->dev, orig_nbytes, data_buf,
  768. ce_data_base);
  769. spin_unlock_bh(&ar_pci->ce_lock);
  770. return ret;
  771. }
  772. static int ath10k_pci_diag_read32(struct ath10k *ar, u32 address, u32 *value)
  773. {
  774. __le32 val = 0;
  775. int ret;
  776. ret = ath10k_pci_diag_read_mem(ar, address, &val, sizeof(val));
  777. *value = __le32_to_cpu(val);
  778. return ret;
  779. }
  780. static int __ath10k_pci_diag_read_hi(struct ath10k *ar, void *dest,
  781. u32 src, u32 len)
  782. {
  783. u32 host_addr, addr;
  784. int ret;
  785. host_addr = host_interest_item_address(src);
  786. ret = ath10k_pci_diag_read32(ar, host_addr, &addr);
  787. if (ret != 0) {
  788. ath10k_warn(ar, "failed to get memcpy hi address for firmware address %d: %d\n",
  789. src, ret);
  790. return ret;
  791. }
  792. ret = ath10k_pci_diag_read_mem(ar, addr, dest, len);
  793. if (ret != 0) {
  794. ath10k_warn(ar, "failed to memcpy firmware memory from %d (%d B): %d\n",
  795. addr, len, ret);
  796. return ret;
  797. }
  798. return 0;
  799. }
  800. #define ath10k_pci_diag_read_hi(ar, dest, src, len) \
  801. __ath10k_pci_diag_read_hi(ar, dest, HI_ITEM(src), len)
  802. static int ath10k_pci_diag_write_mem(struct ath10k *ar, u32 address,
  803. const void *data, int nbytes)
  804. {
  805. struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
  806. int ret = 0;
  807. u32 buf;
  808. unsigned int completed_nbytes, orig_nbytes, remaining_bytes;
  809. unsigned int id;
  810. unsigned int flags;
  811. struct ath10k_ce_pipe *ce_diag;
  812. void *data_buf = NULL;
  813. u32 ce_data; /* Host buffer address in CE space */
  814. dma_addr_t ce_data_base = 0;
  815. int i;
  816. spin_lock_bh(&ar_pci->ce_lock);
  817. ce_diag = ar_pci->ce_diag;
  818. /*
  819. * Allocate a temporary bounce buffer to hold caller's data
  820. * to be DMA'ed to Target. This guarantees
  821. * 1) 4-byte alignment
  822. * 2) Buffer in DMA-able space
  823. */
  824. orig_nbytes = nbytes;
  825. data_buf = (unsigned char *)dma_alloc_coherent(ar->dev,
  826. orig_nbytes,
  827. &ce_data_base,
  828. GFP_ATOMIC);
  829. if (!data_buf) {
  830. ret = -ENOMEM;
  831. goto done;
  832. }
  833. /* Copy caller's data to allocated DMA buf */
  834. memcpy(data_buf, data, orig_nbytes);
  835. /*
  836. * The address supplied by the caller is in the
  837. * Target CPU virtual address space.
  838. *
  839. * In order to use this address with the diagnostic CE,
  840. * convert it from
  841. * Target CPU virtual address space
  842. * to
  843. * CE address space
  844. */
  845. address = ath10k_pci_targ_cpu_to_ce_addr(ar, address);
  846. remaining_bytes = orig_nbytes;
  847. ce_data = ce_data_base;
  848. while (remaining_bytes) {
  849. /* FIXME: check cast */
  850. nbytes = min_t(int, remaining_bytes, DIAG_TRANSFER_LIMIT);
  851. /* Set up to receive directly into Target(!) address */
  852. ret = __ath10k_ce_rx_post_buf(ce_diag, NULL, address);
  853. if (ret != 0)
  854. goto done;
  855. /*
  856. * Request CE to send caller-supplied data that
  857. * was copied to bounce buffer to Target(!) address.
  858. */
  859. ret = ath10k_ce_send_nolock(ce_diag, NULL, (u32)ce_data,
  860. nbytes, 0, 0);
  861. if (ret != 0)
  862. goto done;
  863. i = 0;
  864. while (ath10k_ce_completed_send_next_nolock(ce_diag, NULL, &buf,
  865. &completed_nbytes,
  866. &id) != 0) {
  867. mdelay(1);
  868. if (i++ > DIAG_ACCESS_CE_TIMEOUT_MS) {
  869. ret = -EBUSY;
  870. goto done;
  871. }
  872. }
  873. if (nbytes != completed_nbytes) {
  874. ret = -EIO;
  875. goto done;
  876. }
  877. if (buf != ce_data) {
  878. ret = -EIO;
  879. goto done;
  880. }
  881. i = 0;
  882. while (ath10k_ce_completed_recv_next_nolock(ce_diag, NULL, &buf,
  883. &completed_nbytes,
  884. &id, &flags) != 0) {
  885. mdelay(1);
  886. if (i++ > DIAG_ACCESS_CE_TIMEOUT_MS) {
  887. ret = -EBUSY;
  888. goto done;
  889. }
  890. }
  891. if (nbytes != completed_nbytes) {
  892. ret = -EIO;
  893. goto done;
  894. }
  895. if (buf != address) {
  896. ret = -EIO;
  897. goto done;
  898. }
  899. remaining_bytes -= nbytes;
  900. address += nbytes;
  901. ce_data += nbytes;
  902. }
  903. done:
  904. if (data_buf) {
  905. dma_free_coherent(ar->dev, orig_nbytes, data_buf,
  906. ce_data_base);
  907. }
  908. if (ret != 0)
  909. ath10k_warn(ar, "failed to write diag value at 0x%x: %d\n",
  910. address, ret);
  911. spin_unlock_bh(&ar_pci->ce_lock);
  912. return ret;
  913. }
  914. static int ath10k_pci_diag_write32(struct ath10k *ar, u32 address, u32 value)
  915. {
  916. __le32 val = __cpu_to_le32(value);
  917. return ath10k_pci_diag_write_mem(ar, address, &val, sizeof(val));
  918. }
  919. /* Called by lower (CE) layer when a send to Target completes. */
  920. static void ath10k_pci_ce_send_done(struct ath10k_ce_pipe *ce_state)
  921. {
  922. struct ath10k *ar = ce_state->ar;
  923. struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
  924. struct ath10k_hif_cb *cb = &ar_pci->msg_callbacks_current;
  925. struct sk_buff_head list;
  926. struct sk_buff *skb;
  927. u32 ce_data;
  928. unsigned int nbytes;
  929. unsigned int transfer_id;
  930. __skb_queue_head_init(&list);
  931. while (ath10k_ce_completed_send_next(ce_state, (void **)&skb, &ce_data,
  932. &nbytes, &transfer_id) == 0) {
  933. /* no need to call tx completion for NULL pointers */
  934. if (skb == NULL)
  935. continue;
  936. __skb_queue_tail(&list, skb);
  937. }
  938. while ((skb = __skb_dequeue(&list)))
  939. cb->tx_completion(ar, skb);
  940. }
  941. /* Called by lower (CE) layer when data is received from the Target. */
  942. static void ath10k_pci_ce_recv_data(struct ath10k_ce_pipe *ce_state)
  943. {
  944. struct ath10k *ar = ce_state->ar;
  945. struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
  946. struct ath10k_pci_pipe *pipe_info = &ar_pci->pipe_info[ce_state->id];
  947. struct ath10k_hif_cb *cb = &ar_pci->msg_callbacks_current;
  948. struct sk_buff *skb;
  949. struct sk_buff_head list;
  950. void *transfer_context;
  951. u32 ce_data;
  952. unsigned int nbytes, max_nbytes;
  953. unsigned int transfer_id;
  954. unsigned int flags;
  955. __skb_queue_head_init(&list);
  956. while (ath10k_ce_completed_recv_next(ce_state, &transfer_context,
  957. &ce_data, &nbytes, &transfer_id,
  958. &flags) == 0) {
  959. skb = transfer_context;
  960. max_nbytes = skb->len + skb_tailroom(skb);
  961. dma_unmap_single(ar->dev, ATH10K_SKB_RXCB(skb)->paddr,
  962. max_nbytes, DMA_FROM_DEVICE);
  963. if (unlikely(max_nbytes < nbytes)) {
  964. ath10k_warn(ar, "rxed more than expected (nbytes %d, max %d)",
  965. nbytes, max_nbytes);
  966. dev_kfree_skb_any(skb);
  967. continue;
  968. }
  969. skb_put(skb, nbytes);
  970. __skb_queue_tail(&list, skb);
  971. }
  972. while ((skb = __skb_dequeue(&list))) {
  973. ath10k_dbg(ar, ATH10K_DBG_PCI, "pci rx ce pipe %d len %d\n",
  974. ce_state->id, skb->len);
  975. ath10k_dbg_dump(ar, ATH10K_DBG_PCI_DUMP, NULL, "pci rx: ",
  976. skb->data, skb->len);
  977. cb->rx_completion(ar, skb);
  978. }
  979. ath10k_pci_rx_post_pipe(pipe_info);
  980. }
  981. static int ath10k_pci_hif_tx_sg(struct ath10k *ar, u8 pipe_id,
  982. struct ath10k_hif_sg_item *items, int n_items)
  983. {
  984. struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
  985. struct ath10k_pci_pipe *pci_pipe = &ar_pci->pipe_info[pipe_id];
  986. struct ath10k_ce_pipe *ce_pipe = pci_pipe->ce_hdl;
  987. struct ath10k_ce_ring *src_ring = ce_pipe->src_ring;
  988. unsigned int nentries_mask;
  989. unsigned int sw_index;
  990. unsigned int write_index;
  991. int err, i = 0;
  992. spin_lock_bh(&ar_pci->ce_lock);
  993. nentries_mask = src_ring->nentries_mask;
  994. sw_index = src_ring->sw_index;
  995. write_index = src_ring->write_index;
  996. if (unlikely(CE_RING_DELTA(nentries_mask,
  997. write_index, sw_index - 1) < n_items)) {
  998. err = -ENOBUFS;
  999. goto err;
  1000. }
  1001. for (i = 0; i < n_items - 1; i++) {
  1002. ath10k_dbg(ar, ATH10K_DBG_PCI,
  1003. "pci tx item %d paddr 0x%08x len %d n_items %d\n",
  1004. i, items[i].paddr, items[i].len, n_items);
  1005. ath10k_dbg_dump(ar, ATH10K_DBG_PCI_DUMP, NULL, "pci tx data: ",
  1006. items[i].vaddr, items[i].len);
  1007. err = ath10k_ce_send_nolock(ce_pipe,
  1008. items[i].transfer_context,
  1009. items[i].paddr,
  1010. items[i].len,
  1011. items[i].transfer_id,
  1012. CE_SEND_FLAG_GATHER);
  1013. if (err)
  1014. goto err;
  1015. }
  1016. /* `i` is equal to `n_items -1` after for() */
  1017. ath10k_dbg(ar, ATH10K_DBG_PCI,
  1018. "pci tx item %d paddr 0x%08x len %d n_items %d\n",
  1019. i, items[i].paddr, items[i].len, n_items);
  1020. ath10k_dbg_dump(ar, ATH10K_DBG_PCI_DUMP, NULL, "pci tx data: ",
  1021. items[i].vaddr, items[i].len);
  1022. err = ath10k_ce_send_nolock(ce_pipe,
  1023. items[i].transfer_context,
  1024. items[i].paddr,
  1025. items[i].len,
  1026. items[i].transfer_id,
  1027. 0);
  1028. if (err)
  1029. goto err;
  1030. spin_unlock_bh(&ar_pci->ce_lock);
  1031. return 0;
  1032. err:
  1033. for (; i > 0; i--)
  1034. __ath10k_ce_send_revert(ce_pipe);
  1035. spin_unlock_bh(&ar_pci->ce_lock);
  1036. return err;
  1037. }
  1038. static int ath10k_pci_hif_diag_read(struct ath10k *ar, u32 address, void *buf,
  1039. size_t buf_len)
  1040. {
  1041. return ath10k_pci_diag_read_mem(ar, address, buf, buf_len);
  1042. }
  1043. static u16 ath10k_pci_hif_get_free_queue_number(struct ath10k *ar, u8 pipe)
  1044. {
  1045. struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
  1046. ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif get free queue number\n");
  1047. return ath10k_ce_num_free_src_entries(ar_pci->pipe_info[pipe].ce_hdl);
  1048. }
  1049. static void ath10k_pci_dump_registers(struct ath10k *ar,
  1050. struct ath10k_fw_crash_data *crash_data)
  1051. {
  1052. __le32 reg_dump_values[REG_DUMP_COUNT_QCA988X] = {};
  1053. int i, ret;
  1054. lockdep_assert_held(&ar->data_lock);
  1055. ret = ath10k_pci_diag_read_hi(ar, &reg_dump_values[0],
  1056. hi_failure_state,
  1057. REG_DUMP_COUNT_QCA988X * sizeof(__le32));
  1058. if (ret) {
  1059. ath10k_err(ar, "failed to read firmware dump area: %d\n", ret);
  1060. return;
  1061. }
  1062. BUILD_BUG_ON(REG_DUMP_COUNT_QCA988X % 4);
  1063. ath10k_err(ar, "firmware register dump:\n");
  1064. for (i = 0; i < REG_DUMP_COUNT_QCA988X; i += 4)
  1065. ath10k_err(ar, "[%02d]: 0x%08X 0x%08X 0x%08X 0x%08X\n",
  1066. i,
  1067. __le32_to_cpu(reg_dump_values[i]),
  1068. __le32_to_cpu(reg_dump_values[i + 1]),
  1069. __le32_to_cpu(reg_dump_values[i + 2]),
  1070. __le32_to_cpu(reg_dump_values[i + 3]));
  1071. if (!crash_data)
  1072. return;
  1073. for (i = 0; i < REG_DUMP_COUNT_QCA988X; i++)
  1074. crash_data->registers[i] = reg_dump_values[i];
  1075. }
  1076. static void ath10k_pci_fw_crashed_dump(struct ath10k *ar)
  1077. {
  1078. struct ath10k_fw_crash_data *crash_data;
  1079. char uuid[50];
  1080. spin_lock_bh(&ar->data_lock);
  1081. ar->stats.fw_crash_counter++;
  1082. crash_data = ath10k_debug_get_new_fw_crash_data(ar);
  1083. if (crash_data)
  1084. scnprintf(uuid, sizeof(uuid), "%pUl", &crash_data->uuid);
  1085. else
  1086. scnprintf(uuid, sizeof(uuid), "n/a");
  1087. ath10k_err(ar, "firmware crashed! (uuid %s)\n", uuid);
  1088. ath10k_print_driver_info(ar);
  1089. ath10k_pci_dump_registers(ar, crash_data);
  1090. spin_unlock_bh(&ar->data_lock);
  1091. queue_work(ar->workqueue, &ar->restart_work);
  1092. }
  1093. static void ath10k_pci_hif_send_complete_check(struct ath10k *ar, u8 pipe,
  1094. int force)
  1095. {
  1096. ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif send complete check\n");
  1097. if (!force) {
  1098. int resources;
  1099. /*
  1100. * Decide whether to actually poll for completions, or just
  1101. * wait for a later chance.
  1102. * If there seem to be plenty of resources left, then just wait
  1103. * since checking involves reading a CE register, which is a
  1104. * relatively expensive operation.
  1105. */
  1106. resources = ath10k_pci_hif_get_free_queue_number(ar, pipe);
  1107. /*
  1108. * If at least 50% of the total resources are still available,
  1109. * don't bother checking again yet.
  1110. */
  1111. if (resources > (host_ce_config_wlan[pipe].src_nentries >> 1))
  1112. return;
  1113. }
  1114. ath10k_ce_per_engine_service(ar, pipe);
  1115. }
  1116. static void ath10k_pci_hif_set_callbacks(struct ath10k *ar,
  1117. struct ath10k_hif_cb *callbacks)
  1118. {
  1119. struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
  1120. ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif set callbacks\n");
  1121. memcpy(&ar_pci->msg_callbacks_current, callbacks,
  1122. sizeof(ar_pci->msg_callbacks_current));
  1123. }
  1124. static void ath10k_pci_kill_tasklet(struct ath10k *ar)
  1125. {
  1126. struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
  1127. int i;
  1128. tasklet_kill(&ar_pci->intr_tq);
  1129. tasklet_kill(&ar_pci->msi_fw_err);
  1130. for (i = 0; i < CE_COUNT; i++)
  1131. tasklet_kill(&ar_pci->pipe_info[i].intr);
  1132. del_timer_sync(&ar_pci->rx_post_retry);
  1133. }
  1134. static int ath10k_pci_hif_map_service_to_pipe(struct ath10k *ar,
  1135. u16 service_id, u8 *ul_pipe,
  1136. u8 *dl_pipe, int *ul_is_polled,
  1137. int *dl_is_polled)
  1138. {
  1139. const struct service_to_pipe *entry;
  1140. bool ul_set = false, dl_set = false;
  1141. int i;
  1142. ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif map service\n");
  1143. /* polling for received messages not supported */
  1144. *dl_is_polled = 0;
  1145. for (i = 0; i < ARRAY_SIZE(target_service_to_ce_map_wlan); i++) {
  1146. entry = &target_service_to_ce_map_wlan[i];
  1147. if (__le32_to_cpu(entry->service_id) != service_id)
  1148. continue;
  1149. switch (__le32_to_cpu(entry->pipedir)) {
  1150. case PIPEDIR_NONE:
  1151. break;
  1152. case PIPEDIR_IN:
  1153. WARN_ON(dl_set);
  1154. *dl_pipe = __le32_to_cpu(entry->pipenum);
  1155. dl_set = true;
  1156. break;
  1157. case PIPEDIR_OUT:
  1158. WARN_ON(ul_set);
  1159. *ul_pipe = __le32_to_cpu(entry->pipenum);
  1160. ul_set = true;
  1161. break;
  1162. case PIPEDIR_INOUT:
  1163. WARN_ON(dl_set);
  1164. WARN_ON(ul_set);
  1165. *dl_pipe = __le32_to_cpu(entry->pipenum);
  1166. *ul_pipe = __le32_to_cpu(entry->pipenum);
  1167. dl_set = true;
  1168. ul_set = true;
  1169. break;
  1170. }
  1171. }
  1172. if (WARN_ON(!ul_set || !dl_set))
  1173. return -ENOENT;
  1174. *ul_is_polled =
  1175. (host_ce_config_wlan[*ul_pipe].flags & CE_ATTR_DIS_INTR) != 0;
  1176. return 0;
  1177. }
  1178. static void ath10k_pci_hif_get_default_pipe(struct ath10k *ar,
  1179. u8 *ul_pipe, u8 *dl_pipe)
  1180. {
  1181. int ul_is_polled, dl_is_polled;
  1182. ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif get default pipe\n");
  1183. (void)ath10k_pci_hif_map_service_to_pipe(ar,
  1184. ATH10K_HTC_SVC_ID_RSVD_CTRL,
  1185. ul_pipe,
  1186. dl_pipe,
  1187. &ul_is_polled,
  1188. &dl_is_polled);
  1189. }
  1190. static void ath10k_pci_irq_msi_fw_mask(struct ath10k *ar)
  1191. {
  1192. u32 val;
  1193. switch (ar->hw_rev) {
  1194. case ATH10K_HW_QCA988X:
  1195. case ATH10K_HW_QCA6174:
  1196. val = ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
  1197. CORE_CTRL_ADDRESS);
  1198. val &= ~CORE_CTRL_PCIE_REG_31_MASK;
  1199. ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS +
  1200. CORE_CTRL_ADDRESS, val);
  1201. break;
  1202. case ATH10K_HW_QCA99X0:
  1203. /* TODO: Find appropriate register configuration for QCA99X0
  1204. * to mask irq/MSI.
  1205. */
  1206. break;
  1207. }
  1208. }
  1209. static void ath10k_pci_irq_msi_fw_unmask(struct ath10k *ar)
  1210. {
  1211. u32 val;
  1212. switch (ar->hw_rev) {
  1213. case ATH10K_HW_QCA988X:
  1214. case ATH10K_HW_QCA6174:
  1215. val = ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
  1216. CORE_CTRL_ADDRESS);
  1217. val |= CORE_CTRL_PCIE_REG_31_MASK;
  1218. ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS +
  1219. CORE_CTRL_ADDRESS, val);
  1220. break;
  1221. case ATH10K_HW_QCA99X0:
  1222. /* TODO: Find appropriate register configuration for QCA99X0
  1223. * to unmask irq/MSI.
  1224. */
  1225. break;
  1226. }
  1227. }
  1228. static void ath10k_pci_irq_disable(struct ath10k *ar)
  1229. {
  1230. ath10k_ce_disable_interrupts(ar);
  1231. ath10k_pci_disable_and_clear_legacy_irq(ar);
  1232. ath10k_pci_irq_msi_fw_mask(ar);
  1233. }
  1234. static void ath10k_pci_irq_sync(struct ath10k *ar)
  1235. {
  1236. struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
  1237. int i;
  1238. for (i = 0; i < max(1, ar_pci->num_msi_intrs); i++)
  1239. synchronize_irq(ar_pci->pdev->irq + i);
  1240. }
  1241. static void ath10k_pci_irq_enable(struct ath10k *ar)
  1242. {
  1243. ath10k_ce_enable_interrupts(ar);
  1244. ath10k_pci_enable_legacy_irq(ar);
  1245. ath10k_pci_irq_msi_fw_unmask(ar);
  1246. }
  1247. static int ath10k_pci_hif_start(struct ath10k *ar)
  1248. {
  1249. struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
  1250. ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot hif start\n");
  1251. ath10k_pci_irq_enable(ar);
  1252. ath10k_pci_rx_post(ar);
  1253. pcie_capability_write_word(ar_pci->pdev, PCI_EXP_LNKCTL,
  1254. ar_pci->link_ctl);
  1255. return 0;
  1256. }
  1257. static void ath10k_pci_rx_pipe_cleanup(struct ath10k_pci_pipe *pci_pipe)
  1258. {
  1259. struct ath10k *ar;
  1260. struct ath10k_ce_pipe *ce_pipe;
  1261. struct ath10k_ce_ring *ce_ring;
  1262. struct sk_buff *skb;
  1263. int i;
  1264. ar = pci_pipe->hif_ce_state;
  1265. ce_pipe = pci_pipe->ce_hdl;
  1266. ce_ring = ce_pipe->dest_ring;
  1267. if (!ce_ring)
  1268. return;
  1269. if (!pci_pipe->buf_sz)
  1270. return;
  1271. for (i = 0; i < ce_ring->nentries; i++) {
  1272. skb = ce_ring->per_transfer_context[i];
  1273. if (!skb)
  1274. continue;
  1275. ce_ring->per_transfer_context[i] = NULL;
  1276. dma_unmap_single(ar->dev, ATH10K_SKB_RXCB(skb)->paddr,
  1277. skb->len + skb_tailroom(skb),
  1278. DMA_FROM_DEVICE);
  1279. dev_kfree_skb_any(skb);
  1280. }
  1281. }
  1282. static void ath10k_pci_tx_pipe_cleanup(struct ath10k_pci_pipe *pci_pipe)
  1283. {
  1284. struct ath10k *ar;
  1285. struct ath10k_pci *ar_pci;
  1286. struct ath10k_ce_pipe *ce_pipe;
  1287. struct ath10k_ce_ring *ce_ring;
  1288. struct ce_desc *ce_desc;
  1289. struct sk_buff *skb;
  1290. int i;
  1291. ar = pci_pipe->hif_ce_state;
  1292. ar_pci = ath10k_pci_priv(ar);
  1293. ce_pipe = pci_pipe->ce_hdl;
  1294. ce_ring = ce_pipe->src_ring;
  1295. if (!ce_ring)
  1296. return;
  1297. if (!pci_pipe->buf_sz)
  1298. return;
  1299. ce_desc = ce_ring->shadow_base;
  1300. if (WARN_ON(!ce_desc))
  1301. return;
  1302. for (i = 0; i < ce_ring->nentries; i++) {
  1303. skb = ce_ring->per_transfer_context[i];
  1304. if (!skb)
  1305. continue;
  1306. ce_ring->per_transfer_context[i] = NULL;
  1307. ar_pci->msg_callbacks_current.tx_completion(ar, skb);
  1308. }
  1309. }
  1310. /*
  1311. * Cleanup residual buffers for device shutdown:
  1312. * buffers that were enqueued for receive
  1313. * buffers that were to be sent
  1314. * Note: Buffers that had completed but which were
  1315. * not yet processed are on a completion queue. They
  1316. * are handled when the completion thread shuts down.
  1317. */
  1318. static void ath10k_pci_buffer_cleanup(struct ath10k *ar)
  1319. {
  1320. struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
  1321. int pipe_num;
  1322. for (pipe_num = 0; pipe_num < CE_COUNT; pipe_num++) {
  1323. struct ath10k_pci_pipe *pipe_info;
  1324. pipe_info = &ar_pci->pipe_info[pipe_num];
  1325. ath10k_pci_rx_pipe_cleanup(pipe_info);
  1326. ath10k_pci_tx_pipe_cleanup(pipe_info);
  1327. }
  1328. }
  1329. static void ath10k_pci_ce_deinit(struct ath10k *ar)
  1330. {
  1331. int i;
  1332. for (i = 0; i < CE_COUNT; i++)
  1333. ath10k_ce_deinit_pipe(ar, i);
  1334. }
  1335. static void ath10k_pci_flush(struct ath10k *ar)
  1336. {
  1337. ath10k_pci_kill_tasklet(ar);
  1338. ath10k_pci_buffer_cleanup(ar);
  1339. }
  1340. static void ath10k_pci_hif_stop(struct ath10k *ar)
  1341. {
  1342. struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
  1343. unsigned long flags;
  1344. ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot hif stop\n");
  1345. /* Most likely the device has HTT Rx ring configured. The only way to
  1346. * prevent the device from accessing (and possible corrupting) host
  1347. * memory is to reset the chip now.
  1348. *
  1349. * There's also no known way of masking MSI interrupts on the device.
  1350. * For ranged MSI the CE-related interrupts can be masked. However
  1351. * regardless how many MSI interrupts are assigned the first one
  1352. * is always used for firmware indications (crashes) and cannot be
  1353. * masked. To prevent the device from asserting the interrupt reset it
  1354. * before proceeding with cleanup.
  1355. */
  1356. ath10k_pci_safe_chip_reset(ar);
  1357. ath10k_pci_irq_disable(ar);
  1358. ath10k_pci_irq_sync(ar);
  1359. ath10k_pci_flush(ar);
  1360. spin_lock_irqsave(&ar_pci->ps_lock, flags);
  1361. WARN_ON(ar_pci->ps_wake_refcount > 0);
  1362. spin_unlock_irqrestore(&ar_pci->ps_lock, flags);
  1363. }
  1364. static int ath10k_pci_hif_exchange_bmi_msg(struct ath10k *ar,
  1365. void *req, u32 req_len,
  1366. void *resp, u32 *resp_len)
  1367. {
  1368. struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
  1369. struct ath10k_pci_pipe *pci_tx = &ar_pci->pipe_info[BMI_CE_NUM_TO_TARG];
  1370. struct ath10k_pci_pipe *pci_rx = &ar_pci->pipe_info[BMI_CE_NUM_TO_HOST];
  1371. struct ath10k_ce_pipe *ce_tx = pci_tx->ce_hdl;
  1372. struct ath10k_ce_pipe *ce_rx = pci_rx->ce_hdl;
  1373. dma_addr_t req_paddr = 0;
  1374. dma_addr_t resp_paddr = 0;
  1375. struct bmi_xfer xfer = {};
  1376. void *treq, *tresp = NULL;
  1377. int ret = 0;
  1378. might_sleep();
  1379. if (resp && !resp_len)
  1380. return -EINVAL;
  1381. if (resp && resp_len && *resp_len == 0)
  1382. return -EINVAL;
  1383. treq = kmemdup(req, req_len, GFP_KERNEL);
  1384. if (!treq)
  1385. return -ENOMEM;
  1386. req_paddr = dma_map_single(ar->dev, treq, req_len, DMA_TO_DEVICE);
  1387. ret = dma_mapping_error(ar->dev, req_paddr);
  1388. if (ret) {
  1389. ret = -EIO;
  1390. goto err_dma;
  1391. }
  1392. if (resp && resp_len) {
  1393. tresp = kzalloc(*resp_len, GFP_KERNEL);
  1394. if (!tresp) {
  1395. ret = -ENOMEM;
  1396. goto err_req;
  1397. }
  1398. resp_paddr = dma_map_single(ar->dev, tresp, *resp_len,
  1399. DMA_FROM_DEVICE);
  1400. ret = dma_mapping_error(ar->dev, resp_paddr);
  1401. if (ret) {
  1402. ret = EIO;
  1403. goto err_req;
  1404. }
  1405. xfer.wait_for_resp = true;
  1406. xfer.resp_len = 0;
  1407. ath10k_ce_rx_post_buf(ce_rx, &xfer, resp_paddr);
  1408. }
  1409. ret = ath10k_ce_send(ce_tx, &xfer, req_paddr, req_len, -1, 0);
  1410. if (ret)
  1411. goto err_resp;
  1412. ret = ath10k_pci_bmi_wait(ce_tx, ce_rx, &xfer);
  1413. if (ret) {
  1414. u32 unused_buffer;
  1415. unsigned int unused_nbytes;
  1416. unsigned int unused_id;
  1417. ath10k_ce_cancel_send_next(ce_tx, NULL, &unused_buffer,
  1418. &unused_nbytes, &unused_id);
  1419. } else {
  1420. /* non-zero means we did not time out */
  1421. ret = 0;
  1422. }
  1423. err_resp:
  1424. if (resp) {
  1425. u32 unused_buffer;
  1426. ath10k_ce_revoke_recv_next(ce_rx, NULL, &unused_buffer);
  1427. dma_unmap_single(ar->dev, resp_paddr,
  1428. *resp_len, DMA_FROM_DEVICE);
  1429. }
  1430. err_req:
  1431. dma_unmap_single(ar->dev, req_paddr, req_len, DMA_TO_DEVICE);
  1432. if (ret == 0 && resp_len) {
  1433. *resp_len = min(*resp_len, xfer.resp_len);
  1434. memcpy(resp, tresp, xfer.resp_len);
  1435. }
  1436. err_dma:
  1437. kfree(treq);
  1438. kfree(tresp);
  1439. return ret;
  1440. }
  1441. static void ath10k_pci_bmi_send_done(struct ath10k_ce_pipe *ce_state)
  1442. {
  1443. struct bmi_xfer *xfer;
  1444. u32 ce_data;
  1445. unsigned int nbytes;
  1446. unsigned int transfer_id;
  1447. if (ath10k_ce_completed_send_next(ce_state, (void **)&xfer, &ce_data,
  1448. &nbytes, &transfer_id))
  1449. return;
  1450. xfer->tx_done = true;
  1451. }
  1452. static void ath10k_pci_bmi_recv_data(struct ath10k_ce_pipe *ce_state)
  1453. {
  1454. struct ath10k *ar = ce_state->ar;
  1455. struct bmi_xfer *xfer;
  1456. u32 ce_data;
  1457. unsigned int nbytes;
  1458. unsigned int transfer_id;
  1459. unsigned int flags;
  1460. if (ath10k_ce_completed_recv_next(ce_state, (void **)&xfer, &ce_data,
  1461. &nbytes, &transfer_id, &flags))
  1462. return;
  1463. if (WARN_ON_ONCE(!xfer))
  1464. return;
  1465. if (!xfer->wait_for_resp) {
  1466. ath10k_warn(ar, "unexpected: BMI data received; ignoring\n");
  1467. return;
  1468. }
  1469. xfer->resp_len = nbytes;
  1470. xfer->rx_done = true;
  1471. }
  1472. static int ath10k_pci_bmi_wait(struct ath10k_ce_pipe *tx_pipe,
  1473. struct ath10k_ce_pipe *rx_pipe,
  1474. struct bmi_xfer *xfer)
  1475. {
  1476. unsigned long timeout = jiffies + BMI_COMMUNICATION_TIMEOUT_HZ;
  1477. while (time_before_eq(jiffies, timeout)) {
  1478. ath10k_pci_bmi_send_done(tx_pipe);
  1479. ath10k_pci_bmi_recv_data(rx_pipe);
  1480. if (xfer->tx_done && (xfer->rx_done == xfer->wait_for_resp))
  1481. return 0;
  1482. schedule();
  1483. }
  1484. return -ETIMEDOUT;
  1485. }
  1486. /*
  1487. * Send an interrupt to the device to wake up the Target CPU
  1488. * so it has an opportunity to notice any changed state.
  1489. */
  1490. static int ath10k_pci_wake_target_cpu(struct ath10k *ar)
  1491. {
  1492. u32 addr, val;
  1493. addr = SOC_CORE_BASE_ADDRESS | CORE_CTRL_ADDRESS;
  1494. val = ath10k_pci_read32(ar, addr);
  1495. val |= CORE_CTRL_CPU_INTR_MASK;
  1496. ath10k_pci_write32(ar, addr, val);
  1497. return 0;
  1498. }
  1499. static int ath10k_pci_get_num_banks(struct ath10k *ar)
  1500. {
  1501. struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
  1502. switch (ar_pci->pdev->device) {
  1503. case QCA988X_2_0_DEVICE_ID:
  1504. case QCA99X0_2_0_DEVICE_ID:
  1505. return 1;
  1506. case QCA6164_2_1_DEVICE_ID:
  1507. case QCA6174_2_1_DEVICE_ID:
  1508. switch (MS(ar->chip_id, SOC_CHIP_ID_REV)) {
  1509. case QCA6174_HW_1_0_CHIP_ID_REV:
  1510. case QCA6174_HW_1_1_CHIP_ID_REV:
  1511. case QCA6174_HW_2_1_CHIP_ID_REV:
  1512. case QCA6174_HW_2_2_CHIP_ID_REV:
  1513. return 3;
  1514. case QCA6174_HW_1_3_CHIP_ID_REV:
  1515. return 2;
  1516. case QCA6174_HW_3_0_CHIP_ID_REV:
  1517. case QCA6174_HW_3_1_CHIP_ID_REV:
  1518. case QCA6174_HW_3_2_CHIP_ID_REV:
  1519. return 9;
  1520. }
  1521. break;
  1522. }
  1523. ath10k_warn(ar, "unknown number of banks, assuming 1\n");
  1524. return 1;
  1525. }
  1526. static int ath10k_pci_init_config(struct ath10k *ar)
  1527. {
  1528. u32 interconnect_targ_addr;
  1529. u32 pcie_state_targ_addr = 0;
  1530. u32 pipe_cfg_targ_addr = 0;
  1531. u32 svc_to_pipe_map = 0;
  1532. u32 pcie_config_flags = 0;
  1533. u32 ealloc_value;
  1534. u32 ealloc_targ_addr;
  1535. u32 flag2_value;
  1536. u32 flag2_targ_addr;
  1537. int ret = 0;
  1538. /* Download to Target the CE Config and the service-to-CE map */
  1539. interconnect_targ_addr =
  1540. host_interest_item_address(HI_ITEM(hi_interconnect_state));
  1541. /* Supply Target-side CE configuration */
  1542. ret = ath10k_pci_diag_read32(ar, interconnect_targ_addr,
  1543. &pcie_state_targ_addr);
  1544. if (ret != 0) {
  1545. ath10k_err(ar, "Failed to get pcie state addr: %d\n", ret);
  1546. return ret;
  1547. }
  1548. if (pcie_state_targ_addr == 0) {
  1549. ret = -EIO;
  1550. ath10k_err(ar, "Invalid pcie state addr\n");
  1551. return ret;
  1552. }
  1553. ret = ath10k_pci_diag_read32(ar, (pcie_state_targ_addr +
  1554. offsetof(struct pcie_state,
  1555. pipe_cfg_addr)),
  1556. &pipe_cfg_targ_addr);
  1557. if (ret != 0) {
  1558. ath10k_err(ar, "Failed to get pipe cfg addr: %d\n", ret);
  1559. return ret;
  1560. }
  1561. if (pipe_cfg_targ_addr == 0) {
  1562. ret = -EIO;
  1563. ath10k_err(ar, "Invalid pipe cfg addr\n");
  1564. return ret;
  1565. }
  1566. ret = ath10k_pci_diag_write_mem(ar, pipe_cfg_targ_addr,
  1567. target_ce_config_wlan,
  1568. sizeof(struct ce_pipe_config) *
  1569. NUM_TARGET_CE_CONFIG_WLAN);
  1570. if (ret != 0) {
  1571. ath10k_err(ar, "Failed to write pipe cfg: %d\n", ret);
  1572. return ret;
  1573. }
  1574. ret = ath10k_pci_diag_read32(ar, (pcie_state_targ_addr +
  1575. offsetof(struct pcie_state,
  1576. svc_to_pipe_map)),
  1577. &svc_to_pipe_map);
  1578. if (ret != 0) {
  1579. ath10k_err(ar, "Failed to get svc/pipe map: %d\n", ret);
  1580. return ret;
  1581. }
  1582. if (svc_to_pipe_map == 0) {
  1583. ret = -EIO;
  1584. ath10k_err(ar, "Invalid svc_to_pipe map\n");
  1585. return ret;
  1586. }
  1587. ret = ath10k_pci_diag_write_mem(ar, svc_to_pipe_map,
  1588. target_service_to_ce_map_wlan,
  1589. sizeof(target_service_to_ce_map_wlan));
  1590. if (ret != 0) {
  1591. ath10k_err(ar, "Failed to write svc/pipe map: %d\n", ret);
  1592. return ret;
  1593. }
  1594. ret = ath10k_pci_diag_read32(ar, (pcie_state_targ_addr +
  1595. offsetof(struct pcie_state,
  1596. config_flags)),
  1597. &pcie_config_flags);
  1598. if (ret != 0) {
  1599. ath10k_err(ar, "Failed to get pcie config_flags: %d\n", ret);
  1600. return ret;
  1601. }
  1602. pcie_config_flags &= ~PCIE_CONFIG_FLAG_ENABLE_L1;
  1603. ret = ath10k_pci_diag_write32(ar, (pcie_state_targ_addr +
  1604. offsetof(struct pcie_state,
  1605. config_flags)),
  1606. pcie_config_flags);
  1607. if (ret != 0) {
  1608. ath10k_err(ar, "Failed to write pcie config_flags: %d\n", ret);
  1609. return ret;
  1610. }
  1611. /* configure early allocation */
  1612. ealloc_targ_addr = host_interest_item_address(HI_ITEM(hi_early_alloc));
  1613. ret = ath10k_pci_diag_read32(ar, ealloc_targ_addr, &ealloc_value);
  1614. if (ret != 0) {
  1615. ath10k_err(ar, "Faile to get early alloc val: %d\n", ret);
  1616. return ret;
  1617. }
  1618. /* first bank is switched to IRAM */
  1619. ealloc_value |= ((HI_EARLY_ALLOC_MAGIC << HI_EARLY_ALLOC_MAGIC_SHIFT) &
  1620. HI_EARLY_ALLOC_MAGIC_MASK);
  1621. ealloc_value |= ((ath10k_pci_get_num_banks(ar) <<
  1622. HI_EARLY_ALLOC_IRAM_BANKS_SHIFT) &
  1623. HI_EARLY_ALLOC_IRAM_BANKS_MASK);
  1624. ret = ath10k_pci_diag_write32(ar, ealloc_targ_addr, ealloc_value);
  1625. if (ret != 0) {
  1626. ath10k_err(ar, "Failed to set early alloc val: %d\n", ret);
  1627. return ret;
  1628. }
  1629. /* Tell Target to proceed with initialization */
  1630. flag2_targ_addr = host_interest_item_address(HI_ITEM(hi_option_flag2));
  1631. ret = ath10k_pci_diag_read32(ar, flag2_targ_addr, &flag2_value);
  1632. if (ret != 0) {
  1633. ath10k_err(ar, "Failed to get option val: %d\n", ret);
  1634. return ret;
  1635. }
  1636. flag2_value |= HI_OPTION_EARLY_CFG_DONE;
  1637. ret = ath10k_pci_diag_write32(ar, flag2_targ_addr, flag2_value);
  1638. if (ret != 0) {
  1639. ath10k_err(ar, "Failed to set option val: %d\n", ret);
  1640. return ret;
  1641. }
  1642. return 0;
  1643. }
  1644. static int ath10k_pci_alloc_pipes(struct ath10k *ar)
  1645. {
  1646. struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
  1647. struct ath10k_pci_pipe *pipe;
  1648. int i, ret;
  1649. for (i = 0; i < CE_COUNT; i++) {
  1650. pipe = &ar_pci->pipe_info[i];
  1651. pipe->ce_hdl = &ar_pci->ce_states[i];
  1652. pipe->pipe_num = i;
  1653. pipe->hif_ce_state = ar;
  1654. ret = ath10k_ce_alloc_pipe(ar, i, &host_ce_config_wlan[i],
  1655. ath10k_pci_ce_send_done,
  1656. ath10k_pci_ce_recv_data);
  1657. if (ret) {
  1658. ath10k_err(ar, "failed to allocate copy engine pipe %d: %d\n",
  1659. i, ret);
  1660. return ret;
  1661. }
  1662. /* Last CE is Diagnostic Window */
  1663. if (i == CE_DIAG_PIPE) {
  1664. ar_pci->ce_diag = pipe->ce_hdl;
  1665. continue;
  1666. }
  1667. pipe->buf_sz = (size_t)(host_ce_config_wlan[i].src_sz_max);
  1668. }
  1669. return 0;
  1670. }
  1671. static void ath10k_pci_free_pipes(struct ath10k *ar)
  1672. {
  1673. int i;
  1674. for (i = 0; i < CE_COUNT; i++)
  1675. ath10k_ce_free_pipe(ar, i);
  1676. }
  1677. static int ath10k_pci_init_pipes(struct ath10k *ar)
  1678. {
  1679. int i, ret;
  1680. for (i = 0; i < CE_COUNT; i++) {
  1681. ret = ath10k_ce_init_pipe(ar, i, &host_ce_config_wlan[i]);
  1682. if (ret) {
  1683. ath10k_err(ar, "failed to initialize copy engine pipe %d: %d\n",
  1684. i, ret);
  1685. return ret;
  1686. }
  1687. }
  1688. return 0;
  1689. }
  1690. static bool ath10k_pci_has_fw_crashed(struct ath10k *ar)
  1691. {
  1692. return ath10k_pci_read32(ar, FW_INDICATOR_ADDRESS) &
  1693. FW_IND_EVENT_PENDING;
  1694. }
  1695. static void ath10k_pci_fw_crashed_clear(struct ath10k *ar)
  1696. {
  1697. u32 val;
  1698. val = ath10k_pci_read32(ar, FW_INDICATOR_ADDRESS);
  1699. val &= ~FW_IND_EVENT_PENDING;
  1700. ath10k_pci_write32(ar, FW_INDICATOR_ADDRESS, val);
  1701. }
  1702. /* this function effectively clears target memory controller assert line */
  1703. static void ath10k_pci_warm_reset_si0(struct ath10k *ar)
  1704. {
  1705. u32 val;
  1706. val = ath10k_pci_soc_read32(ar, SOC_RESET_CONTROL_ADDRESS);
  1707. ath10k_pci_soc_write32(ar, SOC_RESET_CONTROL_ADDRESS,
  1708. val | SOC_RESET_CONTROL_SI0_RST_MASK);
  1709. val = ath10k_pci_soc_read32(ar, SOC_RESET_CONTROL_ADDRESS);
  1710. msleep(10);
  1711. val = ath10k_pci_soc_read32(ar, SOC_RESET_CONTROL_ADDRESS);
  1712. ath10k_pci_soc_write32(ar, SOC_RESET_CONTROL_ADDRESS,
  1713. val & ~SOC_RESET_CONTROL_SI0_RST_MASK);
  1714. val = ath10k_pci_soc_read32(ar, SOC_RESET_CONTROL_ADDRESS);
  1715. msleep(10);
  1716. }
  1717. static void ath10k_pci_warm_reset_cpu(struct ath10k *ar)
  1718. {
  1719. u32 val;
  1720. ath10k_pci_write32(ar, FW_INDICATOR_ADDRESS, 0);
  1721. val = ath10k_pci_read32(ar, RTC_SOC_BASE_ADDRESS +
  1722. SOC_RESET_CONTROL_ADDRESS);
  1723. ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS + SOC_RESET_CONTROL_ADDRESS,
  1724. val | SOC_RESET_CONTROL_CPU_WARM_RST_MASK);
  1725. }
  1726. static void ath10k_pci_warm_reset_ce(struct ath10k *ar)
  1727. {
  1728. u32 val;
  1729. val = ath10k_pci_read32(ar, RTC_SOC_BASE_ADDRESS +
  1730. SOC_RESET_CONTROL_ADDRESS);
  1731. ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS + SOC_RESET_CONTROL_ADDRESS,
  1732. val | SOC_RESET_CONTROL_CE_RST_MASK);
  1733. msleep(10);
  1734. ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS + SOC_RESET_CONTROL_ADDRESS,
  1735. val & ~SOC_RESET_CONTROL_CE_RST_MASK);
  1736. }
  1737. static void ath10k_pci_warm_reset_clear_lf(struct ath10k *ar)
  1738. {
  1739. u32 val;
  1740. val = ath10k_pci_read32(ar, RTC_SOC_BASE_ADDRESS +
  1741. SOC_LF_TIMER_CONTROL0_ADDRESS);
  1742. ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS +
  1743. SOC_LF_TIMER_CONTROL0_ADDRESS,
  1744. val & ~SOC_LF_TIMER_CONTROL0_ENABLE_MASK);
  1745. }
  1746. static int ath10k_pci_warm_reset(struct ath10k *ar)
  1747. {
  1748. int ret;
  1749. ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot warm reset\n");
  1750. spin_lock_bh(&ar->data_lock);
  1751. ar->stats.fw_warm_reset_counter++;
  1752. spin_unlock_bh(&ar->data_lock);
  1753. ath10k_pci_irq_disable(ar);
  1754. /* Make sure the target CPU is not doing anything dangerous, e.g. if it
  1755. * were to access copy engine while host performs copy engine reset
  1756. * then it is possible for the device to confuse pci-e controller to
  1757. * the point of bringing host system to a complete stop (i.e. hang).
  1758. */
  1759. ath10k_pci_warm_reset_si0(ar);
  1760. ath10k_pci_warm_reset_cpu(ar);
  1761. ath10k_pci_init_pipes(ar);
  1762. ath10k_pci_wait_for_target_init(ar);
  1763. ath10k_pci_warm_reset_clear_lf(ar);
  1764. ath10k_pci_warm_reset_ce(ar);
  1765. ath10k_pci_warm_reset_cpu(ar);
  1766. ath10k_pci_init_pipes(ar);
  1767. ret = ath10k_pci_wait_for_target_init(ar);
  1768. if (ret) {
  1769. ath10k_warn(ar, "failed to wait for target init: %d\n", ret);
  1770. return ret;
  1771. }
  1772. ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot warm reset complete\n");
  1773. return 0;
  1774. }
  1775. static int ath10k_pci_safe_chip_reset(struct ath10k *ar)
  1776. {
  1777. if (QCA_REV_988X(ar) || QCA_REV_6174(ar)) {
  1778. return ath10k_pci_warm_reset(ar);
  1779. } else if (QCA_REV_99X0(ar)) {
  1780. ath10k_pci_irq_disable(ar);
  1781. return ath10k_pci_qca99x0_chip_reset(ar);
  1782. } else {
  1783. return -ENOTSUPP;
  1784. }
  1785. }
  1786. static int ath10k_pci_qca988x_chip_reset(struct ath10k *ar)
  1787. {
  1788. int i, ret;
  1789. u32 val;
  1790. ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot 988x chip reset\n");
  1791. /* Some hardware revisions (e.g. CUS223v2) has issues with cold reset.
  1792. * It is thus preferred to use warm reset which is safer but may not be
  1793. * able to recover the device from all possible fail scenarios.
  1794. *
  1795. * Warm reset doesn't always work on first try so attempt it a few
  1796. * times before giving up.
  1797. */
  1798. for (i = 0; i < ATH10K_PCI_NUM_WARM_RESET_ATTEMPTS; i++) {
  1799. ret = ath10k_pci_warm_reset(ar);
  1800. if (ret) {
  1801. ath10k_warn(ar, "failed to warm reset attempt %d of %d: %d\n",
  1802. i + 1, ATH10K_PCI_NUM_WARM_RESET_ATTEMPTS,
  1803. ret);
  1804. continue;
  1805. }
  1806. /* FIXME: Sometimes copy engine doesn't recover after warm
  1807. * reset. In most cases this needs cold reset. In some of these
  1808. * cases the device is in such a state that a cold reset may
  1809. * lock up the host.
  1810. *
  1811. * Reading any host interest register via copy engine is
  1812. * sufficient to verify if device is capable of booting
  1813. * firmware blob.
  1814. */
  1815. ret = ath10k_pci_init_pipes(ar);
  1816. if (ret) {
  1817. ath10k_warn(ar, "failed to init copy engine: %d\n",
  1818. ret);
  1819. continue;
  1820. }
  1821. ret = ath10k_pci_diag_read32(ar, QCA988X_HOST_INTEREST_ADDRESS,
  1822. &val);
  1823. if (ret) {
  1824. ath10k_warn(ar, "failed to poke copy engine: %d\n",
  1825. ret);
  1826. continue;
  1827. }
  1828. ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot chip reset complete (warm)\n");
  1829. return 0;
  1830. }
  1831. if (ath10k_pci_reset_mode == ATH10K_PCI_RESET_WARM_ONLY) {
  1832. ath10k_warn(ar, "refusing cold reset as requested\n");
  1833. return -EPERM;
  1834. }
  1835. ret = ath10k_pci_cold_reset(ar);
  1836. if (ret) {
  1837. ath10k_warn(ar, "failed to cold reset: %d\n", ret);
  1838. return ret;
  1839. }
  1840. ret = ath10k_pci_wait_for_target_init(ar);
  1841. if (ret) {
  1842. ath10k_warn(ar, "failed to wait for target after cold reset: %d\n",
  1843. ret);
  1844. return ret;
  1845. }
  1846. ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot qca988x chip reset complete (cold)\n");
  1847. return 0;
  1848. }
  1849. static int ath10k_pci_qca6174_chip_reset(struct ath10k *ar)
  1850. {
  1851. int ret;
  1852. ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot qca6174 chip reset\n");
  1853. /* FIXME: QCA6174 requires cold + warm reset to work. */
  1854. ret = ath10k_pci_cold_reset(ar);
  1855. if (ret) {
  1856. ath10k_warn(ar, "failed to cold reset: %d\n", ret);
  1857. return ret;
  1858. }
  1859. ret = ath10k_pci_wait_for_target_init(ar);
  1860. if (ret) {
  1861. ath10k_warn(ar, "failed to wait for target after cold reset: %d\n",
  1862. ret);
  1863. return ret;
  1864. }
  1865. ret = ath10k_pci_warm_reset(ar);
  1866. if (ret) {
  1867. ath10k_warn(ar, "failed to warm reset: %d\n", ret);
  1868. return ret;
  1869. }
  1870. ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot qca6174 chip reset complete (cold)\n");
  1871. return 0;
  1872. }
  1873. static int ath10k_pci_qca99x0_chip_reset(struct ath10k *ar)
  1874. {
  1875. int ret;
  1876. ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot qca99x0 chip reset\n");
  1877. ret = ath10k_pci_cold_reset(ar);
  1878. if (ret) {
  1879. ath10k_warn(ar, "failed to cold reset: %d\n", ret);
  1880. return ret;
  1881. }
  1882. ret = ath10k_pci_wait_for_target_init(ar);
  1883. if (ret) {
  1884. ath10k_warn(ar, "failed to wait for target after cold reset: %d\n",
  1885. ret);
  1886. return ret;
  1887. }
  1888. ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot qca99x0 chip reset complete (cold)\n");
  1889. return 0;
  1890. }
  1891. static int ath10k_pci_chip_reset(struct ath10k *ar)
  1892. {
  1893. if (QCA_REV_988X(ar))
  1894. return ath10k_pci_qca988x_chip_reset(ar);
  1895. else if (QCA_REV_6174(ar))
  1896. return ath10k_pci_qca6174_chip_reset(ar);
  1897. else if (QCA_REV_99X0(ar))
  1898. return ath10k_pci_qca99x0_chip_reset(ar);
  1899. else
  1900. return -ENOTSUPP;
  1901. }
  1902. static int ath10k_pci_hif_power_up(struct ath10k *ar)
  1903. {
  1904. struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
  1905. int ret;
  1906. ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot hif power up\n");
  1907. pcie_capability_read_word(ar_pci->pdev, PCI_EXP_LNKCTL,
  1908. &ar_pci->link_ctl);
  1909. pcie_capability_write_word(ar_pci->pdev, PCI_EXP_LNKCTL,
  1910. ar_pci->link_ctl & ~PCI_EXP_LNKCTL_ASPMC);
  1911. /*
  1912. * Bring the target up cleanly.
  1913. *
  1914. * The target may be in an undefined state with an AUX-powered Target
  1915. * and a Host in WoW mode. If the Host crashes, loses power, or is
  1916. * restarted (without unloading the driver) then the Target is left
  1917. * (aux) powered and running. On a subsequent driver load, the Target
  1918. * is in an unexpected state. We try to catch that here in order to
  1919. * reset the Target and retry the probe.
  1920. */
  1921. ret = ath10k_pci_chip_reset(ar);
  1922. if (ret) {
  1923. if (ath10k_pci_has_fw_crashed(ar)) {
  1924. ath10k_warn(ar, "firmware crashed during chip reset\n");
  1925. ath10k_pci_fw_crashed_clear(ar);
  1926. ath10k_pci_fw_crashed_dump(ar);
  1927. }
  1928. ath10k_err(ar, "failed to reset chip: %d\n", ret);
  1929. goto err_sleep;
  1930. }
  1931. ret = ath10k_pci_init_pipes(ar);
  1932. if (ret) {
  1933. ath10k_err(ar, "failed to initialize CE: %d\n", ret);
  1934. goto err_sleep;
  1935. }
  1936. ret = ath10k_pci_init_config(ar);
  1937. if (ret) {
  1938. ath10k_err(ar, "failed to setup init config: %d\n", ret);
  1939. goto err_ce;
  1940. }
  1941. ret = ath10k_pci_wake_target_cpu(ar);
  1942. if (ret) {
  1943. ath10k_err(ar, "could not wake up target CPU: %d\n", ret);
  1944. goto err_ce;
  1945. }
  1946. return 0;
  1947. err_ce:
  1948. ath10k_pci_ce_deinit(ar);
  1949. err_sleep:
  1950. return ret;
  1951. }
  1952. static void ath10k_pci_hif_power_down(struct ath10k *ar)
  1953. {
  1954. ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot hif power down\n");
  1955. /* Currently hif_power_up performs effectively a reset and hif_stop
  1956. * resets the chip as well so there's no point in resetting here.
  1957. */
  1958. }
  1959. #ifdef CONFIG_PM
  1960. static int ath10k_pci_hif_suspend(struct ath10k *ar)
  1961. {
  1962. /* The grace timer can still be counting down and ar->ps_awake be true.
  1963. * It is known that the device may be asleep after resuming regardless
  1964. * of the SoC powersave state before suspending. Hence make sure the
  1965. * device is asleep before proceeding.
  1966. */
  1967. ath10k_pci_sleep_sync(ar);
  1968. return 0;
  1969. }
  1970. static int ath10k_pci_hif_resume(struct ath10k *ar)
  1971. {
  1972. struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
  1973. struct pci_dev *pdev = ar_pci->pdev;
  1974. u32 val;
  1975. /* Suspend/Resume resets the PCI configuration space, so we have to
  1976. * re-disable the RETRY_TIMEOUT register (0x41) to keep PCI Tx retries
  1977. * from interfering with C3 CPU state. pci_restore_state won't help
  1978. * here since it only restores the first 64 bytes pci config header.
  1979. */
  1980. pci_read_config_dword(pdev, 0x40, &val);
  1981. if ((val & 0x0000ff00) != 0)
  1982. pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
  1983. return 0;
  1984. }
  1985. #endif
  1986. static const struct ath10k_hif_ops ath10k_pci_hif_ops = {
  1987. .tx_sg = ath10k_pci_hif_tx_sg,
  1988. .diag_read = ath10k_pci_hif_diag_read,
  1989. .diag_write = ath10k_pci_diag_write_mem,
  1990. .exchange_bmi_msg = ath10k_pci_hif_exchange_bmi_msg,
  1991. .start = ath10k_pci_hif_start,
  1992. .stop = ath10k_pci_hif_stop,
  1993. .map_service_to_pipe = ath10k_pci_hif_map_service_to_pipe,
  1994. .get_default_pipe = ath10k_pci_hif_get_default_pipe,
  1995. .send_complete_check = ath10k_pci_hif_send_complete_check,
  1996. .set_callbacks = ath10k_pci_hif_set_callbacks,
  1997. .get_free_queue_number = ath10k_pci_hif_get_free_queue_number,
  1998. .power_up = ath10k_pci_hif_power_up,
  1999. .power_down = ath10k_pci_hif_power_down,
  2000. .read32 = ath10k_pci_read32,
  2001. .write32 = ath10k_pci_write32,
  2002. #ifdef CONFIG_PM
  2003. .suspend = ath10k_pci_hif_suspend,
  2004. .resume = ath10k_pci_hif_resume,
  2005. #endif
  2006. };
  2007. static void ath10k_pci_ce_tasklet(unsigned long ptr)
  2008. {
  2009. struct ath10k_pci_pipe *pipe = (struct ath10k_pci_pipe *)ptr;
  2010. struct ath10k_pci *ar_pci = pipe->ar_pci;
  2011. ath10k_ce_per_engine_service(ar_pci->ar, pipe->pipe_num);
  2012. }
  2013. static void ath10k_msi_err_tasklet(unsigned long data)
  2014. {
  2015. struct ath10k *ar = (struct ath10k *)data;
  2016. if (!ath10k_pci_has_fw_crashed(ar)) {
  2017. ath10k_warn(ar, "received unsolicited fw crash interrupt\n");
  2018. return;
  2019. }
  2020. ath10k_pci_irq_disable(ar);
  2021. ath10k_pci_fw_crashed_clear(ar);
  2022. ath10k_pci_fw_crashed_dump(ar);
  2023. }
  2024. /*
  2025. * Handler for a per-engine interrupt on a PARTICULAR CE.
  2026. * This is used in cases where each CE has a private MSI interrupt.
  2027. */
  2028. static irqreturn_t ath10k_pci_per_engine_handler(int irq, void *arg)
  2029. {
  2030. struct ath10k *ar = arg;
  2031. struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
  2032. int ce_id = irq - ar_pci->pdev->irq - MSI_ASSIGN_CE_INITIAL;
  2033. if (ce_id < 0 || ce_id >= ARRAY_SIZE(ar_pci->pipe_info)) {
  2034. ath10k_warn(ar, "unexpected/invalid irq %d ce_id %d\n", irq,
  2035. ce_id);
  2036. return IRQ_HANDLED;
  2037. }
  2038. /*
  2039. * NOTE: We are able to derive ce_id from irq because we
  2040. * use a one-to-one mapping for CE's 0..5.
  2041. * CE's 6 & 7 do not use interrupts at all.
  2042. *
  2043. * This mapping must be kept in sync with the mapping
  2044. * used by firmware.
  2045. */
  2046. tasklet_schedule(&ar_pci->pipe_info[ce_id].intr);
  2047. return IRQ_HANDLED;
  2048. }
  2049. static irqreturn_t ath10k_pci_msi_fw_handler(int irq, void *arg)
  2050. {
  2051. struct ath10k *ar = arg;
  2052. struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
  2053. tasklet_schedule(&ar_pci->msi_fw_err);
  2054. return IRQ_HANDLED;
  2055. }
  2056. /*
  2057. * Top-level interrupt handler for all PCI interrupts from a Target.
  2058. * When a block of MSI interrupts is allocated, this top-level handler
  2059. * is not used; instead, we directly call the correct sub-handler.
  2060. */
  2061. static irqreturn_t ath10k_pci_interrupt_handler(int irq, void *arg)
  2062. {
  2063. struct ath10k *ar = arg;
  2064. struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
  2065. if (ar_pci->num_msi_intrs == 0) {
  2066. if (!ath10k_pci_irq_pending(ar))
  2067. return IRQ_NONE;
  2068. ath10k_pci_disable_and_clear_legacy_irq(ar);
  2069. }
  2070. tasklet_schedule(&ar_pci->intr_tq);
  2071. return IRQ_HANDLED;
  2072. }
  2073. static void ath10k_pci_tasklet(unsigned long data)
  2074. {
  2075. struct ath10k *ar = (struct ath10k *)data;
  2076. struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
  2077. if (ath10k_pci_has_fw_crashed(ar)) {
  2078. ath10k_pci_irq_disable(ar);
  2079. ath10k_pci_fw_crashed_clear(ar);
  2080. ath10k_pci_fw_crashed_dump(ar);
  2081. return;
  2082. }
  2083. ath10k_ce_per_engine_service_any(ar);
  2084. /* Re-enable legacy irq that was disabled in the irq handler */
  2085. if (ar_pci->num_msi_intrs == 0)
  2086. ath10k_pci_enable_legacy_irq(ar);
  2087. }
  2088. static int ath10k_pci_request_irq_msix(struct ath10k *ar)
  2089. {
  2090. struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
  2091. int ret, i;
  2092. ret = request_irq(ar_pci->pdev->irq + MSI_ASSIGN_FW,
  2093. ath10k_pci_msi_fw_handler,
  2094. IRQF_SHARED, "ath10k_pci", ar);
  2095. if (ret) {
  2096. ath10k_warn(ar, "failed to request MSI-X fw irq %d: %d\n",
  2097. ar_pci->pdev->irq + MSI_ASSIGN_FW, ret);
  2098. return ret;
  2099. }
  2100. for (i = MSI_ASSIGN_CE_INITIAL; i <= MSI_ASSIGN_CE_MAX; i++) {
  2101. ret = request_irq(ar_pci->pdev->irq + i,
  2102. ath10k_pci_per_engine_handler,
  2103. IRQF_SHARED, "ath10k_pci", ar);
  2104. if (ret) {
  2105. ath10k_warn(ar, "failed to request MSI-X ce irq %d: %d\n",
  2106. ar_pci->pdev->irq + i, ret);
  2107. for (i--; i >= MSI_ASSIGN_CE_INITIAL; i--)
  2108. free_irq(ar_pci->pdev->irq + i, ar);
  2109. free_irq(ar_pci->pdev->irq + MSI_ASSIGN_FW, ar);
  2110. return ret;
  2111. }
  2112. }
  2113. return 0;
  2114. }
  2115. static int ath10k_pci_request_irq_msi(struct ath10k *ar)
  2116. {
  2117. struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
  2118. int ret;
  2119. ret = request_irq(ar_pci->pdev->irq,
  2120. ath10k_pci_interrupt_handler,
  2121. IRQF_SHARED, "ath10k_pci", ar);
  2122. if (ret) {
  2123. ath10k_warn(ar, "failed to request MSI irq %d: %d\n",
  2124. ar_pci->pdev->irq, ret);
  2125. return ret;
  2126. }
  2127. return 0;
  2128. }
  2129. static int ath10k_pci_request_irq_legacy(struct ath10k *ar)
  2130. {
  2131. struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
  2132. int ret;
  2133. ret = request_irq(ar_pci->pdev->irq,
  2134. ath10k_pci_interrupt_handler,
  2135. IRQF_SHARED, "ath10k_pci", ar);
  2136. if (ret) {
  2137. ath10k_warn(ar, "failed to request legacy irq %d: %d\n",
  2138. ar_pci->pdev->irq, ret);
  2139. return ret;
  2140. }
  2141. return 0;
  2142. }
  2143. static int ath10k_pci_request_irq(struct ath10k *ar)
  2144. {
  2145. struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
  2146. switch (ar_pci->num_msi_intrs) {
  2147. case 0:
  2148. return ath10k_pci_request_irq_legacy(ar);
  2149. case 1:
  2150. return ath10k_pci_request_irq_msi(ar);
  2151. case MSI_NUM_REQUEST:
  2152. return ath10k_pci_request_irq_msix(ar);
  2153. }
  2154. ath10k_warn(ar, "unknown irq configuration upon request\n");
  2155. return -EINVAL;
  2156. }
  2157. static void ath10k_pci_free_irq(struct ath10k *ar)
  2158. {
  2159. struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
  2160. int i;
  2161. /* There's at least one interrupt irregardless whether its legacy INTR
  2162. * or MSI or MSI-X */
  2163. for (i = 0; i < max(1, ar_pci->num_msi_intrs); i++)
  2164. free_irq(ar_pci->pdev->irq + i, ar);
  2165. }
  2166. static void ath10k_pci_init_irq_tasklets(struct ath10k *ar)
  2167. {
  2168. struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
  2169. int i;
  2170. tasklet_init(&ar_pci->intr_tq, ath10k_pci_tasklet, (unsigned long)ar);
  2171. tasklet_init(&ar_pci->msi_fw_err, ath10k_msi_err_tasklet,
  2172. (unsigned long)ar);
  2173. for (i = 0; i < CE_COUNT; i++) {
  2174. ar_pci->pipe_info[i].ar_pci = ar_pci;
  2175. tasklet_init(&ar_pci->pipe_info[i].intr, ath10k_pci_ce_tasklet,
  2176. (unsigned long)&ar_pci->pipe_info[i]);
  2177. }
  2178. }
  2179. static int ath10k_pci_init_irq(struct ath10k *ar)
  2180. {
  2181. struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
  2182. int ret;
  2183. ath10k_pci_init_irq_tasklets(ar);
  2184. if (ath10k_pci_irq_mode != ATH10K_PCI_IRQ_AUTO)
  2185. ath10k_info(ar, "limiting irq mode to: %d\n",
  2186. ath10k_pci_irq_mode);
  2187. /* Try MSI-X */
  2188. if (ath10k_pci_irq_mode == ATH10K_PCI_IRQ_AUTO) {
  2189. ar_pci->num_msi_intrs = MSI_NUM_REQUEST;
  2190. ret = pci_enable_msi_range(ar_pci->pdev, ar_pci->num_msi_intrs,
  2191. ar_pci->num_msi_intrs);
  2192. if (ret > 0)
  2193. return 0;
  2194. /* fall-through */
  2195. }
  2196. /* Try MSI */
  2197. if (ath10k_pci_irq_mode != ATH10K_PCI_IRQ_LEGACY) {
  2198. ar_pci->num_msi_intrs = 1;
  2199. ret = pci_enable_msi(ar_pci->pdev);
  2200. if (ret == 0)
  2201. return 0;
  2202. /* fall-through */
  2203. }
  2204. /* Try legacy irq
  2205. *
  2206. * A potential race occurs here: The CORE_BASE write
  2207. * depends on target correctly decoding AXI address but
  2208. * host won't know when target writes BAR to CORE_CTRL.
  2209. * This write might get lost if target has NOT written BAR.
  2210. * For now, fix the race by repeating the write in below
  2211. * synchronization checking. */
  2212. ar_pci->num_msi_intrs = 0;
  2213. ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + PCIE_INTR_ENABLE_ADDRESS,
  2214. PCIE_INTR_FIRMWARE_MASK | PCIE_INTR_CE_MASK_ALL);
  2215. return 0;
  2216. }
  2217. static void ath10k_pci_deinit_irq_legacy(struct ath10k *ar)
  2218. {
  2219. ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + PCIE_INTR_ENABLE_ADDRESS,
  2220. 0);
  2221. }
  2222. static int ath10k_pci_deinit_irq(struct ath10k *ar)
  2223. {
  2224. struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
  2225. switch (ar_pci->num_msi_intrs) {
  2226. case 0:
  2227. ath10k_pci_deinit_irq_legacy(ar);
  2228. return 0;
  2229. case 1:
  2230. /* fall-through */
  2231. case MSI_NUM_REQUEST:
  2232. pci_disable_msi(ar_pci->pdev);
  2233. return 0;
  2234. default:
  2235. pci_disable_msi(ar_pci->pdev);
  2236. }
  2237. ath10k_warn(ar, "unknown irq configuration upon deinit\n");
  2238. return -EINVAL;
  2239. }
  2240. static int ath10k_pci_wait_for_target_init(struct ath10k *ar)
  2241. {
  2242. struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
  2243. unsigned long timeout;
  2244. u32 val;
  2245. ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot waiting target to initialise\n");
  2246. timeout = jiffies + msecs_to_jiffies(ATH10K_PCI_TARGET_WAIT);
  2247. do {
  2248. val = ath10k_pci_read32(ar, FW_INDICATOR_ADDRESS);
  2249. ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot target indicator %x\n",
  2250. val);
  2251. /* target should never return this */
  2252. if (val == 0xffffffff)
  2253. continue;
  2254. /* the device has crashed so don't bother trying anymore */
  2255. if (val & FW_IND_EVENT_PENDING)
  2256. break;
  2257. if (val & FW_IND_INITIALIZED)
  2258. break;
  2259. if (ar_pci->num_msi_intrs == 0)
  2260. /* Fix potential race by repeating CORE_BASE writes */
  2261. ath10k_pci_enable_legacy_irq(ar);
  2262. mdelay(10);
  2263. } while (time_before(jiffies, timeout));
  2264. ath10k_pci_disable_and_clear_legacy_irq(ar);
  2265. ath10k_pci_irq_msi_fw_mask(ar);
  2266. if (val == 0xffffffff) {
  2267. ath10k_err(ar, "failed to read device register, device is gone\n");
  2268. return -EIO;
  2269. }
  2270. if (val & FW_IND_EVENT_PENDING) {
  2271. ath10k_warn(ar, "device has crashed during init\n");
  2272. return -ECOMM;
  2273. }
  2274. if (!(val & FW_IND_INITIALIZED)) {
  2275. ath10k_err(ar, "failed to receive initialized event from target: %08x\n",
  2276. val);
  2277. return -ETIMEDOUT;
  2278. }
  2279. ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot target initialised\n");
  2280. return 0;
  2281. }
  2282. static int ath10k_pci_cold_reset(struct ath10k *ar)
  2283. {
  2284. u32 val;
  2285. ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot cold reset\n");
  2286. spin_lock_bh(&ar->data_lock);
  2287. ar->stats.fw_cold_reset_counter++;
  2288. spin_unlock_bh(&ar->data_lock);
  2289. /* Put Target, including PCIe, into RESET. */
  2290. val = ath10k_pci_reg_read32(ar, SOC_GLOBAL_RESET_ADDRESS);
  2291. val |= 1;
  2292. ath10k_pci_reg_write32(ar, SOC_GLOBAL_RESET_ADDRESS, val);
  2293. /* After writing into SOC_GLOBAL_RESET to put device into
  2294. * reset and pulling out of reset pcie may not be stable
  2295. * for any immediate pcie register access and cause bus error,
  2296. * add delay before any pcie access request to fix this issue.
  2297. */
  2298. msleep(20);
  2299. /* Pull Target, including PCIe, out of RESET. */
  2300. val &= ~1;
  2301. ath10k_pci_reg_write32(ar, SOC_GLOBAL_RESET_ADDRESS, val);
  2302. msleep(20);
  2303. ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot cold reset complete\n");
  2304. return 0;
  2305. }
  2306. static int ath10k_pci_claim(struct ath10k *ar)
  2307. {
  2308. struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
  2309. struct pci_dev *pdev = ar_pci->pdev;
  2310. int ret;
  2311. pci_set_drvdata(pdev, ar);
  2312. ret = pci_enable_device(pdev);
  2313. if (ret) {
  2314. ath10k_err(ar, "failed to enable pci device: %d\n", ret);
  2315. return ret;
  2316. }
  2317. ret = pci_request_region(pdev, BAR_NUM, "ath");
  2318. if (ret) {
  2319. ath10k_err(ar, "failed to request region BAR%d: %d\n", BAR_NUM,
  2320. ret);
  2321. goto err_device;
  2322. }
  2323. /* Target expects 32 bit DMA. Enforce it. */
  2324. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  2325. if (ret) {
  2326. ath10k_err(ar, "failed to set dma mask to 32-bit: %d\n", ret);
  2327. goto err_region;
  2328. }
  2329. ret = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  2330. if (ret) {
  2331. ath10k_err(ar, "failed to set consistent dma mask to 32-bit: %d\n",
  2332. ret);
  2333. goto err_region;
  2334. }
  2335. pci_set_master(pdev);
  2336. /* Arrange for access to Target SoC registers. */
  2337. ar_pci->mem_len = pci_resource_len(pdev, BAR_NUM);
  2338. ar_pci->mem = pci_iomap(pdev, BAR_NUM, 0);
  2339. if (!ar_pci->mem) {
  2340. ath10k_err(ar, "failed to iomap BAR%d\n", BAR_NUM);
  2341. ret = -EIO;
  2342. goto err_master;
  2343. }
  2344. ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot pci_mem 0x%p\n", ar_pci->mem);
  2345. return 0;
  2346. err_master:
  2347. pci_clear_master(pdev);
  2348. err_region:
  2349. pci_release_region(pdev, BAR_NUM);
  2350. err_device:
  2351. pci_disable_device(pdev);
  2352. return ret;
  2353. }
  2354. static void ath10k_pci_release(struct ath10k *ar)
  2355. {
  2356. struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
  2357. struct pci_dev *pdev = ar_pci->pdev;
  2358. pci_iounmap(pdev, ar_pci->mem);
  2359. pci_release_region(pdev, BAR_NUM);
  2360. pci_clear_master(pdev);
  2361. pci_disable_device(pdev);
  2362. }
  2363. static bool ath10k_pci_chip_is_supported(u32 dev_id, u32 chip_id)
  2364. {
  2365. const struct ath10k_pci_supp_chip *supp_chip;
  2366. int i;
  2367. u32 rev_id = MS(chip_id, SOC_CHIP_ID_REV);
  2368. for (i = 0; i < ARRAY_SIZE(ath10k_pci_supp_chips); i++) {
  2369. supp_chip = &ath10k_pci_supp_chips[i];
  2370. if (supp_chip->dev_id == dev_id &&
  2371. supp_chip->rev_id == rev_id)
  2372. return true;
  2373. }
  2374. return false;
  2375. }
  2376. static int ath10k_pci_probe(struct pci_dev *pdev,
  2377. const struct pci_device_id *pci_dev)
  2378. {
  2379. int ret = 0;
  2380. struct ath10k *ar;
  2381. struct ath10k_pci *ar_pci;
  2382. enum ath10k_hw_rev hw_rev;
  2383. u32 chip_id;
  2384. switch (pci_dev->device) {
  2385. case QCA988X_2_0_DEVICE_ID:
  2386. hw_rev = ATH10K_HW_QCA988X;
  2387. break;
  2388. case QCA6164_2_1_DEVICE_ID:
  2389. case QCA6174_2_1_DEVICE_ID:
  2390. hw_rev = ATH10K_HW_QCA6174;
  2391. break;
  2392. case QCA99X0_2_0_DEVICE_ID:
  2393. hw_rev = ATH10K_HW_QCA99X0;
  2394. break;
  2395. default:
  2396. WARN_ON(1);
  2397. return -ENOTSUPP;
  2398. }
  2399. ar = ath10k_core_create(sizeof(*ar_pci), &pdev->dev, ATH10K_BUS_PCI,
  2400. hw_rev, &ath10k_pci_hif_ops);
  2401. if (!ar) {
  2402. dev_err(&pdev->dev, "failed to allocate core\n");
  2403. return -ENOMEM;
  2404. }
  2405. ath10k_dbg(ar, ATH10K_DBG_PCI, "pci probe\n");
  2406. ar_pci = ath10k_pci_priv(ar);
  2407. ar_pci->pdev = pdev;
  2408. ar_pci->dev = &pdev->dev;
  2409. ar_pci->ar = ar;
  2410. ar->dev_id = pci_dev->device;
  2411. if (pdev->subsystem_vendor || pdev->subsystem_device)
  2412. scnprintf(ar->spec_board_id, sizeof(ar->spec_board_id),
  2413. "%04x:%04x:%04x:%04x",
  2414. pdev->vendor, pdev->device,
  2415. pdev->subsystem_vendor, pdev->subsystem_device);
  2416. spin_lock_init(&ar_pci->ce_lock);
  2417. spin_lock_init(&ar_pci->ps_lock);
  2418. setup_timer(&ar_pci->rx_post_retry, ath10k_pci_rx_replenish_retry,
  2419. (unsigned long)ar);
  2420. setup_timer(&ar_pci->ps_timer, ath10k_pci_ps_timer,
  2421. (unsigned long)ar);
  2422. ret = ath10k_pci_claim(ar);
  2423. if (ret) {
  2424. ath10k_err(ar, "failed to claim device: %d\n", ret);
  2425. goto err_core_destroy;
  2426. }
  2427. ret = ath10k_pci_alloc_pipes(ar);
  2428. if (ret) {
  2429. ath10k_err(ar, "failed to allocate copy engine pipes: %d\n",
  2430. ret);
  2431. goto err_sleep;
  2432. }
  2433. ath10k_pci_ce_deinit(ar);
  2434. ath10k_pci_irq_disable(ar);
  2435. ret = ath10k_pci_init_irq(ar);
  2436. if (ret) {
  2437. ath10k_err(ar, "failed to init irqs: %d\n", ret);
  2438. goto err_free_pipes;
  2439. }
  2440. ath10k_info(ar, "pci irq %s interrupts %d irq_mode %d reset_mode %d\n",
  2441. ath10k_pci_get_irq_method(ar), ar_pci->num_msi_intrs,
  2442. ath10k_pci_irq_mode, ath10k_pci_reset_mode);
  2443. ret = ath10k_pci_request_irq(ar);
  2444. if (ret) {
  2445. ath10k_warn(ar, "failed to request irqs: %d\n", ret);
  2446. goto err_deinit_irq;
  2447. }
  2448. ret = ath10k_pci_chip_reset(ar);
  2449. if (ret) {
  2450. ath10k_err(ar, "failed to reset chip: %d\n", ret);
  2451. goto err_free_irq;
  2452. }
  2453. chip_id = ath10k_pci_soc_read32(ar, SOC_CHIP_ID_ADDRESS);
  2454. if (chip_id == 0xffffffff) {
  2455. ath10k_err(ar, "failed to get chip id\n");
  2456. goto err_free_irq;
  2457. }
  2458. if (!ath10k_pci_chip_is_supported(pdev->device, chip_id)) {
  2459. ath10k_err(ar, "device %04x with chip_id %08x isn't supported\n",
  2460. pdev->device, chip_id);
  2461. goto err_free_irq;
  2462. }
  2463. ret = ath10k_core_register(ar, chip_id);
  2464. if (ret) {
  2465. ath10k_err(ar, "failed to register driver core: %d\n", ret);
  2466. goto err_free_irq;
  2467. }
  2468. return 0;
  2469. err_free_irq:
  2470. ath10k_pci_free_irq(ar);
  2471. ath10k_pci_kill_tasklet(ar);
  2472. err_deinit_irq:
  2473. ath10k_pci_deinit_irq(ar);
  2474. err_free_pipes:
  2475. ath10k_pci_free_pipes(ar);
  2476. err_sleep:
  2477. ath10k_pci_sleep_sync(ar);
  2478. ath10k_pci_release(ar);
  2479. err_core_destroy:
  2480. ath10k_core_destroy(ar);
  2481. return ret;
  2482. }
  2483. static void ath10k_pci_remove(struct pci_dev *pdev)
  2484. {
  2485. struct ath10k *ar = pci_get_drvdata(pdev);
  2486. struct ath10k_pci *ar_pci;
  2487. ath10k_dbg(ar, ATH10K_DBG_PCI, "pci remove\n");
  2488. if (!ar)
  2489. return;
  2490. ar_pci = ath10k_pci_priv(ar);
  2491. if (!ar_pci)
  2492. return;
  2493. ath10k_core_unregister(ar);
  2494. ath10k_pci_free_irq(ar);
  2495. ath10k_pci_kill_tasklet(ar);
  2496. ath10k_pci_deinit_irq(ar);
  2497. ath10k_pci_ce_deinit(ar);
  2498. ath10k_pci_free_pipes(ar);
  2499. ath10k_pci_sleep_sync(ar);
  2500. ath10k_pci_release(ar);
  2501. ath10k_core_destroy(ar);
  2502. }
  2503. MODULE_DEVICE_TABLE(pci, ath10k_pci_id_table);
  2504. static struct pci_driver ath10k_pci_driver = {
  2505. .name = "ath10k_pci",
  2506. .id_table = ath10k_pci_id_table,
  2507. .probe = ath10k_pci_probe,
  2508. .remove = ath10k_pci_remove,
  2509. };
  2510. static int __init ath10k_pci_init(void)
  2511. {
  2512. int ret;
  2513. ret = pci_register_driver(&ath10k_pci_driver);
  2514. if (ret)
  2515. printk(KERN_ERR "failed to register ath10k pci driver: %d\n",
  2516. ret);
  2517. return ret;
  2518. }
  2519. module_init(ath10k_pci_init);
  2520. static void __exit ath10k_pci_exit(void)
  2521. {
  2522. pci_unregister_driver(&ath10k_pci_driver);
  2523. }
  2524. module_exit(ath10k_pci_exit);
  2525. MODULE_AUTHOR("Qualcomm Atheros");
  2526. MODULE_DESCRIPTION("Driver support for Atheros QCA988X PCIe devices");
  2527. MODULE_LICENSE("Dual BSD/GPL");
  2528. /* QCA988x 2.0 firmware files */
  2529. MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" QCA988X_HW_2_0_FW_FILE);
  2530. MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" ATH10K_FW_API2_FILE);
  2531. MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" ATH10K_FW_API3_FILE);
  2532. MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" ATH10K_FW_API4_FILE);
  2533. MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" ATH10K_FW_API5_FILE);
  2534. MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" QCA988X_HW_2_0_BOARD_DATA_FILE);
  2535. /* QCA6174 2.1 firmware files */
  2536. MODULE_FIRMWARE(QCA6174_HW_2_1_FW_DIR "/" ATH10K_FW_API4_FILE);
  2537. MODULE_FIRMWARE(QCA6174_HW_2_1_FW_DIR "/" ATH10K_FW_API5_FILE);
  2538. MODULE_FIRMWARE(QCA6174_HW_2_1_FW_DIR "/" QCA6174_HW_2_1_BOARD_DATA_FILE);
  2539. /* QCA6174 3.1 firmware files */
  2540. MODULE_FIRMWARE(QCA6174_HW_3_0_FW_DIR "/" ATH10K_FW_API4_FILE);
  2541. MODULE_FIRMWARE(QCA6174_HW_3_0_FW_DIR "/" ATH10K_FW_API5_FILE);
  2542. MODULE_FIRMWARE(QCA6174_HW_3_0_FW_DIR "/" QCA6174_HW_3_0_BOARD_DATA_FILE);