micrel.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850
  1. /*
  2. * drivers/net/phy/micrel.c
  3. *
  4. * Driver for Micrel PHYs
  5. *
  6. * Author: David J. Choi
  7. *
  8. * Copyright (c) 2010-2013 Micrel, Inc.
  9. * Copyright (c) 2014 Johan Hovold <johan@kernel.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify it
  12. * under the terms of the GNU General Public License as published by the
  13. * Free Software Foundation; either version 2 of the License, or (at your
  14. * option) any later version.
  15. *
  16. * Support : Micrel Phys:
  17. * Giga phys: ksz9021, ksz9031
  18. * 100/10 Phys : ksz8001, ksz8721, ksz8737, ksz8041
  19. * ksz8021, ksz8031, ksz8051,
  20. * ksz8081, ksz8091,
  21. * ksz8061,
  22. * Switch : ksz8873, ksz886x
  23. */
  24. #include <linux/kernel.h>
  25. #include <linux/module.h>
  26. #include <linux/phy.h>
  27. #include <linux/micrel_phy.h>
  28. #include <linux/of.h>
  29. #include <linux/clk.h>
  30. /* Operation Mode Strap Override */
  31. #define MII_KSZPHY_OMSO 0x16
  32. #define KSZPHY_OMSO_B_CAST_OFF BIT(9)
  33. #define KSZPHY_OMSO_NAND_TREE_ON BIT(5)
  34. #define KSZPHY_OMSO_RMII_OVERRIDE BIT(1)
  35. #define KSZPHY_OMSO_MII_OVERRIDE BIT(0)
  36. /* general Interrupt control/status reg in vendor specific block. */
  37. #define MII_KSZPHY_INTCS 0x1B
  38. #define KSZPHY_INTCS_JABBER BIT(15)
  39. #define KSZPHY_INTCS_RECEIVE_ERR BIT(14)
  40. #define KSZPHY_INTCS_PAGE_RECEIVE BIT(13)
  41. #define KSZPHY_INTCS_PARELLEL BIT(12)
  42. #define KSZPHY_INTCS_LINK_PARTNER_ACK BIT(11)
  43. #define KSZPHY_INTCS_LINK_DOWN BIT(10)
  44. #define KSZPHY_INTCS_REMOTE_FAULT BIT(9)
  45. #define KSZPHY_INTCS_LINK_UP BIT(8)
  46. #define KSZPHY_INTCS_ALL (KSZPHY_INTCS_LINK_UP |\
  47. KSZPHY_INTCS_LINK_DOWN)
  48. /* PHY Control 1 */
  49. #define MII_KSZPHY_CTRL_1 0x1e
  50. /* PHY Control 2 / PHY Control (if no PHY Control 1) */
  51. #define MII_KSZPHY_CTRL_2 0x1f
  52. #define MII_KSZPHY_CTRL MII_KSZPHY_CTRL_2
  53. /* bitmap of PHY register to set interrupt mode */
  54. #define KSZPHY_CTRL_INT_ACTIVE_HIGH BIT(9)
  55. #define KSZPHY_RMII_REF_CLK_SEL BIT(7)
  56. /* Write/read to/from extended registers */
  57. #define MII_KSZPHY_EXTREG 0x0b
  58. #define KSZPHY_EXTREG_WRITE 0x8000
  59. #define MII_KSZPHY_EXTREG_WRITE 0x0c
  60. #define MII_KSZPHY_EXTREG_READ 0x0d
  61. /* Extended registers */
  62. #define MII_KSZPHY_CLK_CONTROL_PAD_SKEW 0x104
  63. #define MII_KSZPHY_RX_DATA_PAD_SKEW 0x105
  64. #define MII_KSZPHY_TX_DATA_PAD_SKEW 0x106
  65. #define PS_TO_REG 200
  66. struct kszphy_type {
  67. u32 led_mode_reg;
  68. u16 interrupt_level_mask;
  69. bool has_broadcast_disable;
  70. bool has_nand_tree_disable;
  71. bool has_rmii_ref_clk_sel;
  72. };
  73. struct kszphy_priv {
  74. const struct kszphy_type *type;
  75. int led_mode;
  76. bool rmii_ref_clk_sel;
  77. bool rmii_ref_clk_sel_val;
  78. };
  79. static const struct kszphy_type ksz8021_type = {
  80. .led_mode_reg = MII_KSZPHY_CTRL_2,
  81. .has_broadcast_disable = true,
  82. .has_nand_tree_disable = true,
  83. .has_rmii_ref_clk_sel = true,
  84. };
  85. static const struct kszphy_type ksz8041_type = {
  86. .led_mode_reg = MII_KSZPHY_CTRL_1,
  87. };
  88. static const struct kszphy_type ksz8051_type = {
  89. .led_mode_reg = MII_KSZPHY_CTRL_2,
  90. .has_nand_tree_disable = true,
  91. };
  92. static const struct kszphy_type ksz8081_type = {
  93. .led_mode_reg = MII_KSZPHY_CTRL_2,
  94. .has_broadcast_disable = true,
  95. .has_nand_tree_disable = true,
  96. .has_rmii_ref_clk_sel = true,
  97. };
  98. static const struct kszphy_type ks8737_type = {
  99. .interrupt_level_mask = BIT(14),
  100. };
  101. static const struct kszphy_type ksz9021_type = {
  102. .interrupt_level_mask = BIT(14),
  103. };
  104. static int kszphy_extended_write(struct phy_device *phydev,
  105. u32 regnum, u16 val)
  106. {
  107. phy_write(phydev, MII_KSZPHY_EXTREG, KSZPHY_EXTREG_WRITE | regnum);
  108. return phy_write(phydev, MII_KSZPHY_EXTREG_WRITE, val);
  109. }
  110. static int kszphy_extended_read(struct phy_device *phydev,
  111. u32 regnum)
  112. {
  113. phy_write(phydev, MII_KSZPHY_EXTREG, regnum);
  114. return phy_read(phydev, MII_KSZPHY_EXTREG_READ);
  115. }
  116. static int kszphy_ack_interrupt(struct phy_device *phydev)
  117. {
  118. /* bit[7..0] int status, which is a read and clear register. */
  119. int rc;
  120. rc = phy_read(phydev, MII_KSZPHY_INTCS);
  121. return (rc < 0) ? rc : 0;
  122. }
  123. static int kszphy_config_intr(struct phy_device *phydev)
  124. {
  125. const struct kszphy_type *type = phydev->drv->driver_data;
  126. int temp;
  127. u16 mask;
  128. if (type && type->interrupt_level_mask)
  129. mask = type->interrupt_level_mask;
  130. else
  131. mask = KSZPHY_CTRL_INT_ACTIVE_HIGH;
  132. /* set the interrupt pin active low */
  133. temp = phy_read(phydev, MII_KSZPHY_CTRL);
  134. if (temp < 0)
  135. return temp;
  136. temp &= ~mask;
  137. phy_write(phydev, MII_KSZPHY_CTRL, temp);
  138. /* enable / disable interrupts */
  139. if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
  140. temp = KSZPHY_INTCS_ALL;
  141. else
  142. temp = 0;
  143. return phy_write(phydev, MII_KSZPHY_INTCS, temp);
  144. }
  145. static int kszphy_rmii_clk_sel(struct phy_device *phydev, bool val)
  146. {
  147. int ctrl;
  148. ctrl = phy_read(phydev, MII_KSZPHY_CTRL);
  149. if (ctrl < 0)
  150. return ctrl;
  151. if (val)
  152. ctrl |= KSZPHY_RMII_REF_CLK_SEL;
  153. else
  154. ctrl &= ~KSZPHY_RMII_REF_CLK_SEL;
  155. return phy_write(phydev, MII_KSZPHY_CTRL, ctrl);
  156. }
  157. static int kszphy_setup_led(struct phy_device *phydev, u32 reg, int val)
  158. {
  159. int rc, temp, shift;
  160. switch (reg) {
  161. case MII_KSZPHY_CTRL_1:
  162. shift = 14;
  163. break;
  164. case MII_KSZPHY_CTRL_2:
  165. shift = 4;
  166. break;
  167. default:
  168. return -EINVAL;
  169. }
  170. temp = phy_read(phydev, reg);
  171. if (temp < 0) {
  172. rc = temp;
  173. goto out;
  174. }
  175. temp &= ~(3 << shift);
  176. temp |= val << shift;
  177. rc = phy_write(phydev, reg, temp);
  178. out:
  179. if (rc < 0)
  180. dev_err(&phydev->dev, "failed to set led mode\n");
  181. return rc;
  182. }
  183. /* Disable PHY address 0 as the broadcast address, so that it can be used as a
  184. * unique (non-broadcast) address on a shared bus.
  185. */
  186. static int kszphy_broadcast_disable(struct phy_device *phydev)
  187. {
  188. int ret;
  189. ret = phy_read(phydev, MII_KSZPHY_OMSO);
  190. if (ret < 0)
  191. goto out;
  192. ret = phy_write(phydev, MII_KSZPHY_OMSO, ret | KSZPHY_OMSO_B_CAST_OFF);
  193. out:
  194. if (ret)
  195. dev_err(&phydev->dev, "failed to disable broadcast address\n");
  196. return ret;
  197. }
  198. static int kszphy_nand_tree_disable(struct phy_device *phydev)
  199. {
  200. int ret;
  201. ret = phy_read(phydev, MII_KSZPHY_OMSO);
  202. if (ret < 0)
  203. goto out;
  204. if (!(ret & KSZPHY_OMSO_NAND_TREE_ON))
  205. return 0;
  206. ret = phy_write(phydev, MII_KSZPHY_OMSO,
  207. ret & ~KSZPHY_OMSO_NAND_TREE_ON);
  208. out:
  209. if (ret)
  210. dev_err(&phydev->dev, "failed to disable NAND tree mode\n");
  211. return ret;
  212. }
  213. static int kszphy_config_init(struct phy_device *phydev)
  214. {
  215. struct kszphy_priv *priv = phydev->priv;
  216. const struct kszphy_type *type;
  217. int ret;
  218. if (!priv)
  219. return 0;
  220. type = priv->type;
  221. if (type->has_broadcast_disable)
  222. kszphy_broadcast_disable(phydev);
  223. if (type->has_nand_tree_disable)
  224. kszphy_nand_tree_disable(phydev);
  225. if (priv->rmii_ref_clk_sel) {
  226. ret = kszphy_rmii_clk_sel(phydev, priv->rmii_ref_clk_sel_val);
  227. if (ret) {
  228. dev_err(&phydev->dev, "failed to set rmii reference clock\n");
  229. return ret;
  230. }
  231. }
  232. if (priv->led_mode >= 0)
  233. kszphy_setup_led(phydev, type->led_mode_reg, priv->led_mode);
  234. return 0;
  235. }
  236. static int ksz9021_load_values_from_of(struct phy_device *phydev,
  237. const struct device_node *of_node,
  238. u16 reg,
  239. const char *field1, const char *field2,
  240. const char *field3, const char *field4)
  241. {
  242. int val1 = -1;
  243. int val2 = -2;
  244. int val3 = -3;
  245. int val4 = -4;
  246. int newval;
  247. int matches = 0;
  248. if (!of_property_read_u32(of_node, field1, &val1))
  249. matches++;
  250. if (!of_property_read_u32(of_node, field2, &val2))
  251. matches++;
  252. if (!of_property_read_u32(of_node, field3, &val3))
  253. matches++;
  254. if (!of_property_read_u32(of_node, field4, &val4))
  255. matches++;
  256. if (!matches)
  257. return 0;
  258. if (matches < 4)
  259. newval = kszphy_extended_read(phydev, reg);
  260. else
  261. newval = 0;
  262. if (val1 != -1)
  263. newval = ((newval & 0xfff0) | ((val1 / PS_TO_REG) & 0xf) << 0);
  264. if (val2 != -2)
  265. newval = ((newval & 0xff0f) | ((val2 / PS_TO_REG) & 0xf) << 4);
  266. if (val3 != -3)
  267. newval = ((newval & 0xf0ff) | ((val3 / PS_TO_REG) & 0xf) << 8);
  268. if (val4 != -4)
  269. newval = ((newval & 0x0fff) | ((val4 / PS_TO_REG) & 0xf) << 12);
  270. return kszphy_extended_write(phydev, reg, newval);
  271. }
  272. static int ksz9021_config_init(struct phy_device *phydev)
  273. {
  274. const struct device *dev = &phydev->dev;
  275. const struct device_node *of_node = dev->of_node;
  276. if (!of_node && dev->parent->of_node)
  277. of_node = dev->parent->of_node;
  278. if (of_node) {
  279. ksz9021_load_values_from_of(phydev, of_node,
  280. MII_KSZPHY_CLK_CONTROL_PAD_SKEW,
  281. "txen-skew-ps", "txc-skew-ps",
  282. "rxdv-skew-ps", "rxc-skew-ps");
  283. ksz9021_load_values_from_of(phydev, of_node,
  284. MII_KSZPHY_RX_DATA_PAD_SKEW,
  285. "rxd0-skew-ps", "rxd1-skew-ps",
  286. "rxd2-skew-ps", "rxd3-skew-ps");
  287. ksz9021_load_values_from_of(phydev, of_node,
  288. MII_KSZPHY_TX_DATA_PAD_SKEW,
  289. "txd0-skew-ps", "txd1-skew-ps",
  290. "txd2-skew-ps", "txd3-skew-ps");
  291. }
  292. return 0;
  293. }
  294. #define MII_KSZ9031RN_MMD_CTRL_REG 0x0d
  295. #define MII_KSZ9031RN_MMD_REGDATA_REG 0x0e
  296. #define OP_DATA 1
  297. #define KSZ9031_PS_TO_REG 60
  298. /* Extended registers */
  299. /* MMD Address 0x0 */
  300. #define MII_KSZ9031RN_FLP_BURST_TX_LO 3
  301. #define MII_KSZ9031RN_FLP_BURST_TX_HI 4
  302. /* MMD Address 0x2 */
  303. #define MII_KSZ9031RN_CONTROL_PAD_SKEW 4
  304. #define MII_KSZ9031RN_RX_DATA_PAD_SKEW 5
  305. #define MII_KSZ9031RN_TX_DATA_PAD_SKEW 6
  306. #define MII_KSZ9031RN_CLK_PAD_SKEW 8
  307. static int ksz9031_extended_write(struct phy_device *phydev,
  308. u8 mode, u32 dev_addr, u32 regnum, u16 val)
  309. {
  310. phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr);
  311. phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum);
  312. phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr);
  313. return phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, val);
  314. }
  315. static int ksz9031_extended_read(struct phy_device *phydev,
  316. u8 mode, u32 dev_addr, u32 regnum)
  317. {
  318. phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr);
  319. phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum);
  320. phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr);
  321. return phy_read(phydev, MII_KSZ9031RN_MMD_REGDATA_REG);
  322. }
  323. static int ksz9031_of_load_skew_values(struct phy_device *phydev,
  324. const struct device_node *of_node,
  325. u16 reg, size_t field_sz,
  326. const char *field[], u8 numfields)
  327. {
  328. int val[4] = {-1, -2, -3, -4};
  329. int matches = 0;
  330. u16 mask;
  331. u16 maxval;
  332. u16 newval;
  333. int i;
  334. for (i = 0; i < numfields; i++)
  335. if (!of_property_read_u32(of_node, field[i], val + i))
  336. matches++;
  337. if (!matches)
  338. return 0;
  339. if (matches < numfields)
  340. newval = ksz9031_extended_read(phydev, OP_DATA, 2, reg);
  341. else
  342. newval = 0;
  343. maxval = (field_sz == 4) ? 0xf : 0x1f;
  344. for (i = 0; i < numfields; i++)
  345. if (val[i] != -(i + 1)) {
  346. mask = 0xffff;
  347. mask ^= maxval << (field_sz * i);
  348. newval = (newval & mask) |
  349. (((val[i] / KSZ9031_PS_TO_REG) & maxval)
  350. << (field_sz * i));
  351. }
  352. return ksz9031_extended_write(phydev, OP_DATA, 2, reg, newval);
  353. }
  354. static int ksz9031_center_flp_timing(struct phy_device *phydev)
  355. {
  356. int result;
  357. /* Center KSZ9031RNX FLP timing at 16ms. */
  358. result = ksz9031_extended_write(phydev, OP_DATA, 0,
  359. MII_KSZ9031RN_FLP_BURST_TX_HI, 0x0006);
  360. result = ksz9031_extended_write(phydev, OP_DATA, 0,
  361. MII_KSZ9031RN_FLP_BURST_TX_LO, 0x1A80);
  362. if (result)
  363. return result;
  364. return genphy_restart_aneg(phydev);
  365. }
  366. static int ksz9031_config_init(struct phy_device *phydev)
  367. {
  368. const struct device *dev = &phydev->dev;
  369. const struct device_node *of_node = dev->of_node;
  370. static const char *clk_skews[2] = {"rxc-skew-ps", "txc-skew-ps"};
  371. static const char *rx_data_skews[4] = {
  372. "rxd0-skew-ps", "rxd1-skew-ps",
  373. "rxd2-skew-ps", "rxd3-skew-ps"
  374. };
  375. static const char *tx_data_skews[4] = {
  376. "txd0-skew-ps", "txd1-skew-ps",
  377. "txd2-skew-ps", "txd3-skew-ps"
  378. };
  379. static const char *control_skews[2] = {"txen-skew-ps", "rxdv-skew-ps"};
  380. if (!of_node && dev->parent->of_node)
  381. of_node = dev->parent->of_node;
  382. if (of_node) {
  383. ksz9031_of_load_skew_values(phydev, of_node,
  384. MII_KSZ9031RN_CLK_PAD_SKEW, 5,
  385. clk_skews, 2);
  386. ksz9031_of_load_skew_values(phydev, of_node,
  387. MII_KSZ9031RN_CONTROL_PAD_SKEW, 4,
  388. control_skews, 2);
  389. ksz9031_of_load_skew_values(phydev, of_node,
  390. MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4,
  391. rx_data_skews, 4);
  392. ksz9031_of_load_skew_values(phydev, of_node,
  393. MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4,
  394. tx_data_skews, 4);
  395. }
  396. return ksz9031_center_flp_timing(phydev);
  397. }
  398. #define KSZ8873MLL_GLOBAL_CONTROL_4 0x06
  399. #define KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX BIT(6)
  400. #define KSZ8873MLL_GLOBAL_CONTROL_4_SPEED BIT(4)
  401. static int ksz8873mll_read_status(struct phy_device *phydev)
  402. {
  403. int regval;
  404. /* dummy read */
  405. regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
  406. regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
  407. if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX)
  408. phydev->duplex = DUPLEX_HALF;
  409. else
  410. phydev->duplex = DUPLEX_FULL;
  411. if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_SPEED)
  412. phydev->speed = SPEED_10;
  413. else
  414. phydev->speed = SPEED_100;
  415. phydev->link = 1;
  416. phydev->pause = phydev->asym_pause = 0;
  417. return 0;
  418. }
  419. static int ksz9031_read_status(struct phy_device *phydev)
  420. {
  421. int err;
  422. int regval;
  423. err = genphy_read_status(phydev);
  424. if (err)
  425. return err;
  426. /* Make sure the PHY is not broken. Read idle error count,
  427. * and reset the PHY if it is maxed out.
  428. */
  429. regval = phy_read(phydev, MII_STAT1000);
  430. if ((regval & 0xFF) == 0xFF) {
  431. phy_init_hw(phydev);
  432. phydev->link = 0;
  433. }
  434. return 0;
  435. }
  436. static int ksz8873mll_config_aneg(struct phy_device *phydev)
  437. {
  438. return 0;
  439. }
  440. /* This routine returns -1 as an indication to the caller that the
  441. * Micrel ksz9021 10/100/1000 PHY does not support standard IEEE
  442. * MMD extended PHY registers.
  443. */
  444. static int
  445. ksz9021_rd_mmd_phyreg(struct phy_device *phydev, int ptrad, int devnum,
  446. int regnum)
  447. {
  448. return -1;
  449. }
  450. /* This routine does nothing since the Micrel ksz9021 does not support
  451. * standard IEEE MMD extended PHY registers.
  452. */
  453. static void
  454. ksz9021_wr_mmd_phyreg(struct phy_device *phydev, int ptrad, int devnum,
  455. int regnum, u32 val)
  456. {
  457. }
  458. static int kszphy_probe(struct phy_device *phydev)
  459. {
  460. const struct kszphy_type *type = phydev->drv->driver_data;
  461. const struct device_node *np = phydev->dev.of_node;
  462. struct kszphy_priv *priv;
  463. struct clk *clk;
  464. int ret;
  465. priv = devm_kzalloc(&phydev->dev, sizeof(*priv), GFP_KERNEL);
  466. if (!priv)
  467. return -ENOMEM;
  468. phydev->priv = priv;
  469. priv->type = type;
  470. if (type->led_mode_reg) {
  471. ret = of_property_read_u32(np, "micrel,led-mode",
  472. &priv->led_mode);
  473. if (ret)
  474. priv->led_mode = -1;
  475. if (priv->led_mode > 3) {
  476. dev_err(&phydev->dev, "invalid led mode: 0x%02x\n",
  477. priv->led_mode);
  478. priv->led_mode = -1;
  479. }
  480. } else {
  481. priv->led_mode = -1;
  482. }
  483. clk = devm_clk_get(&phydev->dev, "rmii-ref");
  484. /* NOTE: clk may be NULL if building without CONFIG_HAVE_CLK */
  485. if (!IS_ERR_OR_NULL(clk)) {
  486. unsigned long rate = clk_get_rate(clk);
  487. bool rmii_ref_clk_sel_25_mhz;
  488. priv->rmii_ref_clk_sel = type->has_rmii_ref_clk_sel;
  489. rmii_ref_clk_sel_25_mhz = of_property_read_bool(np,
  490. "micrel,rmii-reference-clock-select-25-mhz");
  491. if (rate > 24500000 && rate < 25500000) {
  492. priv->rmii_ref_clk_sel_val = rmii_ref_clk_sel_25_mhz;
  493. } else if (rate > 49500000 && rate < 50500000) {
  494. priv->rmii_ref_clk_sel_val = !rmii_ref_clk_sel_25_mhz;
  495. } else {
  496. dev_err(&phydev->dev, "Clock rate out of range: %ld\n", rate);
  497. return -EINVAL;
  498. }
  499. }
  500. /* Support legacy board-file configuration */
  501. if (phydev->dev_flags & MICREL_PHY_50MHZ_CLK) {
  502. priv->rmii_ref_clk_sel = true;
  503. priv->rmii_ref_clk_sel_val = true;
  504. }
  505. return 0;
  506. }
  507. static struct phy_driver ksphy_driver[] = {
  508. {
  509. .phy_id = PHY_ID_KS8737,
  510. .phy_id_mask = 0x00fffff0,
  511. .name = "Micrel KS8737",
  512. .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause),
  513. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  514. .driver_data = &ks8737_type,
  515. .config_init = kszphy_config_init,
  516. .config_aneg = genphy_config_aneg,
  517. .read_status = genphy_read_status,
  518. .ack_interrupt = kszphy_ack_interrupt,
  519. .config_intr = kszphy_config_intr,
  520. .suspend = genphy_suspend,
  521. .resume = genphy_resume,
  522. .driver = { .owner = THIS_MODULE,},
  523. }, {
  524. .phy_id = PHY_ID_KSZ8021,
  525. .phy_id_mask = 0x00ffffff,
  526. .name = "Micrel KSZ8021 or KSZ8031",
  527. .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause |
  528. SUPPORTED_Asym_Pause),
  529. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  530. .driver_data = &ksz8021_type,
  531. .probe = kszphy_probe,
  532. .config_init = kszphy_config_init,
  533. .config_aneg = genphy_config_aneg,
  534. .read_status = genphy_read_status,
  535. .ack_interrupt = kszphy_ack_interrupt,
  536. .config_intr = kszphy_config_intr,
  537. .suspend = genphy_suspend,
  538. .resume = genphy_resume,
  539. .driver = { .owner = THIS_MODULE,},
  540. }, {
  541. .phy_id = PHY_ID_KSZ8031,
  542. .phy_id_mask = 0x00ffffff,
  543. .name = "Micrel KSZ8031",
  544. .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause |
  545. SUPPORTED_Asym_Pause),
  546. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  547. .driver_data = &ksz8021_type,
  548. .probe = kszphy_probe,
  549. .config_init = kszphy_config_init,
  550. .config_aneg = genphy_config_aneg,
  551. .read_status = genphy_read_status,
  552. .ack_interrupt = kszphy_ack_interrupt,
  553. .config_intr = kszphy_config_intr,
  554. .suspend = genphy_suspend,
  555. .resume = genphy_resume,
  556. .driver = { .owner = THIS_MODULE,},
  557. }, {
  558. .phy_id = PHY_ID_KSZ8041,
  559. .phy_id_mask = 0x00fffff0,
  560. .name = "Micrel KSZ8041",
  561. .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause
  562. | SUPPORTED_Asym_Pause),
  563. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  564. .driver_data = &ksz8041_type,
  565. .probe = kszphy_probe,
  566. .config_init = kszphy_config_init,
  567. .config_aneg = genphy_config_aneg,
  568. .read_status = genphy_read_status,
  569. .ack_interrupt = kszphy_ack_interrupt,
  570. .config_intr = kszphy_config_intr,
  571. .suspend = genphy_suspend,
  572. .resume = genphy_resume,
  573. .driver = { .owner = THIS_MODULE,},
  574. }, {
  575. .phy_id = PHY_ID_KSZ8041RNLI,
  576. .phy_id_mask = 0x00fffff0,
  577. .name = "Micrel KSZ8041RNLI",
  578. .features = PHY_BASIC_FEATURES |
  579. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  580. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  581. .driver_data = &ksz8041_type,
  582. .probe = kszphy_probe,
  583. .config_init = kszphy_config_init,
  584. .config_aneg = genphy_config_aneg,
  585. .read_status = genphy_read_status,
  586. .ack_interrupt = kszphy_ack_interrupt,
  587. .config_intr = kszphy_config_intr,
  588. .suspend = genphy_suspend,
  589. .resume = genphy_resume,
  590. .driver = { .owner = THIS_MODULE,},
  591. }, {
  592. .phy_id = PHY_ID_KSZ8051,
  593. .phy_id_mask = 0x00fffff0,
  594. .name = "Micrel KSZ8051",
  595. .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause
  596. | SUPPORTED_Asym_Pause),
  597. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  598. .driver_data = &ksz8051_type,
  599. .probe = kszphy_probe,
  600. .config_init = kszphy_config_init,
  601. .config_aneg = genphy_config_aneg,
  602. .read_status = genphy_read_status,
  603. .ack_interrupt = kszphy_ack_interrupt,
  604. .config_intr = kszphy_config_intr,
  605. .suspend = genphy_suspend,
  606. .resume = genphy_resume,
  607. .driver = { .owner = THIS_MODULE,},
  608. }, {
  609. .phy_id = PHY_ID_KSZ8001,
  610. .name = "Micrel KSZ8001 or KS8721",
  611. .phy_id_mask = 0x00ffffff,
  612. .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause),
  613. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  614. .driver_data = &ksz8041_type,
  615. .probe = kszphy_probe,
  616. .config_init = kszphy_config_init,
  617. .config_aneg = genphy_config_aneg,
  618. .read_status = genphy_read_status,
  619. .ack_interrupt = kszphy_ack_interrupt,
  620. .config_intr = kszphy_config_intr,
  621. .suspend = genphy_suspend,
  622. .resume = genphy_resume,
  623. .driver = { .owner = THIS_MODULE,},
  624. }, {
  625. .phy_id = PHY_ID_KSZ8081,
  626. .name = "Micrel KSZ8081 or KSZ8091",
  627. .phy_id_mask = 0x00fffff0,
  628. .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause),
  629. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  630. .driver_data = &ksz8081_type,
  631. .probe = kszphy_probe,
  632. .config_init = kszphy_config_init,
  633. .config_aneg = genphy_config_aneg,
  634. .read_status = genphy_read_status,
  635. .ack_interrupt = kszphy_ack_interrupt,
  636. .config_intr = kszphy_config_intr,
  637. .suspend = genphy_suspend,
  638. .resume = genphy_resume,
  639. .driver = { .owner = THIS_MODULE,},
  640. }, {
  641. .phy_id = PHY_ID_KSZ8061,
  642. .name = "Micrel KSZ8061",
  643. .phy_id_mask = 0x00fffff0,
  644. .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause),
  645. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  646. .config_init = kszphy_config_init,
  647. .config_aneg = genphy_config_aneg,
  648. .read_status = genphy_read_status,
  649. .ack_interrupt = kszphy_ack_interrupt,
  650. .config_intr = kszphy_config_intr,
  651. .suspend = genphy_suspend,
  652. .resume = genphy_resume,
  653. .driver = { .owner = THIS_MODULE,},
  654. }, {
  655. .phy_id = PHY_ID_KSZ9021,
  656. .phy_id_mask = 0x000ffffe,
  657. .name = "Micrel KSZ9021 Gigabit PHY",
  658. .features = (PHY_GBIT_FEATURES | SUPPORTED_Pause),
  659. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  660. .driver_data = &ksz9021_type,
  661. .config_init = ksz9021_config_init,
  662. .config_aneg = genphy_config_aneg,
  663. .read_status = genphy_read_status,
  664. .ack_interrupt = kszphy_ack_interrupt,
  665. .config_intr = kszphy_config_intr,
  666. .suspend = genphy_suspend,
  667. .resume = genphy_resume,
  668. .read_mmd_indirect = ksz9021_rd_mmd_phyreg,
  669. .write_mmd_indirect = ksz9021_wr_mmd_phyreg,
  670. .driver = { .owner = THIS_MODULE, },
  671. }, {
  672. .phy_id = PHY_ID_KSZ9031,
  673. .phy_id_mask = 0x00fffff0,
  674. .name = "Micrel KSZ9031 Gigabit PHY",
  675. .features = (PHY_GBIT_FEATURES | SUPPORTED_Pause),
  676. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  677. .driver_data = &ksz9021_type,
  678. .config_init = ksz9031_config_init,
  679. .config_aneg = genphy_config_aneg,
  680. .read_status = ksz9031_read_status,
  681. .ack_interrupt = kszphy_ack_interrupt,
  682. .config_intr = kszphy_config_intr,
  683. .suspend = genphy_suspend,
  684. .resume = genphy_resume,
  685. .driver = { .owner = THIS_MODULE, },
  686. }, {
  687. .phy_id = PHY_ID_KSZ8873MLL,
  688. .phy_id_mask = 0x00fffff0,
  689. .name = "Micrel KSZ8873MLL Switch",
  690. .features = (SUPPORTED_Pause | SUPPORTED_Asym_Pause),
  691. .flags = PHY_HAS_MAGICANEG,
  692. .config_init = kszphy_config_init,
  693. .config_aneg = ksz8873mll_config_aneg,
  694. .read_status = ksz8873mll_read_status,
  695. .suspend = genphy_suspend,
  696. .resume = genphy_resume,
  697. .driver = { .owner = THIS_MODULE, },
  698. }, {
  699. .phy_id = PHY_ID_KSZ886X,
  700. .phy_id_mask = 0x00fffff0,
  701. .name = "Micrel KSZ886X Switch",
  702. .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause),
  703. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  704. .config_init = kszphy_config_init,
  705. .config_aneg = genphy_config_aneg,
  706. .read_status = genphy_read_status,
  707. .suspend = genphy_suspend,
  708. .resume = genphy_resume,
  709. .driver = { .owner = THIS_MODULE, },
  710. } };
  711. module_phy_driver(ksphy_driver);
  712. MODULE_DESCRIPTION("Micrel PHY driver");
  713. MODULE_AUTHOR("David J. Choi");
  714. MODULE_LICENSE("GPL");
  715. static struct mdio_device_id __maybe_unused micrel_tbl[] = {
  716. { PHY_ID_KSZ9021, 0x000ffffe },
  717. { PHY_ID_KSZ9031, 0x00fffff0 },
  718. { PHY_ID_KSZ8001, 0x00ffffff },
  719. { PHY_ID_KS8737, 0x00fffff0 },
  720. { PHY_ID_KSZ8021, 0x00ffffff },
  721. { PHY_ID_KSZ8031, 0x00ffffff },
  722. { PHY_ID_KSZ8041, 0x00fffff0 },
  723. { PHY_ID_KSZ8051, 0x00fffff0 },
  724. { PHY_ID_KSZ8061, 0x00fffff0 },
  725. { PHY_ID_KSZ8081, 0x00fffff0 },
  726. { PHY_ID_KSZ8873MLL, 0x00fffff0 },
  727. { PHY_ID_KSZ886X, 0x00fffff0 },
  728. { }
  729. };
  730. MODULE_DEVICE_TABLE(mdio, micrel_tbl);