dp83867.c 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235
  1. /*
  2. * Driver for the Texas Instruments DP83867 PHY
  3. *
  4. * Copyright (C) 2015 Texas Instruments Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. */
  15. #include <linux/ethtool.h>
  16. #include <linux/kernel.h>
  17. #include <linux/mii.h>
  18. #include <linux/module.h>
  19. #include <linux/of.h>
  20. #include <linux/phy.h>
  21. #include <dt-bindings/net/ti-dp83867.h>
  22. #define DP83867_PHY_ID 0x2000a231
  23. #define DP83867_DEVADDR 0x1f
  24. #define MII_DP83867_PHYCTRL 0x10
  25. #define MII_DP83867_MICR 0x12
  26. #define MII_DP83867_ISR 0x13
  27. #define DP83867_CTRL 0x1f
  28. /* Extended Registers */
  29. #define DP83867_RGMIICTL 0x0032
  30. #define DP83867_RGMIIDCTL 0x0086
  31. #define DP83867_SW_RESET BIT(15)
  32. #define DP83867_SW_RESTART BIT(14)
  33. /* MICR Interrupt bits */
  34. #define MII_DP83867_MICR_AN_ERR_INT_EN BIT(15)
  35. #define MII_DP83867_MICR_SPEED_CHNG_INT_EN BIT(14)
  36. #define MII_DP83867_MICR_DUP_MODE_CHNG_INT_EN BIT(13)
  37. #define MII_DP83867_MICR_PAGE_RXD_INT_EN BIT(12)
  38. #define MII_DP83867_MICR_AUTONEG_COMP_INT_EN BIT(11)
  39. #define MII_DP83867_MICR_LINK_STS_CHNG_INT_EN BIT(10)
  40. #define MII_DP83867_MICR_FALSE_CARRIER_INT_EN BIT(8)
  41. #define MII_DP83867_MICR_SLEEP_MODE_CHNG_INT_EN BIT(4)
  42. #define MII_DP83867_MICR_WOL_INT_EN BIT(3)
  43. #define MII_DP83867_MICR_XGMII_ERR_INT_EN BIT(2)
  44. #define MII_DP83867_MICR_POL_CHNG_INT_EN BIT(1)
  45. #define MII_DP83867_MICR_JABBER_INT_EN BIT(0)
  46. /* RGMIICTL bits */
  47. #define DP83867_RGMII_TX_CLK_DELAY_EN BIT(1)
  48. #define DP83867_RGMII_RX_CLK_DELAY_EN BIT(0)
  49. /* PHY CTRL bits */
  50. #define DP83867_PHYCR_FIFO_DEPTH_SHIFT 14
  51. /* RGMIIDCTL bits */
  52. #define DP83867_RGMII_TX_CLK_DELAY_SHIFT 4
  53. struct dp83867_private {
  54. int rx_id_delay;
  55. int tx_id_delay;
  56. int fifo_depth;
  57. };
  58. static int dp83867_ack_interrupt(struct phy_device *phydev)
  59. {
  60. int err = phy_read(phydev, MII_DP83867_ISR);
  61. if (err < 0)
  62. return err;
  63. return 0;
  64. }
  65. static int dp83867_config_intr(struct phy_device *phydev)
  66. {
  67. int micr_status;
  68. if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
  69. micr_status = phy_read(phydev, MII_DP83867_MICR);
  70. if (micr_status < 0)
  71. return micr_status;
  72. micr_status |=
  73. (MII_DP83867_MICR_AN_ERR_INT_EN |
  74. MII_DP83867_MICR_SPEED_CHNG_INT_EN |
  75. MII_DP83867_MICR_DUP_MODE_CHNG_INT_EN |
  76. MII_DP83867_MICR_SLEEP_MODE_CHNG_INT_EN);
  77. return phy_write(phydev, MII_DP83867_MICR, micr_status);
  78. }
  79. micr_status = 0x0;
  80. return phy_write(phydev, MII_DP83867_MICR, micr_status);
  81. }
  82. #ifdef CONFIG_OF_MDIO
  83. static int dp83867_of_init(struct phy_device *phydev)
  84. {
  85. struct dp83867_private *dp83867 = phydev->priv;
  86. struct device *dev = &phydev->dev;
  87. struct device_node *of_node = dev->of_node;
  88. int ret;
  89. if (!of_node && dev->parent->of_node)
  90. of_node = dev->parent->of_node;
  91. if (!phydev->dev.of_node)
  92. return -ENODEV;
  93. ret = of_property_read_u32(of_node, "ti,rx-internal-delay",
  94. &dp83867->rx_id_delay);
  95. if (ret)
  96. return ret;
  97. ret = of_property_read_u32(of_node, "ti,tx-internal-delay",
  98. &dp83867->tx_id_delay);
  99. if (ret)
  100. return ret;
  101. return of_property_read_u32(of_node, "ti,fifo-depth",
  102. &dp83867->fifo_depth);
  103. }
  104. #else
  105. static int dp83867_of_init(struct phy_device *phydev)
  106. {
  107. return 0;
  108. }
  109. #endif /* CONFIG_OF_MDIO */
  110. static int dp83867_config_init(struct phy_device *phydev)
  111. {
  112. struct dp83867_private *dp83867;
  113. int ret;
  114. u16 val, delay;
  115. if (!phydev->priv) {
  116. dp83867 = devm_kzalloc(&phydev->dev, sizeof(*dp83867),
  117. GFP_KERNEL);
  118. if (!dp83867)
  119. return -ENOMEM;
  120. phydev->priv = dp83867;
  121. ret = dp83867_of_init(phydev);
  122. if (ret)
  123. return ret;
  124. } else {
  125. dp83867 = (struct dp83867_private *)phydev->priv;
  126. }
  127. if (phy_interface_is_rgmii(phydev)) {
  128. ret = phy_write(phydev, MII_DP83867_PHYCTRL,
  129. (dp83867->fifo_depth << DP83867_PHYCR_FIFO_DEPTH_SHIFT));
  130. if (ret)
  131. return ret;
  132. }
  133. if ((phydev->interface >= PHY_INTERFACE_MODE_RGMII_ID) &&
  134. (phydev->interface <= PHY_INTERFACE_MODE_RGMII_RXID)) {
  135. val = phy_read_mmd_indirect(phydev, DP83867_RGMIICTL,
  136. DP83867_DEVADDR, phydev->addr);
  137. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
  138. val |= (DP83867_RGMII_TX_CLK_DELAY_EN | DP83867_RGMII_RX_CLK_DELAY_EN);
  139. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
  140. val |= DP83867_RGMII_TX_CLK_DELAY_EN;
  141. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID)
  142. val |= DP83867_RGMII_RX_CLK_DELAY_EN;
  143. phy_write_mmd_indirect(phydev, DP83867_RGMIICTL,
  144. DP83867_DEVADDR, phydev->addr, val);
  145. delay = (dp83867->rx_id_delay |
  146. (dp83867->tx_id_delay << DP83867_RGMII_TX_CLK_DELAY_SHIFT));
  147. phy_write_mmd_indirect(phydev, DP83867_RGMIIDCTL,
  148. DP83867_DEVADDR, phydev->addr, delay);
  149. }
  150. return 0;
  151. }
  152. static int dp83867_phy_reset(struct phy_device *phydev)
  153. {
  154. int err;
  155. err = phy_write(phydev, DP83867_CTRL, DP83867_SW_RESET);
  156. if (err < 0)
  157. return err;
  158. return dp83867_config_init(phydev);
  159. }
  160. static struct phy_driver dp83867_driver[] = {
  161. {
  162. .phy_id = DP83867_PHY_ID,
  163. .phy_id_mask = 0xfffffff0,
  164. .name = "TI DP83867",
  165. .features = PHY_GBIT_FEATURES,
  166. .flags = PHY_HAS_INTERRUPT,
  167. .config_init = dp83867_config_init,
  168. .soft_reset = dp83867_phy_reset,
  169. /* IRQ related */
  170. .ack_interrupt = dp83867_ack_interrupt,
  171. .config_intr = dp83867_config_intr,
  172. .config_aneg = genphy_config_aneg,
  173. .read_status = genphy_read_status,
  174. .suspend = genphy_suspend,
  175. .resume = genphy_resume,
  176. .driver = {.owner = THIS_MODULE,}
  177. },
  178. };
  179. module_phy_driver(dp83867_driver);
  180. static struct mdio_device_id __maybe_unused dp83867_tbl[] = {
  181. { DP83867_PHY_ID, 0xfffffff0 },
  182. { }
  183. };
  184. MODULE_DEVICE_TABLE(mdio, dp83867_tbl);
  185. MODULE_DESCRIPTION("Texas Instruments DP83867 PHY driver");
  186. MODULE_AUTHOR("Dan Murphy <dmurphy@ti.com");
  187. MODULE_LICENSE("GPL");