dp83640.c 36 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501
  1. /*
  2. * Driver for the National Semiconductor DP83640 PHYTER
  3. *
  4. * Copyright (C) 2010 OMICRON electronics GmbH
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  19. */
  20. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  21. #include <linux/ethtool.h>
  22. #include <linux/kernel.h>
  23. #include <linux/list.h>
  24. #include <linux/mii.h>
  25. #include <linux/module.h>
  26. #include <linux/net_tstamp.h>
  27. #include <linux/netdevice.h>
  28. #include <linux/if_vlan.h>
  29. #include <linux/phy.h>
  30. #include <linux/ptp_classify.h>
  31. #include <linux/ptp_clock_kernel.h>
  32. #include "dp83640_reg.h"
  33. #define DP83640_PHY_ID 0x20005ce1
  34. #define PAGESEL 0x13
  35. #define LAYER4 0x02
  36. #define LAYER2 0x01
  37. #define MAX_RXTS 64
  38. #define N_EXT_TS 6
  39. #define N_PER_OUT 7
  40. #define PSF_PTPVER 2
  41. #define PSF_EVNT 0x4000
  42. #define PSF_RX 0x2000
  43. #define PSF_TX 0x1000
  44. #define EXT_EVENT 1
  45. #define CAL_EVENT 7
  46. #define CAL_TRIGGER 1
  47. #define DP83640_N_PINS 12
  48. #define MII_DP83640_MICR 0x11
  49. #define MII_DP83640_MISR 0x12
  50. #define MII_DP83640_MICR_OE 0x1
  51. #define MII_DP83640_MICR_IE 0x2
  52. #define MII_DP83640_MISR_RHF_INT_EN 0x01
  53. #define MII_DP83640_MISR_FHF_INT_EN 0x02
  54. #define MII_DP83640_MISR_ANC_INT_EN 0x04
  55. #define MII_DP83640_MISR_DUP_INT_EN 0x08
  56. #define MII_DP83640_MISR_SPD_INT_EN 0x10
  57. #define MII_DP83640_MISR_LINK_INT_EN 0x20
  58. #define MII_DP83640_MISR_ED_INT_EN 0x40
  59. #define MII_DP83640_MISR_LQ_INT_EN 0x80
  60. /* phyter seems to miss the mark by 16 ns */
  61. #define ADJTIME_FIX 16
  62. #if defined(__BIG_ENDIAN)
  63. #define ENDIAN_FLAG 0
  64. #elif defined(__LITTLE_ENDIAN)
  65. #define ENDIAN_FLAG PSF_ENDIAN
  66. #endif
  67. struct dp83640_skb_info {
  68. int ptp_type;
  69. unsigned long tmo;
  70. };
  71. struct phy_rxts {
  72. u16 ns_lo; /* ns[15:0] */
  73. u16 ns_hi; /* overflow[1:0], ns[29:16] */
  74. u16 sec_lo; /* sec[15:0] */
  75. u16 sec_hi; /* sec[31:16] */
  76. u16 seqid; /* sequenceId[15:0] */
  77. u16 msgtype; /* messageType[3:0], hash[11:0] */
  78. };
  79. struct phy_txts {
  80. u16 ns_lo; /* ns[15:0] */
  81. u16 ns_hi; /* overflow[1:0], ns[29:16] */
  82. u16 sec_lo; /* sec[15:0] */
  83. u16 sec_hi; /* sec[31:16] */
  84. };
  85. struct rxts {
  86. struct list_head list;
  87. unsigned long tmo;
  88. u64 ns;
  89. u16 seqid;
  90. u8 msgtype;
  91. u16 hash;
  92. };
  93. struct dp83640_clock;
  94. struct dp83640_private {
  95. struct list_head list;
  96. struct dp83640_clock *clock;
  97. struct phy_device *phydev;
  98. struct work_struct ts_work;
  99. int hwts_tx_en;
  100. int hwts_rx_en;
  101. int layer;
  102. int version;
  103. /* remember state of cfg0 during calibration */
  104. int cfg0;
  105. /* remember the last event time stamp */
  106. struct phy_txts edata;
  107. /* list of rx timestamps */
  108. struct list_head rxts;
  109. struct list_head rxpool;
  110. struct rxts rx_pool_data[MAX_RXTS];
  111. /* protects above three fields from concurrent access */
  112. spinlock_t rx_lock;
  113. /* queues of incoming and outgoing packets */
  114. struct sk_buff_head rx_queue;
  115. struct sk_buff_head tx_queue;
  116. };
  117. struct dp83640_clock {
  118. /* keeps the instance in the 'phyter_clocks' list */
  119. struct list_head list;
  120. /* we create one clock instance per MII bus */
  121. struct mii_bus *bus;
  122. /* protects extended registers from concurrent access */
  123. struct mutex extreg_lock;
  124. /* remembers which page was last selected */
  125. int page;
  126. /* our advertised capabilities */
  127. struct ptp_clock_info caps;
  128. /* protects the three fields below from concurrent access */
  129. struct mutex clock_lock;
  130. /* the one phyter from which we shall read */
  131. struct dp83640_private *chosen;
  132. /* list of the other attached phyters, not chosen */
  133. struct list_head phylist;
  134. /* reference to our PTP hardware clock */
  135. struct ptp_clock *ptp_clock;
  136. };
  137. /* globals */
  138. enum {
  139. CALIBRATE_GPIO,
  140. PEROUT_GPIO,
  141. EXTTS0_GPIO,
  142. EXTTS1_GPIO,
  143. EXTTS2_GPIO,
  144. EXTTS3_GPIO,
  145. EXTTS4_GPIO,
  146. EXTTS5_GPIO,
  147. GPIO_TABLE_SIZE
  148. };
  149. static int chosen_phy = -1;
  150. static ushort gpio_tab[GPIO_TABLE_SIZE] = {
  151. 1, 2, 3, 4, 8, 9, 10, 11
  152. };
  153. module_param(chosen_phy, int, 0444);
  154. module_param_array(gpio_tab, ushort, NULL, 0444);
  155. MODULE_PARM_DESC(chosen_phy, \
  156. "The address of the PHY to use for the ancillary clock features");
  157. MODULE_PARM_DESC(gpio_tab, \
  158. "Which GPIO line to use for which purpose: cal,perout,extts1,...,extts6");
  159. static void dp83640_gpio_defaults(struct ptp_pin_desc *pd)
  160. {
  161. int i, index;
  162. for (i = 0; i < DP83640_N_PINS; i++) {
  163. snprintf(pd[i].name, sizeof(pd[i].name), "GPIO%d", 1 + i);
  164. pd[i].index = i;
  165. }
  166. for (i = 0; i < GPIO_TABLE_SIZE; i++) {
  167. if (gpio_tab[i] < 1 || gpio_tab[i] > DP83640_N_PINS) {
  168. pr_err("gpio_tab[%d]=%hu out of range", i, gpio_tab[i]);
  169. return;
  170. }
  171. }
  172. index = gpio_tab[CALIBRATE_GPIO] - 1;
  173. pd[index].func = PTP_PF_PHYSYNC;
  174. pd[index].chan = 0;
  175. index = gpio_tab[PEROUT_GPIO] - 1;
  176. pd[index].func = PTP_PF_PEROUT;
  177. pd[index].chan = 0;
  178. for (i = EXTTS0_GPIO; i < GPIO_TABLE_SIZE; i++) {
  179. index = gpio_tab[i] - 1;
  180. pd[index].func = PTP_PF_EXTTS;
  181. pd[index].chan = i - EXTTS0_GPIO;
  182. }
  183. }
  184. /* a list of clocks and a mutex to protect it */
  185. static LIST_HEAD(phyter_clocks);
  186. static DEFINE_MUTEX(phyter_clocks_lock);
  187. static void rx_timestamp_work(struct work_struct *work);
  188. /* extended register access functions */
  189. #define BROADCAST_ADDR 31
  190. static inline int broadcast_write(struct mii_bus *bus, u32 regnum, u16 val)
  191. {
  192. return mdiobus_write(bus, BROADCAST_ADDR, regnum, val);
  193. }
  194. /* Caller must hold extreg_lock. */
  195. static int ext_read(struct phy_device *phydev, int page, u32 regnum)
  196. {
  197. struct dp83640_private *dp83640 = phydev->priv;
  198. int val;
  199. if (dp83640->clock->page != page) {
  200. broadcast_write(phydev->bus, PAGESEL, page);
  201. dp83640->clock->page = page;
  202. }
  203. val = phy_read(phydev, regnum);
  204. return val;
  205. }
  206. /* Caller must hold extreg_lock. */
  207. static void ext_write(int broadcast, struct phy_device *phydev,
  208. int page, u32 regnum, u16 val)
  209. {
  210. struct dp83640_private *dp83640 = phydev->priv;
  211. if (dp83640->clock->page != page) {
  212. broadcast_write(phydev->bus, PAGESEL, page);
  213. dp83640->clock->page = page;
  214. }
  215. if (broadcast)
  216. broadcast_write(phydev->bus, regnum, val);
  217. else
  218. phy_write(phydev, regnum, val);
  219. }
  220. /* Caller must hold extreg_lock. */
  221. static int tdr_write(int bc, struct phy_device *dev,
  222. const struct timespec64 *ts, u16 cmd)
  223. {
  224. ext_write(bc, dev, PAGE4, PTP_TDR, ts->tv_nsec & 0xffff);/* ns[15:0] */
  225. ext_write(bc, dev, PAGE4, PTP_TDR, ts->tv_nsec >> 16); /* ns[31:16] */
  226. ext_write(bc, dev, PAGE4, PTP_TDR, ts->tv_sec & 0xffff); /* sec[15:0] */
  227. ext_write(bc, dev, PAGE4, PTP_TDR, ts->tv_sec >> 16); /* sec[31:16]*/
  228. ext_write(bc, dev, PAGE4, PTP_CTL, cmd);
  229. return 0;
  230. }
  231. /* convert phy timestamps into driver timestamps */
  232. static void phy2rxts(struct phy_rxts *p, struct rxts *rxts)
  233. {
  234. u32 sec;
  235. sec = p->sec_lo;
  236. sec |= p->sec_hi << 16;
  237. rxts->ns = p->ns_lo;
  238. rxts->ns |= (p->ns_hi & 0x3fff) << 16;
  239. rxts->ns += ((u64)sec) * 1000000000ULL;
  240. rxts->seqid = p->seqid;
  241. rxts->msgtype = (p->msgtype >> 12) & 0xf;
  242. rxts->hash = p->msgtype & 0x0fff;
  243. rxts->tmo = jiffies + 2;
  244. }
  245. static u64 phy2txts(struct phy_txts *p)
  246. {
  247. u64 ns;
  248. u32 sec;
  249. sec = p->sec_lo;
  250. sec |= p->sec_hi << 16;
  251. ns = p->ns_lo;
  252. ns |= (p->ns_hi & 0x3fff) << 16;
  253. ns += ((u64)sec) * 1000000000ULL;
  254. return ns;
  255. }
  256. static int periodic_output(struct dp83640_clock *clock,
  257. struct ptp_clock_request *clkreq, bool on,
  258. int trigger)
  259. {
  260. struct dp83640_private *dp83640 = clock->chosen;
  261. struct phy_device *phydev = dp83640->phydev;
  262. u32 sec, nsec, pwidth;
  263. u16 gpio, ptp_trig, val;
  264. if (on) {
  265. gpio = 1 + ptp_find_pin(clock->ptp_clock, PTP_PF_PEROUT,
  266. trigger);
  267. if (gpio < 1)
  268. return -EINVAL;
  269. } else {
  270. gpio = 0;
  271. }
  272. ptp_trig = TRIG_WR |
  273. (trigger & TRIG_CSEL_MASK) << TRIG_CSEL_SHIFT |
  274. (gpio & TRIG_GPIO_MASK) << TRIG_GPIO_SHIFT |
  275. TRIG_PER |
  276. TRIG_PULSE;
  277. val = (trigger & TRIG_SEL_MASK) << TRIG_SEL_SHIFT;
  278. if (!on) {
  279. val |= TRIG_DIS;
  280. mutex_lock(&clock->extreg_lock);
  281. ext_write(0, phydev, PAGE5, PTP_TRIG, ptp_trig);
  282. ext_write(0, phydev, PAGE4, PTP_CTL, val);
  283. mutex_unlock(&clock->extreg_lock);
  284. return 0;
  285. }
  286. sec = clkreq->perout.start.sec;
  287. nsec = clkreq->perout.start.nsec;
  288. pwidth = clkreq->perout.period.sec * 1000000000UL;
  289. pwidth += clkreq->perout.period.nsec;
  290. pwidth /= 2;
  291. mutex_lock(&clock->extreg_lock);
  292. ext_write(0, phydev, PAGE5, PTP_TRIG, ptp_trig);
  293. /*load trigger*/
  294. val |= TRIG_LOAD;
  295. ext_write(0, phydev, PAGE4, PTP_CTL, val);
  296. ext_write(0, phydev, PAGE4, PTP_TDR, nsec & 0xffff); /* ns[15:0] */
  297. ext_write(0, phydev, PAGE4, PTP_TDR, nsec >> 16); /* ns[31:16] */
  298. ext_write(0, phydev, PAGE4, PTP_TDR, sec & 0xffff); /* sec[15:0] */
  299. ext_write(0, phydev, PAGE4, PTP_TDR, sec >> 16); /* sec[31:16] */
  300. ext_write(0, phydev, PAGE4, PTP_TDR, pwidth & 0xffff); /* ns[15:0] */
  301. ext_write(0, phydev, PAGE4, PTP_TDR, pwidth >> 16); /* ns[31:16] */
  302. /* Triggers 0 and 1 has programmable pulsewidth2 */
  303. if (trigger < 2) {
  304. ext_write(0, phydev, PAGE4, PTP_TDR, pwidth & 0xffff);
  305. ext_write(0, phydev, PAGE4, PTP_TDR, pwidth >> 16);
  306. }
  307. /*enable trigger*/
  308. val &= ~TRIG_LOAD;
  309. val |= TRIG_EN;
  310. ext_write(0, phydev, PAGE4, PTP_CTL, val);
  311. mutex_unlock(&clock->extreg_lock);
  312. return 0;
  313. }
  314. /* ptp clock methods */
  315. static int ptp_dp83640_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
  316. {
  317. struct dp83640_clock *clock =
  318. container_of(ptp, struct dp83640_clock, caps);
  319. struct phy_device *phydev = clock->chosen->phydev;
  320. u64 rate;
  321. int neg_adj = 0;
  322. u16 hi, lo;
  323. if (ppb < 0) {
  324. neg_adj = 1;
  325. ppb = -ppb;
  326. }
  327. rate = ppb;
  328. rate <<= 26;
  329. rate = div_u64(rate, 1953125);
  330. hi = (rate >> 16) & PTP_RATE_HI_MASK;
  331. if (neg_adj)
  332. hi |= PTP_RATE_DIR;
  333. lo = rate & 0xffff;
  334. mutex_lock(&clock->extreg_lock);
  335. ext_write(1, phydev, PAGE4, PTP_RATEH, hi);
  336. ext_write(1, phydev, PAGE4, PTP_RATEL, lo);
  337. mutex_unlock(&clock->extreg_lock);
  338. return 0;
  339. }
  340. static int ptp_dp83640_adjtime(struct ptp_clock_info *ptp, s64 delta)
  341. {
  342. struct dp83640_clock *clock =
  343. container_of(ptp, struct dp83640_clock, caps);
  344. struct phy_device *phydev = clock->chosen->phydev;
  345. struct timespec64 ts;
  346. int err;
  347. delta += ADJTIME_FIX;
  348. ts = ns_to_timespec64(delta);
  349. mutex_lock(&clock->extreg_lock);
  350. err = tdr_write(1, phydev, &ts, PTP_STEP_CLK);
  351. mutex_unlock(&clock->extreg_lock);
  352. return err;
  353. }
  354. static int ptp_dp83640_gettime(struct ptp_clock_info *ptp,
  355. struct timespec64 *ts)
  356. {
  357. struct dp83640_clock *clock =
  358. container_of(ptp, struct dp83640_clock, caps);
  359. struct phy_device *phydev = clock->chosen->phydev;
  360. unsigned int val[4];
  361. mutex_lock(&clock->extreg_lock);
  362. ext_write(0, phydev, PAGE4, PTP_CTL, PTP_RD_CLK);
  363. val[0] = ext_read(phydev, PAGE4, PTP_TDR); /* ns[15:0] */
  364. val[1] = ext_read(phydev, PAGE4, PTP_TDR); /* ns[31:16] */
  365. val[2] = ext_read(phydev, PAGE4, PTP_TDR); /* sec[15:0] */
  366. val[3] = ext_read(phydev, PAGE4, PTP_TDR); /* sec[31:16] */
  367. mutex_unlock(&clock->extreg_lock);
  368. ts->tv_nsec = val[0] | (val[1] << 16);
  369. ts->tv_sec = val[2] | (val[3] << 16);
  370. return 0;
  371. }
  372. static int ptp_dp83640_settime(struct ptp_clock_info *ptp,
  373. const struct timespec64 *ts)
  374. {
  375. struct dp83640_clock *clock =
  376. container_of(ptp, struct dp83640_clock, caps);
  377. struct phy_device *phydev = clock->chosen->phydev;
  378. int err;
  379. mutex_lock(&clock->extreg_lock);
  380. err = tdr_write(1, phydev, ts, PTP_LOAD_CLK);
  381. mutex_unlock(&clock->extreg_lock);
  382. return err;
  383. }
  384. static int ptp_dp83640_enable(struct ptp_clock_info *ptp,
  385. struct ptp_clock_request *rq, int on)
  386. {
  387. struct dp83640_clock *clock =
  388. container_of(ptp, struct dp83640_clock, caps);
  389. struct phy_device *phydev = clock->chosen->phydev;
  390. unsigned int index;
  391. u16 evnt, event_num, gpio_num;
  392. switch (rq->type) {
  393. case PTP_CLK_REQ_EXTTS:
  394. index = rq->extts.index;
  395. if (index >= N_EXT_TS)
  396. return -EINVAL;
  397. event_num = EXT_EVENT + index;
  398. evnt = EVNT_WR | (event_num & EVNT_SEL_MASK) << EVNT_SEL_SHIFT;
  399. if (on) {
  400. gpio_num = 1 + ptp_find_pin(clock->ptp_clock,
  401. PTP_PF_EXTTS, index);
  402. if (gpio_num < 1)
  403. return -EINVAL;
  404. evnt |= (gpio_num & EVNT_GPIO_MASK) << EVNT_GPIO_SHIFT;
  405. if (rq->extts.flags & PTP_FALLING_EDGE)
  406. evnt |= EVNT_FALL;
  407. else
  408. evnt |= EVNT_RISE;
  409. }
  410. mutex_lock(&clock->extreg_lock);
  411. ext_write(0, phydev, PAGE5, PTP_EVNT, evnt);
  412. mutex_unlock(&clock->extreg_lock);
  413. return 0;
  414. case PTP_CLK_REQ_PEROUT:
  415. if (rq->perout.index >= N_PER_OUT)
  416. return -EINVAL;
  417. return periodic_output(clock, rq, on, rq->perout.index);
  418. default:
  419. break;
  420. }
  421. return -EOPNOTSUPP;
  422. }
  423. static int ptp_dp83640_verify(struct ptp_clock_info *ptp, unsigned int pin,
  424. enum ptp_pin_function func, unsigned int chan)
  425. {
  426. struct dp83640_clock *clock =
  427. container_of(ptp, struct dp83640_clock, caps);
  428. if (clock->caps.pin_config[pin].func == PTP_PF_PHYSYNC &&
  429. !list_empty(&clock->phylist))
  430. return 1;
  431. if (func == PTP_PF_PHYSYNC)
  432. return 1;
  433. return 0;
  434. }
  435. static u8 status_frame_dst[6] = { 0x01, 0x1B, 0x19, 0x00, 0x00, 0x00 };
  436. static u8 status_frame_src[6] = { 0x08, 0x00, 0x17, 0x0B, 0x6B, 0x0F };
  437. static void enable_status_frames(struct phy_device *phydev, bool on)
  438. {
  439. struct dp83640_private *dp83640 = phydev->priv;
  440. struct dp83640_clock *clock = dp83640->clock;
  441. u16 cfg0 = 0, ver;
  442. if (on)
  443. cfg0 = PSF_EVNT_EN | PSF_RXTS_EN | PSF_TXTS_EN | ENDIAN_FLAG;
  444. ver = (PSF_PTPVER & VERSIONPTP_MASK) << VERSIONPTP_SHIFT;
  445. mutex_lock(&clock->extreg_lock);
  446. ext_write(0, phydev, PAGE5, PSF_CFG0, cfg0);
  447. ext_write(0, phydev, PAGE6, PSF_CFG1, ver);
  448. mutex_unlock(&clock->extreg_lock);
  449. if (!phydev->attached_dev) {
  450. pr_warn("expected to find an attached netdevice\n");
  451. return;
  452. }
  453. if (on) {
  454. if (dev_mc_add(phydev->attached_dev, status_frame_dst))
  455. pr_warn("failed to add mc address\n");
  456. } else {
  457. if (dev_mc_del(phydev->attached_dev, status_frame_dst))
  458. pr_warn("failed to delete mc address\n");
  459. }
  460. }
  461. static bool is_status_frame(struct sk_buff *skb, int type)
  462. {
  463. struct ethhdr *h = eth_hdr(skb);
  464. if (PTP_CLASS_V2_L2 == type &&
  465. !memcmp(h->h_source, status_frame_src, sizeof(status_frame_src)))
  466. return true;
  467. else
  468. return false;
  469. }
  470. static int expired(struct rxts *rxts)
  471. {
  472. return time_after(jiffies, rxts->tmo);
  473. }
  474. /* Caller must hold rx_lock. */
  475. static void prune_rx_ts(struct dp83640_private *dp83640)
  476. {
  477. struct list_head *this, *next;
  478. struct rxts *rxts;
  479. list_for_each_safe(this, next, &dp83640->rxts) {
  480. rxts = list_entry(this, struct rxts, list);
  481. if (expired(rxts)) {
  482. list_del_init(&rxts->list);
  483. list_add(&rxts->list, &dp83640->rxpool);
  484. }
  485. }
  486. }
  487. /* synchronize the phyters so they act as one clock */
  488. static void enable_broadcast(struct phy_device *phydev, int init_page, int on)
  489. {
  490. int val;
  491. phy_write(phydev, PAGESEL, 0);
  492. val = phy_read(phydev, PHYCR2);
  493. if (on)
  494. val |= BC_WRITE;
  495. else
  496. val &= ~BC_WRITE;
  497. phy_write(phydev, PHYCR2, val);
  498. phy_write(phydev, PAGESEL, init_page);
  499. }
  500. static void recalibrate(struct dp83640_clock *clock)
  501. {
  502. s64 now, diff;
  503. struct phy_txts event_ts;
  504. struct timespec64 ts;
  505. struct list_head *this;
  506. struct dp83640_private *tmp;
  507. struct phy_device *master = clock->chosen->phydev;
  508. u16 cal_gpio, cfg0, evnt, ptp_trig, trigger, val;
  509. trigger = CAL_TRIGGER;
  510. cal_gpio = 1 + ptp_find_pin(clock->ptp_clock, PTP_PF_PHYSYNC, 0);
  511. if (cal_gpio < 1) {
  512. pr_err("PHY calibration pin not available - PHY is not calibrated.");
  513. return;
  514. }
  515. mutex_lock(&clock->extreg_lock);
  516. /*
  517. * enable broadcast, disable status frames, enable ptp clock
  518. */
  519. list_for_each(this, &clock->phylist) {
  520. tmp = list_entry(this, struct dp83640_private, list);
  521. enable_broadcast(tmp->phydev, clock->page, 1);
  522. tmp->cfg0 = ext_read(tmp->phydev, PAGE5, PSF_CFG0);
  523. ext_write(0, tmp->phydev, PAGE5, PSF_CFG0, 0);
  524. ext_write(0, tmp->phydev, PAGE4, PTP_CTL, PTP_ENABLE);
  525. }
  526. enable_broadcast(master, clock->page, 1);
  527. cfg0 = ext_read(master, PAGE5, PSF_CFG0);
  528. ext_write(0, master, PAGE5, PSF_CFG0, 0);
  529. ext_write(0, master, PAGE4, PTP_CTL, PTP_ENABLE);
  530. /*
  531. * enable an event timestamp
  532. */
  533. evnt = EVNT_WR | EVNT_RISE | EVNT_SINGLE;
  534. evnt |= (CAL_EVENT & EVNT_SEL_MASK) << EVNT_SEL_SHIFT;
  535. evnt |= (cal_gpio & EVNT_GPIO_MASK) << EVNT_GPIO_SHIFT;
  536. list_for_each(this, &clock->phylist) {
  537. tmp = list_entry(this, struct dp83640_private, list);
  538. ext_write(0, tmp->phydev, PAGE5, PTP_EVNT, evnt);
  539. }
  540. ext_write(0, master, PAGE5, PTP_EVNT, evnt);
  541. /*
  542. * configure a trigger
  543. */
  544. ptp_trig = TRIG_WR | TRIG_IF_LATE | TRIG_PULSE;
  545. ptp_trig |= (trigger & TRIG_CSEL_MASK) << TRIG_CSEL_SHIFT;
  546. ptp_trig |= (cal_gpio & TRIG_GPIO_MASK) << TRIG_GPIO_SHIFT;
  547. ext_write(0, master, PAGE5, PTP_TRIG, ptp_trig);
  548. /* load trigger */
  549. val = (trigger & TRIG_SEL_MASK) << TRIG_SEL_SHIFT;
  550. val |= TRIG_LOAD;
  551. ext_write(0, master, PAGE4, PTP_CTL, val);
  552. /* enable trigger */
  553. val &= ~TRIG_LOAD;
  554. val |= TRIG_EN;
  555. ext_write(0, master, PAGE4, PTP_CTL, val);
  556. /* disable trigger */
  557. val = (trigger & TRIG_SEL_MASK) << TRIG_SEL_SHIFT;
  558. val |= TRIG_DIS;
  559. ext_write(0, master, PAGE4, PTP_CTL, val);
  560. /*
  561. * read out and correct offsets
  562. */
  563. val = ext_read(master, PAGE4, PTP_STS);
  564. pr_info("master PTP_STS 0x%04hx\n", val);
  565. val = ext_read(master, PAGE4, PTP_ESTS);
  566. pr_info("master PTP_ESTS 0x%04hx\n", val);
  567. event_ts.ns_lo = ext_read(master, PAGE4, PTP_EDATA);
  568. event_ts.ns_hi = ext_read(master, PAGE4, PTP_EDATA);
  569. event_ts.sec_lo = ext_read(master, PAGE4, PTP_EDATA);
  570. event_ts.sec_hi = ext_read(master, PAGE4, PTP_EDATA);
  571. now = phy2txts(&event_ts);
  572. list_for_each(this, &clock->phylist) {
  573. tmp = list_entry(this, struct dp83640_private, list);
  574. val = ext_read(tmp->phydev, PAGE4, PTP_STS);
  575. pr_info("slave PTP_STS 0x%04hx\n", val);
  576. val = ext_read(tmp->phydev, PAGE4, PTP_ESTS);
  577. pr_info("slave PTP_ESTS 0x%04hx\n", val);
  578. event_ts.ns_lo = ext_read(tmp->phydev, PAGE4, PTP_EDATA);
  579. event_ts.ns_hi = ext_read(tmp->phydev, PAGE4, PTP_EDATA);
  580. event_ts.sec_lo = ext_read(tmp->phydev, PAGE4, PTP_EDATA);
  581. event_ts.sec_hi = ext_read(tmp->phydev, PAGE4, PTP_EDATA);
  582. diff = now - (s64) phy2txts(&event_ts);
  583. pr_info("slave offset %lld nanoseconds\n", diff);
  584. diff += ADJTIME_FIX;
  585. ts = ns_to_timespec64(diff);
  586. tdr_write(0, tmp->phydev, &ts, PTP_STEP_CLK);
  587. }
  588. /*
  589. * restore status frames
  590. */
  591. list_for_each(this, &clock->phylist) {
  592. tmp = list_entry(this, struct dp83640_private, list);
  593. ext_write(0, tmp->phydev, PAGE5, PSF_CFG0, tmp->cfg0);
  594. }
  595. ext_write(0, master, PAGE5, PSF_CFG0, cfg0);
  596. mutex_unlock(&clock->extreg_lock);
  597. }
  598. /* time stamping methods */
  599. static inline u16 exts_chan_to_edata(int ch)
  600. {
  601. return 1 << ((ch + EXT_EVENT) * 2);
  602. }
  603. static int decode_evnt(struct dp83640_private *dp83640,
  604. void *data, int len, u16 ests)
  605. {
  606. struct phy_txts *phy_txts;
  607. struct ptp_clock_event event;
  608. int i, parsed;
  609. int words = (ests >> EVNT_TS_LEN_SHIFT) & EVNT_TS_LEN_MASK;
  610. u16 ext_status = 0;
  611. /* calculate length of the event timestamp status message */
  612. if (ests & MULT_EVNT)
  613. parsed = (words + 2) * sizeof(u16);
  614. else
  615. parsed = (words + 1) * sizeof(u16);
  616. /* check if enough data is available */
  617. if (len < parsed)
  618. return len;
  619. if (ests & MULT_EVNT) {
  620. ext_status = *(u16 *) data;
  621. data += sizeof(ext_status);
  622. }
  623. phy_txts = data;
  624. switch (words) { /* fall through in every case */
  625. case 3:
  626. dp83640->edata.sec_hi = phy_txts->sec_hi;
  627. case 2:
  628. dp83640->edata.sec_lo = phy_txts->sec_lo;
  629. case 1:
  630. dp83640->edata.ns_hi = phy_txts->ns_hi;
  631. case 0:
  632. dp83640->edata.ns_lo = phy_txts->ns_lo;
  633. }
  634. if (!ext_status) {
  635. i = ((ests >> EVNT_NUM_SHIFT) & EVNT_NUM_MASK) - EXT_EVENT;
  636. ext_status = exts_chan_to_edata(i);
  637. }
  638. event.type = PTP_CLOCK_EXTTS;
  639. event.timestamp = phy2txts(&dp83640->edata);
  640. /* Compensate for input path and synchronization delays */
  641. event.timestamp -= 35;
  642. for (i = 0; i < N_EXT_TS; i++) {
  643. if (ext_status & exts_chan_to_edata(i)) {
  644. event.index = i;
  645. ptp_clock_event(dp83640->clock->ptp_clock, &event);
  646. }
  647. }
  648. return parsed;
  649. }
  650. static int match(struct sk_buff *skb, unsigned int type, struct rxts *rxts)
  651. {
  652. u16 *seqid;
  653. unsigned int offset = 0;
  654. u8 *msgtype, *data = skb_mac_header(skb);
  655. /* check sequenceID, messageType, 12 bit hash of offset 20-29 */
  656. if (type & PTP_CLASS_VLAN)
  657. offset += VLAN_HLEN;
  658. switch (type & PTP_CLASS_PMASK) {
  659. case PTP_CLASS_IPV4:
  660. offset += ETH_HLEN + IPV4_HLEN(data + offset) + UDP_HLEN;
  661. break;
  662. case PTP_CLASS_IPV6:
  663. offset += ETH_HLEN + IP6_HLEN + UDP_HLEN;
  664. break;
  665. case PTP_CLASS_L2:
  666. offset += ETH_HLEN;
  667. break;
  668. default:
  669. return 0;
  670. }
  671. if (skb->len + ETH_HLEN < offset + OFF_PTP_SEQUENCE_ID + sizeof(*seqid))
  672. return 0;
  673. if (unlikely(type & PTP_CLASS_V1))
  674. msgtype = data + offset + OFF_PTP_CONTROL;
  675. else
  676. msgtype = data + offset;
  677. seqid = (u16 *)(data + offset + OFF_PTP_SEQUENCE_ID);
  678. return rxts->msgtype == (*msgtype & 0xf) &&
  679. rxts->seqid == ntohs(*seqid);
  680. }
  681. static void decode_rxts(struct dp83640_private *dp83640,
  682. struct phy_rxts *phy_rxts)
  683. {
  684. struct rxts *rxts;
  685. struct skb_shared_hwtstamps *shhwtstamps = NULL;
  686. struct sk_buff *skb;
  687. unsigned long flags;
  688. spin_lock_irqsave(&dp83640->rx_lock, flags);
  689. prune_rx_ts(dp83640);
  690. if (list_empty(&dp83640->rxpool)) {
  691. pr_debug("rx timestamp pool is empty\n");
  692. goto out;
  693. }
  694. rxts = list_first_entry(&dp83640->rxpool, struct rxts, list);
  695. list_del_init(&rxts->list);
  696. phy2rxts(phy_rxts, rxts);
  697. spin_lock(&dp83640->rx_queue.lock);
  698. skb_queue_walk(&dp83640->rx_queue, skb) {
  699. struct dp83640_skb_info *skb_info;
  700. skb_info = (struct dp83640_skb_info *)skb->cb;
  701. if (match(skb, skb_info->ptp_type, rxts)) {
  702. __skb_unlink(skb, &dp83640->rx_queue);
  703. shhwtstamps = skb_hwtstamps(skb);
  704. memset(shhwtstamps, 0, sizeof(*shhwtstamps));
  705. shhwtstamps->hwtstamp = ns_to_ktime(rxts->ns);
  706. netif_rx_ni(skb);
  707. list_add(&rxts->list, &dp83640->rxpool);
  708. break;
  709. }
  710. }
  711. spin_unlock(&dp83640->rx_queue.lock);
  712. if (!shhwtstamps)
  713. list_add_tail(&rxts->list, &dp83640->rxts);
  714. out:
  715. spin_unlock_irqrestore(&dp83640->rx_lock, flags);
  716. }
  717. static void decode_txts(struct dp83640_private *dp83640,
  718. struct phy_txts *phy_txts)
  719. {
  720. struct skb_shared_hwtstamps shhwtstamps;
  721. struct sk_buff *skb;
  722. u64 ns;
  723. /* We must already have the skb that triggered this. */
  724. skb = skb_dequeue(&dp83640->tx_queue);
  725. if (!skb) {
  726. pr_debug("have timestamp but tx_queue empty\n");
  727. return;
  728. }
  729. ns = phy2txts(phy_txts);
  730. memset(&shhwtstamps, 0, sizeof(shhwtstamps));
  731. shhwtstamps.hwtstamp = ns_to_ktime(ns);
  732. skb_complete_tx_timestamp(skb, &shhwtstamps);
  733. }
  734. static void decode_status_frame(struct dp83640_private *dp83640,
  735. struct sk_buff *skb)
  736. {
  737. struct phy_rxts *phy_rxts;
  738. struct phy_txts *phy_txts;
  739. u8 *ptr;
  740. int len, size;
  741. u16 ests, type;
  742. ptr = skb->data + 2;
  743. for (len = skb_headlen(skb) - 2; len > sizeof(type); len -= size) {
  744. type = *(u16 *)ptr;
  745. ests = type & 0x0fff;
  746. type = type & 0xf000;
  747. len -= sizeof(type);
  748. ptr += sizeof(type);
  749. if (PSF_RX == type && len >= sizeof(*phy_rxts)) {
  750. phy_rxts = (struct phy_rxts *) ptr;
  751. decode_rxts(dp83640, phy_rxts);
  752. size = sizeof(*phy_rxts);
  753. } else if (PSF_TX == type && len >= sizeof(*phy_txts)) {
  754. phy_txts = (struct phy_txts *) ptr;
  755. decode_txts(dp83640, phy_txts);
  756. size = sizeof(*phy_txts);
  757. } else if (PSF_EVNT == type) {
  758. size = decode_evnt(dp83640, ptr, len, ests);
  759. } else {
  760. size = 0;
  761. break;
  762. }
  763. ptr += size;
  764. }
  765. }
  766. static int is_sync(struct sk_buff *skb, int type)
  767. {
  768. u8 *data = skb->data, *msgtype;
  769. unsigned int offset = 0;
  770. if (type & PTP_CLASS_VLAN)
  771. offset += VLAN_HLEN;
  772. switch (type & PTP_CLASS_PMASK) {
  773. case PTP_CLASS_IPV4:
  774. offset += ETH_HLEN + IPV4_HLEN(data + offset) + UDP_HLEN;
  775. break;
  776. case PTP_CLASS_IPV6:
  777. offset += ETH_HLEN + IP6_HLEN + UDP_HLEN;
  778. break;
  779. case PTP_CLASS_L2:
  780. offset += ETH_HLEN;
  781. break;
  782. default:
  783. return 0;
  784. }
  785. if (type & PTP_CLASS_V1)
  786. offset += OFF_PTP_CONTROL;
  787. if (skb->len < offset + 1)
  788. return 0;
  789. msgtype = data + offset;
  790. return (*msgtype & 0xf) == 0;
  791. }
  792. static void dp83640_free_clocks(void)
  793. {
  794. struct dp83640_clock *clock;
  795. struct list_head *this, *next;
  796. mutex_lock(&phyter_clocks_lock);
  797. list_for_each_safe(this, next, &phyter_clocks) {
  798. clock = list_entry(this, struct dp83640_clock, list);
  799. if (!list_empty(&clock->phylist)) {
  800. pr_warn("phy list non-empty while unloading\n");
  801. BUG();
  802. }
  803. list_del(&clock->list);
  804. mutex_destroy(&clock->extreg_lock);
  805. mutex_destroy(&clock->clock_lock);
  806. put_device(&clock->bus->dev);
  807. kfree(clock->caps.pin_config);
  808. kfree(clock);
  809. }
  810. mutex_unlock(&phyter_clocks_lock);
  811. }
  812. static void dp83640_clock_init(struct dp83640_clock *clock, struct mii_bus *bus)
  813. {
  814. INIT_LIST_HEAD(&clock->list);
  815. clock->bus = bus;
  816. mutex_init(&clock->extreg_lock);
  817. mutex_init(&clock->clock_lock);
  818. INIT_LIST_HEAD(&clock->phylist);
  819. clock->caps.owner = THIS_MODULE;
  820. sprintf(clock->caps.name, "dp83640 timer");
  821. clock->caps.max_adj = 1953124;
  822. clock->caps.n_alarm = 0;
  823. clock->caps.n_ext_ts = N_EXT_TS;
  824. clock->caps.n_per_out = N_PER_OUT;
  825. clock->caps.n_pins = DP83640_N_PINS;
  826. clock->caps.pps = 0;
  827. clock->caps.adjfreq = ptp_dp83640_adjfreq;
  828. clock->caps.adjtime = ptp_dp83640_adjtime;
  829. clock->caps.gettime64 = ptp_dp83640_gettime;
  830. clock->caps.settime64 = ptp_dp83640_settime;
  831. clock->caps.enable = ptp_dp83640_enable;
  832. clock->caps.verify = ptp_dp83640_verify;
  833. /*
  834. * Convert the module param defaults into a dynamic pin configuration.
  835. */
  836. dp83640_gpio_defaults(clock->caps.pin_config);
  837. /*
  838. * Get a reference to this bus instance.
  839. */
  840. get_device(&bus->dev);
  841. }
  842. static int choose_this_phy(struct dp83640_clock *clock,
  843. struct phy_device *phydev)
  844. {
  845. if (chosen_phy == -1 && !clock->chosen)
  846. return 1;
  847. if (chosen_phy == phydev->addr)
  848. return 1;
  849. return 0;
  850. }
  851. static struct dp83640_clock *dp83640_clock_get(struct dp83640_clock *clock)
  852. {
  853. if (clock)
  854. mutex_lock(&clock->clock_lock);
  855. return clock;
  856. }
  857. /*
  858. * Look up and lock a clock by bus instance.
  859. * If there is no clock for this bus, then create it first.
  860. */
  861. static struct dp83640_clock *dp83640_clock_get_bus(struct mii_bus *bus)
  862. {
  863. struct dp83640_clock *clock = NULL, *tmp;
  864. struct list_head *this;
  865. mutex_lock(&phyter_clocks_lock);
  866. list_for_each(this, &phyter_clocks) {
  867. tmp = list_entry(this, struct dp83640_clock, list);
  868. if (tmp->bus == bus) {
  869. clock = tmp;
  870. break;
  871. }
  872. }
  873. if (clock)
  874. goto out;
  875. clock = kzalloc(sizeof(struct dp83640_clock), GFP_KERNEL);
  876. if (!clock)
  877. goto out;
  878. clock->caps.pin_config = kzalloc(sizeof(struct ptp_pin_desc) *
  879. DP83640_N_PINS, GFP_KERNEL);
  880. if (!clock->caps.pin_config) {
  881. kfree(clock);
  882. clock = NULL;
  883. goto out;
  884. }
  885. dp83640_clock_init(clock, bus);
  886. list_add_tail(&phyter_clocks, &clock->list);
  887. out:
  888. mutex_unlock(&phyter_clocks_lock);
  889. return dp83640_clock_get(clock);
  890. }
  891. static void dp83640_clock_put(struct dp83640_clock *clock)
  892. {
  893. mutex_unlock(&clock->clock_lock);
  894. }
  895. static int dp83640_probe(struct phy_device *phydev)
  896. {
  897. struct dp83640_clock *clock;
  898. struct dp83640_private *dp83640;
  899. int err = -ENOMEM, i;
  900. if (phydev->addr == BROADCAST_ADDR)
  901. return 0;
  902. clock = dp83640_clock_get_bus(phydev->bus);
  903. if (!clock)
  904. goto no_clock;
  905. dp83640 = kzalloc(sizeof(struct dp83640_private), GFP_KERNEL);
  906. if (!dp83640)
  907. goto no_memory;
  908. dp83640->phydev = phydev;
  909. INIT_WORK(&dp83640->ts_work, rx_timestamp_work);
  910. INIT_LIST_HEAD(&dp83640->rxts);
  911. INIT_LIST_HEAD(&dp83640->rxpool);
  912. for (i = 0; i < MAX_RXTS; i++)
  913. list_add(&dp83640->rx_pool_data[i].list, &dp83640->rxpool);
  914. phydev->priv = dp83640;
  915. spin_lock_init(&dp83640->rx_lock);
  916. skb_queue_head_init(&dp83640->rx_queue);
  917. skb_queue_head_init(&dp83640->tx_queue);
  918. dp83640->clock = clock;
  919. if (choose_this_phy(clock, phydev)) {
  920. clock->chosen = dp83640;
  921. clock->ptp_clock = ptp_clock_register(&clock->caps, &phydev->dev);
  922. if (IS_ERR(clock->ptp_clock)) {
  923. err = PTR_ERR(clock->ptp_clock);
  924. goto no_register;
  925. }
  926. } else
  927. list_add_tail(&dp83640->list, &clock->phylist);
  928. dp83640_clock_put(clock);
  929. return 0;
  930. no_register:
  931. clock->chosen = NULL;
  932. kfree(dp83640);
  933. no_memory:
  934. dp83640_clock_put(clock);
  935. no_clock:
  936. return err;
  937. }
  938. static void dp83640_remove(struct phy_device *phydev)
  939. {
  940. struct dp83640_clock *clock;
  941. struct list_head *this, *next;
  942. struct dp83640_private *tmp, *dp83640 = phydev->priv;
  943. if (phydev->addr == BROADCAST_ADDR)
  944. return;
  945. enable_status_frames(phydev, false);
  946. cancel_work_sync(&dp83640->ts_work);
  947. skb_queue_purge(&dp83640->rx_queue);
  948. skb_queue_purge(&dp83640->tx_queue);
  949. clock = dp83640_clock_get(dp83640->clock);
  950. if (dp83640 == clock->chosen) {
  951. ptp_clock_unregister(clock->ptp_clock);
  952. clock->chosen = NULL;
  953. } else {
  954. list_for_each_safe(this, next, &clock->phylist) {
  955. tmp = list_entry(this, struct dp83640_private, list);
  956. if (tmp == dp83640) {
  957. list_del_init(&tmp->list);
  958. break;
  959. }
  960. }
  961. }
  962. dp83640_clock_put(clock);
  963. kfree(dp83640);
  964. }
  965. static int dp83640_config_init(struct phy_device *phydev)
  966. {
  967. struct dp83640_private *dp83640 = phydev->priv;
  968. struct dp83640_clock *clock = dp83640->clock;
  969. if (clock->chosen && !list_empty(&clock->phylist))
  970. recalibrate(clock);
  971. else {
  972. mutex_lock(&clock->extreg_lock);
  973. enable_broadcast(phydev, clock->page, 1);
  974. mutex_unlock(&clock->extreg_lock);
  975. }
  976. enable_status_frames(phydev, true);
  977. mutex_lock(&clock->extreg_lock);
  978. ext_write(0, phydev, PAGE4, PTP_CTL, PTP_ENABLE);
  979. mutex_unlock(&clock->extreg_lock);
  980. return 0;
  981. }
  982. static int dp83640_ack_interrupt(struct phy_device *phydev)
  983. {
  984. int err = phy_read(phydev, MII_DP83640_MISR);
  985. if (err < 0)
  986. return err;
  987. return 0;
  988. }
  989. static int dp83640_config_intr(struct phy_device *phydev)
  990. {
  991. int micr;
  992. int misr;
  993. int err;
  994. if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
  995. misr = phy_read(phydev, MII_DP83640_MISR);
  996. if (misr < 0)
  997. return misr;
  998. misr |=
  999. (MII_DP83640_MISR_ANC_INT_EN |
  1000. MII_DP83640_MISR_DUP_INT_EN |
  1001. MII_DP83640_MISR_SPD_INT_EN |
  1002. MII_DP83640_MISR_LINK_INT_EN);
  1003. err = phy_write(phydev, MII_DP83640_MISR, misr);
  1004. if (err < 0)
  1005. return err;
  1006. micr = phy_read(phydev, MII_DP83640_MICR);
  1007. if (micr < 0)
  1008. return micr;
  1009. micr |=
  1010. (MII_DP83640_MICR_OE |
  1011. MII_DP83640_MICR_IE);
  1012. return phy_write(phydev, MII_DP83640_MICR, micr);
  1013. } else {
  1014. micr = phy_read(phydev, MII_DP83640_MICR);
  1015. if (micr < 0)
  1016. return micr;
  1017. micr &=
  1018. ~(MII_DP83640_MICR_OE |
  1019. MII_DP83640_MICR_IE);
  1020. err = phy_write(phydev, MII_DP83640_MICR, micr);
  1021. if (err < 0)
  1022. return err;
  1023. misr = phy_read(phydev, MII_DP83640_MISR);
  1024. if (misr < 0)
  1025. return misr;
  1026. misr &=
  1027. ~(MII_DP83640_MISR_ANC_INT_EN |
  1028. MII_DP83640_MISR_DUP_INT_EN |
  1029. MII_DP83640_MISR_SPD_INT_EN |
  1030. MII_DP83640_MISR_LINK_INT_EN);
  1031. return phy_write(phydev, MII_DP83640_MISR, misr);
  1032. }
  1033. }
  1034. static int dp83640_hwtstamp(struct phy_device *phydev, struct ifreq *ifr)
  1035. {
  1036. struct dp83640_private *dp83640 = phydev->priv;
  1037. struct hwtstamp_config cfg;
  1038. u16 txcfg0, rxcfg0;
  1039. if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg)))
  1040. return -EFAULT;
  1041. if (cfg.flags) /* reserved for future extensions */
  1042. return -EINVAL;
  1043. if (cfg.tx_type < 0 || cfg.tx_type > HWTSTAMP_TX_ONESTEP_SYNC)
  1044. return -ERANGE;
  1045. dp83640->hwts_tx_en = cfg.tx_type;
  1046. switch (cfg.rx_filter) {
  1047. case HWTSTAMP_FILTER_NONE:
  1048. dp83640->hwts_rx_en = 0;
  1049. dp83640->layer = 0;
  1050. dp83640->version = 0;
  1051. break;
  1052. case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
  1053. case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
  1054. case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
  1055. dp83640->hwts_rx_en = 1;
  1056. dp83640->layer = LAYER4;
  1057. dp83640->version = 1;
  1058. break;
  1059. case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
  1060. case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
  1061. case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
  1062. dp83640->hwts_rx_en = 1;
  1063. dp83640->layer = LAYER4;
  1064. dp83640->version = 2;
  1065. break;
  1066. case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
  1067. case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
  1068. case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
  1069. dp83640->hwts_rx_en = 1;
  1070. dp83640->layer = LAYER2;
  1071. dp83640->version = 2;
  1072. break;
  1073. case HWTSTAMP_FILTER_PTP_V2_EVENT:
  1074. case HWTSTAMP_FILTER_PTP_V2_SYNC:
  1075. case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
  1076. dp83640->hwts_rx_en = 1;
  1077. dp83640->layer = LAYER4|LAYER2;
  1078. dp83640->version = 2;
  1079. break;
  1080. default:
  1081. return -ERANGE;
  1082. }
  1083. txcfg0 = (dp83640->version & TX_PTP_VER_MASK) << TX_PTP_VER_SHIFT;
  1084. rxcfg0 = (dp83640->version & TX_PTP_VER_MASK) << TX_PTP_VER_SHIFT;
  1085. if (dp83640->layer & LAYER2) {
  1086. txcfg0 |= TX_L2_EN;
  1087. rxcfg0 |= RX_L2_EN;
  1088. }
  1089. if (dp83640->layer & LAYER4) {
  1090. txcfg0 |= TX_IPV6_EN | TX_IPV4_EN;
  1091. rxcfg0 |= RX_IPV6_EN | RX_IPV4_EN;
  1092. }
  1093. if (dp83640->hwts_tx_en)
  1094. txcfg0 |= TX_TS_EN;
  1095. if (dp83640->hwts_tx_en == HWTSTAMP_TX_ONESTEP_SYNC)
  1096. txcfg0 |= SYNC_1STEP | CHK_1STEP;
  1097. if (dp83640->hwts_rx_en)
  1098. rxcfg0 |= RX_TS_EN;
  1099. mutex_lock(&dp83640->clock->extreg_lock);
  1100. ext_write(0, phydev, PAGE5, PTP_TXCFG0, txcfg0);
  1101. ext_write(0, phydev, PAGE5, PTP_RXCFG0, rxcfg0);
  1102. mutex_unlock(&dp83640->clock->extreg_lock);
  1103. return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
  1104. }
  1105. static void rx_timestamp_work(struct work_struct *work)
  1106. {
  1107. struct dp83640_private *dp83640 =
  1108. container_of(work, struct dp83640_private, ts_work);
  1109. struct sk_buff *skb;
  1110. /* Deliver expired packets. */
  1111. while ((skb = skb_dequeue(&dp83640->rx_queue))) {
  1112. struct dp83640_skb_info *skb_info;
  1113. skb_info = (struct dp83640_skb_info *)skb->cb;
  1114. if (!time_after(jiffies, skb_info->tmo)) {
  1115. skb_queue_head(&dp83640->rx_queue, skb);
  1116. break;
  1117. }
  1118. netif_rx_ni(skb);
  1119. }
  1120. if (!skb_queue_empty(&dp83640->rx_queue))
  1121. schedule_work(&dp83640->ts_work);
  1122. }
  1123. static bool dp83640_rxtstamp(struct phy_device *phydev,
  1124. struct sk_buff *skb, int type)
  1125. {
  1126. struct dp83640_private *dp83640 = phydev->priv;
  1127. struct dp83640_skb_info *skb_info = (struct dp83640_skb_info *)skb->cb;
  1128. struct list_head *this, *next;
  1129. struct rxts *rxts;
  1130. struct skb_shared_hwtstamps *shhwtstamps = NULL;
  1131. unsigned long flags;
  1132. if (is_status_frame(skb, type)) {
  1133. decode_status_frame(dp83640, skb);
  1134. kfree_skb(skb);
  1135. return true;
  1136. }
  1137. if (!dp83640->hwts_rx_en)
  1138. return false;
  1139. spin_lock_irqsave(&dp83640->rx_lock, flags);
  1140. list_for_each_safe(this, next, &dp83640->rxts) {
  1141. rxts = list_entry(this, struct rxts, list);
  1142. if (match(skb, type, rxts)) {
  1143. shhwtstamps = skb_hwtstamps(skb);
  1144. memset(shhwtstamps, 0, sizeof(*shhwtstamps));
  1145. shhwtstamps->hwtstamp = ns_to_ktime(rxts->ns);
  1146. netif_rx_ni(skb);
  1147. list_del_init(&rxts->list);
  1148. list_add(&rxts->list, &dp83640->rxpool);
  1149. break;
  1150. }
  1151. }
  1152. spin_unlock_irqrestore(&dp83640->rx_lock, flags);
  1153. if (!shhwtstamps) {
  1154. skb_info->ptp_type = type;
  1155. skb_info->tmo = jiffies + 2;
  1156. skb_queue_tail(&dp83640->rx_queue, skb);
  1157. schedule_work(&dp83640->ts_work);
  1158. }
  1159. return true;
  1160. }
  1161. static void dp83640_txtstamp(struct phy_device *phydev,
  1162. struct sk_buff *skb, int type)
  1163. {
  1164. struct dp83640_private *dp83640 = phydev->priv;
  1165. switch (dp83640->hwts_tx_en) {
  1166. case HWTSTAMP_TX_ONESTEP_SYNC:
  1167. if (is_sync(skb, type)) {
  1168. kfree_skb(skb);
  1169. return;
  1170. }
  1171. /* fall through */
  1172. case HWTSTAMP_TX_ON:
  1173. skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
  1174. skb_queue_tail(&dp83640->tx_queue, skb);
  1175. break;
  1176. case HWTSTAMP_TX_OFF:
  1177. default:
  1178. kfree_skb(skb);
  1179. break;
  1180. }
  1181. }
  1182. static int dp83640_ts_info(struct phy_device *dev, struct ethtool_ts_info *info)
  1183. {
  1184. struct dp83640_private *dp83640 = dev->priv;
  1185. info->so_timestamping =
  1186. SOF_TIMESTAMPING_TX_HARDWARE |
  1187. SOF_TIMESTAMPING_RX_HARDWARE |
  1188. SOF_TIMESTAMPING_RAW_HARDWARE;
  1189. info->phc_index = ptp_clock_index(dp83640->clock->ptp_clock);
  1190. info->tx_types =
  1191. (1 << HWTSTAMP_TX_OFF) |
  1192. (1 << HWTSTAMP_TX_ON) |
  1193. (1 << HWTSTAMP_TX_ONESTEP_SYNC);
  1194. info->rx_filters =
  1195. (1 << HWTSTAMP_FILTER_NONE) |
  1196. (1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
  1197. (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT) |
  1198. (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
  1199. (1 << HWTSTAMP_FILTER_PTP_V2_EVENT);
  1200. return 0;
  1201. }
  1202. static struct phy_driver dp83640_driver = {
  1203. .phy_id = DP83640_PHY_ID,
  1204. .phy_id_mask = 0xfffffff0,
  1205. .name = "NatSemi DP83640",
  1206. .features = PHY_BASIC_FEATURES,
  1207. .flags = PHY_HAS_INTERRUPT,
  1208. .probe = dp83640_probe,
  1209. .remove = dp83640_remove,
  1210. .config_init = dp83640_config_init,
  1211. .config_aneg = genphy_config_aneg,
  1212. .read_status = genphy_read_status,
  1213. .ack_interrupt = dp83640_ack_interrupt,
  1214. .config_intr = dp83640_config_intr,
  1215. .ts_info = dp83640_ts_info,
  1216. .hwtstamp = dp83640_hwtstamp,
  1217. .rxtstamp = dp83640_rxtstamp,
  1218. .txtstamp = dp83640_txtstamp,
  1219. .driver = {.owner = THIS_MODULE,}
  1220. };
  1221. static int __init dp83640_init(void)
  1222. {
  1223. return phy_driver_register(&dp83640_driver);
  1224. }
  1225. static void __exit dp83640_exit(void)
  1226. {
  1227. dp83640_free_clocks();
  1228. phy_driver_unregister(&dp83640_driver);
  1229. }
  1230. MODULE_DESCRIPTION("National Semiconductor DP83640 PHY driver");
  1231. MODULE_AUTHOR("Richard Cochran <richardcochran@gmail.com>");
  1232. MODULE_LICENSE("GPL");
  1233. module_init(dp83640_init);
  1234. module_exit(dp83640_exit);
  1235. static struct mdio_device_id __maybe_unused dp83640_tbl[] = {
  1236. { DP83640_PHY_ID, 0xfffffff0 },
  1237. { }
  1238. };
  1239. MODULE_DEVICE_TABLE(mdio, dp83640_tbl);