xilinx_emaclite.c 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260
  1. /*
  2. * Xilinx EmacLite Linux driver for the Xilinx Ethernet MAC Lite device.
  3. *
  4. * This is a new flat driver which is based on the original emac_lite
  5. * driver from John Williams <john.williams@xilinx.com>.
  6. *
  7. * 2007 - 2013 (c) Xilinx, Inc.
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License as published by the
  11. * Free Software Foundation; either version 2 of the License, or (at your
  12. * option) any later version.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/uaccess.h>
  16. #include <linux/netdevice.h>
  17. #include <linux/etherdevice.h>
  18. #include <linux/skbuff.h>
  19. #include <linux/io.h>
  20. #include <linux/slab.h>
  21. #include <linux/of_address.h>
  22. #include <linux/of_device.h>
  23. #include <linux/of_platform.h>
  24. #include <linux/of_mdio.h>
  25. #include <linux/of_net.h>
  26. #include <linux/phy.h>
  27. #include <linux/interrupt.h>
  28. #define DRIVER_NAME "xilinx_emaclite"
  29. /* Register offsets for the EmacLite Core */
  30. #define XEL_TXBUFF_OFFSET 0x0 /* Transmit Buffer */
  31. #define XEL_MDIOADDR_OFFSET 0x07E4 /* MDIO Address Register */
  32. #define XEL_MDIOWR_OFFSET 0x07E8 /* MDIO Write Data Register */
  33. #define XEL_MDIORD_OFFSET 0x07EC /* MDIO Read Data Register */
  34. #define XEL_MDIOCTRL_OFFSET 0x07F0 /* MDIO Control Register */
  35. #define XEL_GIER_OFFSET 0x07F8 /* GIE Register */
  36. #define XEL_TSR_OFFSET 0x07FC /* Tx status */
  37. #define XEL_TPLR_OFFSET 0x07F4 /* Tx packet length */
  38. #define XEL_RXBUFF_OFFSET 0x1000 /* Receive Buffer */
  39. #define XEL_RPLR_OFFSET 0x100C /* Rx packet length */
  40. #define XEL_RSR_OFFSET 0x17FC /* Rx status */
  41. #define XEL_BUFFER_OFFSET 0x0800 /* Next Tx/Rx buffer's offset */
  42. /* MDIO Address Register Bit Masks */
  43. #define XEL_MDIOADDR_REGADR_MASK 0x0000001F /* Register Address */
  44. #define XEL_MDIOADDR_PHYADR_MASK 0x000003E0 /* PHY Address */
  45. #define XEL_MDIOADDR_PHYADR_SHIFT 5
  46. #define XEL_MDIOADDR_OP_MASK 0x00000400 /* RD/WR Operation */
  47. /* MDIO Write Data Register Bit Masks */
  48. #define XEL_MDIOWR_WRDATA_MASK 0x0000FFFF /* Data to be Written */
  49. /* MDIO Read Data Register Bit Masks */
  50. #define XEL_MDIORD_RDDATA_MASK 0x0000FFFF /* Data to be Read */
  51. /* MDIO Control Register Bit Masks */
  52. #define XEL_MDIOCTRL_MDIOSTS_MASK 0x00000001 /* MDIO Status Mask */
  53. #define XEL_MDIOCTRL_MDIOEN_MASK 0x00000008 /* MDIO Enable */
  54. /* Global Interrupt Enable Register (GIER) Bit Masks */
  55. #define XEL_GIER_GIE_MASK 0x80000000 /* Global Enable */
  56. /* Transmit Status Register (TSR) Bit Masks */
  57. #define XEL_TSR_XMIT_BUSY_MASK 0x00000001 /* Tx complete */
  58. #define XEL_TSR_PROGRAM_MASK 0x00000002 /* Program the MAC address */
  59. #define XEL_TSR_XMIT_IE_MASK 0x00000008 /* Tx interrupt enable bit */
  60. #define XEL_TSR_XMIT_ACTIVE_MASK 0x80000000 /* Buffer is active, SW bit
  61. * only. This is not documented
  62. * in the HW spec */
  63. /* Define for programming the MAC address into the EmacLite */
  64. #define XEL_TSR_PROG_MAC_ADDR (XEL_TSR_XMIT_BUSY_MASK | XEL_TSR_PROGRAM_MASK)
  65. /* Receive Status Register (RSR) */
  66. #define XEL_RSR_RECV_DONE_MASK 0x00000001 /* Rx complete */
  67. #define XEL_RSR_RECV_IE_MASK 0x00000008 /* Rx interrupt enable bit */
  68. /* Transmit Packet Length Register (TPLR) */
  69. #define XEL_TPLR_LENGTH_MASK 0x0000FFFF /* Tx packet length */
  70. /* Receive Packet Length Register (RPLR) */
  71. #define XEL_RPLR_LENGTH_MASK 0x0000FFFF /* Rx packet length */
  72. #define XEL_HEADER_OFFSET 12 /* Offset to length field */
  73. #define XEL_HEADER_SHIFT 16 /* Shift value for length */
  74. /* General Ethernet Definitions */
  75. #define XEL_ARP_PACKET_SIZE 28 /* Max ARP packet size */
  76. #define XEL_HEADER_IP_LENGTH_OFFSET 16 /* IP Length Offset */
  77. #define TX_TIMEOUT (60*HZ) /* Tx timeout is 60 seconds. */
  78. #define ALIGNMENT 4
  79. /* BUFFER_ALIGN(adr) calculates the number of bytes to the next alignment. */
  80. #define BUFFER_ALIGN(adr) ((ALIGNMENT - ((u32) adr)) % ALIGNMENT)
  81. /**
  82. * struct net_local - Our private per device data
  83. * @ndev: instance of the network device
  84. * @tx_ping_pong: indicates whether Tx Pong buffer is configured in HW
  85. * @rx_ping_pong: indicates whether Rx Pong buffer is configured in HW
  86. * @next_tx_buf_to_use: next Tx buffer to write to
  87. * @next_rx_buf_to_use: next Rx buffer to read from
  88. * @base_addr: base address of the Emaclite device
  89. * @reset_lock: lock used for synchronization
  90. * @deferred_skb: holds an skb (for transmission at a later time) when the
  91. * Tx buffer is not free
  92. * @phy_dev: pointer to the PHY device
  93. * @phy_node: pointer to the PHY device node
  94. * @mii_bus: pointer to the MII bus
  95. * @mdio_irqs: IRQs table for MDIO bus
  96. * @last_link: last link status
  97. * @has_mdio: indicates whether MDIO is included in the HW
  98. */
  99. struct net_local {
  100. struct net_device *ndev;
  101. bool tx_ping_pong;
  102. bool rx_ping_pong;
  103. u32 next_tx_buf_to_use;
  104. u32 next_rx_buf_to_use;
  105. void __iomem *base_addr;
  106. spinlock_t reset_lock;
  107. struct sk_buff *deferred_skb;
  108. struct phy_device *phy_dev;
  109. struct device_node *phy_node;
  110. struct mii_bus *mii_bus;
  111. int mdio_irqs[PHY_MAX_ADDR];
  112. int last_link;
  113. bool has_mdio;
  114. };
  115. /*************************/
  116. /* EmacLite driver calls */
  117. /*************************/
  118. /**
  119. * xemaclite_enable_interrupts - Enable the interrupts for the EmacLite device
  120. * @drvdata: Pointer to the Emaclite device private data
  121. *
  122. * This function enables the Tx and Rx interrupts for the Emaclite device along
  123. * with the Global Interrupt Enable.
  124. */
  125. static void xemaclite_enable_interrupts(struct net_local *drvdata)
  126. {
  127. u32 reg_data;
  128. /* Enable the Tx interrupts for the first Buffer */
  129. reg_data = __raw_readl(drvdata->base_addr + XEL_TSR_OFFSET);
  130. __raw_writel(reg_data | XEL_TSR_XMIT_IE_MASK,
  131. drvdata->base_addr + XEL_TSR_OFFSET);
  132. /* Enable the Rx interrupts for the first buffer */
  133. __raw_writel(XEL_RSR_RECV_IE_MASK, drvdata->base_addr + XEL_RSR_OFFSET);
  134. /* Enable the Global Interrupt Enable */
  135. __raw_writel(XEL_GIER_GIE_MASK, drvdata->base_addr + XEL_GIER_OFFSET);
  136. }
  137. /**
  138. * xemaclite_disable_interrupts - Disable the interrupts for the EmacLite device
  139. * @drvdata: Pointer to the Emaclite device private data
  140. *
  141. * This function disables the Tx and Rx interrupts for the Emaclite device,
  142. * along with the Global Interrupt Enable.
  143. */
  144. static void xemaclite_disable_interrupts(struct net_local *drvdata)
  145. {
  146. u32 reg_data;
  147. /* Disable the Global Interrupt Enable */
  148. __raw_writel(XEL_GIER_GIE_MASK, drvdata->base_addr + XEL_GIER_OFFSET);
  149. /* Disable the Tx interrupts for the first buffer */
  150. reg_data = __raw_readl(drvdata->base_addr + XEL_TSR_OFFSET);
  151. __raw_writel(reg_data & (~XEL_TSR_XMIT_IE_MASK),
  152. drvdata->base_addr + XEL_TSR_OFFSET);
  153. /* Disable the Rx interrupts for the first buffer */
  154. reg_data = __raw_readl(drvdata->base_addr + XEL_RSR_OFFSET);
  155. __raw_writel(reg_data & (~XEL_RSR_RECV_IE_MASK),
  156. drvdata->base_addr + XEL_RSR_OFFSET);
  157. }
  158. /**
  159. * xemaclite_aligned_write - Write from 16-bit aligned to 32-bit aligned address
  160. * @src_ptr: Void pointer to the 16-bit aligned source address
  161. * @dest_ptr: Pointer to the 32-bit aligned destination address
  162. * @length: Number bytes to write from source to destination
  163. *
  164. * This function writes data from a 16-bit aligned buffer to a 32-bit aligned
  165. * address in the EmacLite device.
  166. */
  167. static void xemaclite_aligned_write(void *src_ptr, u32 *dest_ptr,
  168. unsigned length)
  169. {
  170. u32 align_buffer;
  171. u32 *to_u32_ptr;
  172. u16 *from_u16_ptr, *to_u16_ptr;
  173. to_u32_ptr = dest_ptr;
  174. from_u16_ptr = src_ptr;
  175. align_buffer = 0;
  176. for (; length > 3; length -= 4) {
  177. to_u16_ptr = (u16 *)&align_buffer;
  178. *to_u16_ptr++ = *from_u16_ptr++;
  179. *to_u16_ptr++ = *from_u16_ptr++;
  180. /* This barrier resolves occasional issues seen around
  181. * cases where the data is not properly flushed out
  182. * from the processor store buffers to the destination
  183. * memory locations.
  184. */
  185. wmb();
  186. /* Output a word */
  187. *to_u32_ptr++ = align_buffer;
  188. }
  189. if (length) {
  190. u8 *from_u8_ptr, *to_u8_ptr;
  191. /* Set up to output the remaining data */
  192. align_buffer = 0;
  193. to_u8_ptr = (u8 *) &align_buffer;
  194. from_u8_ptr = (u8 *) from_u16_ptr;
  195. /* Output the remaining data */
  196. for (; length > 0; length--)
  197. *to_u8_ptr++ = *from_u8_ptr++;
  198. /* This barrier resolves occasional issues seen around
  199. * cases where the data is not properly flushed out
  200. * from the processor store buffers to the destination
  201. * memory locations.
  202. */
  203. wmb();
  204. *to_u32_ptr = align_buffer;
  205. }
  206. }
  207. /**
  208. * xemaclite_aligned_read - Read from 32-bit aligned to 16-bit aligned buffer
  209. * @src_ptr: Pointer to the 32-bit aligned source address
  210. * @dest_ptr: Pointer to the 16-bit aligned destination address
  211. * @length: Number bytes to read from source to destination
  212. *
  213. * This function reads data from a 32-bit aligned address in the EmacLite device
  214. * to a 16-bit aligned buffer.
  215. */
  216. static void xemaclite_aligned_read(u32 *src_ptr, u8 *dest_ptr,
  217. unsigned length)
  218. {
  219. u16 *to_u16_ptr, *from_u16_ptr;
  220. u32 *from_u32_ptr;
  221. u32 align_buffer;
  222. from_u32_ptr = src_ptr;
  223. to_u16_ptr = (u16 *) dest_ptr;
  224. for (; length > 3; length -= 4) {
  225. /* Copy each word into the temporary buffer */
  226. align_buffer = *from_u32_ptr++;
  227. from_u16_ptr = (u16 *)&align_buffer;
  228. /* Read data from source */
  229. *to_u16_ptr++ = *from_u16_ptr++;
  230. *to_u16_ptr++ = *from_u16_ptr++;
  231. }
  232. if (length) {
  233. u8 *to_u8_ptr, *from_u8_ptr;
  234. /* Set up to read the remaining data */
  235. to_u8_ptr = (u8 *) to_u16_ptr;
  236. align_buffer = *from_u32_ptr++;
  237. from_u8_ptr = (u8 *) &align_buffer;
  238. /* Read the remaining data */
  239. for (; length > 0; length--)
  240. *to_u8_ptr = *from_u8_ptr;
  241. }
  242. }
  243. /**
  244. * xemaclite_send_data - Send an Ethernet frame
  245. * @drvdata: Pointer to the Emaclite device private data
  246. * @data: Pointer to the data to be sent
  247. * @byte_count: Total frame size, including header
  248. *
  249. * This function checks if the Tx buffer of the Emaclite device is free to send
  250. * data. If so, it fills the Tx buffer with data for transmission. Otherwise, it
  251. * returns an error.
  252. *
  253. * Return: 0 upon success or -1 if the buffer(s) are full.
  254. *
  255. * Note: The maximum Tx packet size can not be more than Ethernet header
  256. * (14 Bytes) + Maximum MTU (1500 bytes). This is excluding FCS.
  257. */
  258. static int xemaclite_send_data(struct net_local *drvdata, u8 *data,
  259. unsigned int byte_count)
  260. {
  261. u32 reg_data;
  262. void __iomem *addr;
  263. /* Determine the expected Tx buffer address */
  264. addr = drvdata->base_addr + drvdata->next_tx_buf_to_use;
  265. /* If the length is too large, truncate it */
  266. if (byte_count > ETH_FRAME_LEN)
  267. byte_count = ETH_FRAME_LEN;
  268. /* Check if the expected buffer is available */
  269. reg_data = __raw_readl(addr + XEL_TSR_OFFSET);
  270. if ((reg_data & (XEL_TSR_XMIT_BUSY_MASK |
  271. XEL_TSR_XMIT_ACTIVE_MASK)) == 0) {
  272. /* Switch to next buffer if configured */
  273. if (drvdata->tx_ping_pong != 0)
  274. drvdata->next_tx_buf_to_use ^= XEL_BUFFER_OFFSET;
  275. } else if (drvdata->tx_ping_pong != 0) {
  276. /* If the expected buffer is full, try the other buffer,
  277. * if it is configured in HW */
  278. addr = (void __iomem __force *)((u32 __force)addr ^
  279. XEL_BUFFER_OFFSET);
  280. reg_data = __raw_readl(addr + XEL_TSR_OFFSET);
  281. if ((reg_data & (XEL_TSR_XMIT_BUSY_MASK |
  282. XEL_TSR_XMIT_ACTIVE_MASK)) != 0)
  283. return -1; /* Buffers were full, return failure */
  284. } else
  285. return -1; /* Buffer was full, return failure */
  286. /* Write the frame to the buffer */
  287. xemaclite_aligned_write(data, (u32 __force *) addr, byte_count);
  288. __raw_writel((byte_count & XEL_TPLR_LENGTH_MASK),
  289. addr + XEL_TPLR_OFFSET);
  290. /* Update the Tx Status Register to indicate that there is a
  291. * frame to send. Set the XEL_TSR_XMIT_ACTIVE_MASK flag which
  292. * is used by the interrupt handler to check whether a frame
  293. * has been transmitted */
  294. reg_data = __raw_readl(addr + XEL_TSR_OFFSET);
  295. reg_data |= (XEL_TSR_XMIT_BUSY_MASK | XEL_TSR_XMIT_ACTIVE_MASK);
  296. __raw_writel(reg_data, addr + XEL_TSR_OFFSET);
  297. return 0;
  298. }
  299. /**
  300. * xemaclite_recv_data - Receive a frame
  301. * @drvdata: Pointer to the Emaclite device private data
  302. * @data: Address where the data is to be received
  303. *
  304. * This function is intended to be called from the interrupt context or
  305. * with a wrapper which waits for the receive frame to be available.
  306. *
  307. * Return: Total number of bytes received
  308. */
  309. static u16 xemaclite_recv_data(struct net_local *drvdata, u8 *data)
  310. {
  311. void __iomem *addr;
  312. u16 length, proto_type;
  313. u32 reg_data;
  314. /* Determine the expected buffer address */
  315. addr = (drvdata->base_addr + drvdata->next_rx_buf_to_use);
  316. /* Verify which buffer has valid data */
  317. reg_data = __raw_readl(addr + XEL_RSR_OFFSET);
  318. if ((reg_data & XEL_RSR_RECV_DONE_MASK) == XEL_RSR_RECV_DONE_MASK) {
  319. if (drvdata->rx_ping_pong != 0)
  320. drvdata->next_rx_buf_to_use ^= XEL_BUFFER_OFFSET;
  321. } else {
  322. /* The instance is out of sync, try other buffer if other
  323. * buffer is configured, return 0 otherwise. If the instance is
  324. * out of sync, do not update the 'next_rx_buf_to_use' since it
  325. * will correct on subsequent calls */
  326. if (drvdata->rx_ping_pong != 0)
  327. addr = (void __iomem __force *)((u32 __force)addr ^
  328. XEL_BUFFER_OFFSET);
  329. else
  330. return 0; /* No data was available */
  331. /* Verify that buffer has valid data */
  332. reg_data = __raw_readl(addr + XEL_RSR_OFFSET);
  333. if ((reg_data & XEL_RSR_RECV_DONE_MASK) !=
  334. XEL_RSR_RECV_DONE_MASK)
  335. return 0; /* No data was available */
  336. }
  337. /* Get the protocol type of the ethernet frame that arrived */
  338. proto_type = ((ntohl(__raw_readl(addr + XEL_HEADER_OFFSET +
  339. XEL_RXBUFF_OFFSET)) >> XEL_HEADER_SHIFT) &
  340. XEL_RPLR_LENGTH_MASK);
  341. /* Check if received ethernet frame is a raw ethernet frame
  342. * or an IP packet or an ARP packet */
  343. if (proto_type > (ETH_FRAME_LEN + ETH_FCS_LEN)) {
  344. if (proto_type == ETH_P_IP) {
  345. length = ((ntohl(__raw_readl(addr +
  346. XEL_HEADER_IP_LENGTH_OFFSET +
  347. XEL_RXBUFF_OFFSET)) >>
  348. XEL_HEADER_SHIFT) &
  349. XEL_RPLR_LENGTH_MASK);
  350. length += ETH_HLEN + ETH_FCS_LEN;
  351. } else if (proto_type == ETH_P_ARP)
  352. length = XEL_ARP_PACKET_SIZE + ETH_HLEN + ETH_FCS_LEN;
  353. else
  354. /* Field contains type other than IP or ARP, use max
  355. * frame size and let user parse it */
  356. length = ETH_FRAME_LEN + ETH_FCS_LEN;
  357. } else
  358. /* Use the length in the frame, plus the header and trailer */
  359. length = proto_type + ETH_HLEN + ETH_FCS_LEN;
  360. /* Read from the EmacLite device */
  361. xemaclite_aligned_read((u32 __force *) (addr + XEL_RXBUFF_OFFSET),
  362. data, length);
  363. /* Acknowledge the frame */
  364. reg_data = __raw_readl(addr + XEL_RSR_OFFSET);
  365. reg_data &= ~XEL_RSR_RECV_DONE_MASK;
  366. __raw_writel(reg_data, addr + XEL_RSR_OFFSET);
  367. return length;
  368. }
  369. /**
  370. * xemaclite_update_address - Update the MAC address in the device
  371. * @drvdata: Pointer to the Emaclite device private data
  372. * @address_ptr:Pointer to the MAC address (MAC address is a 48-bit value)
  373. *
  374. * Tx must be idle and Rx should be idle for deterministic results.
  375. * It is recommended that this function should be called after the
  376. * initialization and before transmission of any packets from the device.
  377. * The MAC address can be programmed using any of the two transmit
  378. * buffers (if configured).
  379. */
  380. static void xemaclite_update_address(struct net_local *drvdata,
  381. u8 *address_ptr)
  382. {
  383. void __iomem *addr;
  384. u32 reg_data;
  385. /* Determine the expected Tx buffer address */
  386. addr = drvdata->base_addr + drvdata->next_tx_buf_to_use;
  387. xemaclite_aligned_write(address_ptr, (u32 __force *) addr, ETH_ALEN);
  388. __raw_writel(ETH_ALEN, addr + XEL_TPLR_OFFSET);
  389. /* Update the MAC address in the EmacLite */
  390. reg_data = __raw_readl(addr + XEL_TSR_OFFSET);
  391. __raw_writel(reg_data | XEL_TSR_PROG_MAC_ADDR, addr + XEL_TSR_OFFSET);
  392. /* Wait for EmacLite to finish with the MAC address update */
  393. while ((__raw_readl(addr + XEL_TSR_OFFSET) &
  394. XEL_TSR_PROG_MAC_ADDR) != 0)
  395. ;
  396. }
  397. /**
  398. * xemaclite_set_mac_address - Set the MAC address for this device
  399. * @dev: Pointer to the network device instance
  400. * @addr: Void pointer to the sockaddr structure
  401. *
  402. * This function copies the HW address from the sockaddr strucutre to the
  403. * net_device structure and updates the address in HW.
  404. *
  405. * Return: Error if the net device is busy or 0 if the addr is set
  406. * successfully
  407. */
  408. static int xemaclite_set_mac_address(struct net_device *dev, void *address)
  409. {
  410. struct net_local *lp = netdev_priv(dev);
  411. struct sockaddr *addr = address;
  412. if (netif_running(dev))
  413. return -EBUSY;
  414. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  415. xemaclite_update_address(lp, dev->dev_addr);
  416. return 0;
  417. }
  418. /**
  419. * xemaclite_tx_timeout - Callback for Tx Timeout
  420. * @dev: Pointer to the network device
  421. *
  422. * This function is called when Tx time out occurs for Emaclite device.
  423. */
  424. static void xemaclite_tx_timeout(struct net_device *dev)
  425. {
  426. struct net_local *lp = netdev_priv(dev);
  427. unsigned long flags;
  428. dev_err(&lp->ndev->dev, "Exceeded transmit timeout of %lu ms\n",
  429. TX_TIMEOUT * 1000UL / HZ);
  430. dev->stats.tx_errors++;
  431. /* Reset the device */
  432. spin_lock_irqsave(&lp->reset_lock, flags);
  433. /* Shouldn't really be necessary, but shouldn't hurt */
  434. netif_stop_queue(dev);
  435. xemaclite_disable_interrupts(lp);
  436. xemaclite_enable_interrupts(lp);
  437. if (lp->deferred_skb) {
  438. dev_kfree_skb(lp->deferred_skb);
  439. lp->deferred_skb = NULL;
  440. dev->stats.tx_errors++;
  441. }
  442. /* To exclude tx timeout */
  443. dev->trans_start = jiffies; /* prevent tx timeout */
  444. /* We're all ready to go. Start the queue */
  445. netif_wake_queue(dev);
  446. spin_unlock_irqrestore(&lp->reset_lock, flags);
  447. }
  448. /**********************/
  449. /* Interrupt Handlers */
  450. /**********************/
  451. /**
  452. * xemaclite_tx_handler - Interrupt handler for frames sent
  453. * @dev: Pointer to the network device
  454. *
  455. * This function updates the number of packets transmitted and handles the
  456. * deferred skb, if there is one.
  457. */
  458. static void xemaclite_tx_handler(struct net_device *dev)
  459. {
  460. struct net_local *lp = netdev_priv(dev);
  461. dev->stats.tx_packets++;
  462. if (lp->deferred_skb) {
  463. if (xemaclite_send_data(lp,
  464. (u8 *) lp->deferred_skb->data,
  465. lp->deferred_skb->len) != 0)
  466. return;
  467. else {
  468. dev->stats.tx_bytes += lp->deferred_skb->len;
  469. dev_kfree_skb_irq(lp->deferred_skb);
  470. lp->deferred_skb = NULL;
  471. dev->trans_start = jiffies; /* prevent tx timeout */
  472. netif_wake_queue(dev);
  473. }
  474. }
  475. }
  476. /**
  477. * xemaclite_rx_handler- Interrupt handler for frames received
  478. * @dev: Pointer to the network device
  479. *
  480. * This function allocates memory for a socket buffer, fills it with data
  481. * received and hands it over to the TCP/IP stack.
  482. */
  483. static void xemaclite_rx_handler(struct net_device *dev)
  484. {
  485. struct net_local *lp = netdev_priv(dev);
  486. struct sk_buff *skb;
  487. unsigned int align;
  488. u32 len;
  489. len = ETH_FRAME_LEN + ETH_FCS_LEN;
  490. skb = netdev_alloc_skb(dev, len + ALIGNMENT);
  491. if (!skb) {
  492. /* Couldn't get memory. */
  493. dev->stats.rx_dropped++;
  494. dev_err(&lp->ndev->dev, "Could not allocate receive buffer\n");
  495. return;
  496. }
  497. /*
  498. * A new skb should have the data halfword aligned, but this code is
  499. * here just in case that isn't true. Calculate how many
  500. * bytes we should reserve to get the data to start on a word
  501. * boundary */
  502. align = BUFFER_ALIGN(skb->data);
  503. if (align)
  504. skb_reserve(skb, align);
  505. skb_reserve(skb, 2);
  506. len = xemaclite_recv_data(lp, (u8 *) skb->data);
  507. if (!len) {
  508. dev->stats.rx_errors++;
  509. dev_kfree_skb_irq(skb);
  510. return;
  511. }
  512. skb_put(skb, len); /* Tell the skb how much data we got */
  513. skb->protocol = eth_type_trans(skb, dev);
  514. skb_checksum_none_assert(skb);
  515. dev->stats.rx_packets++;
  516. dev->stats.rx_bytes += len;
  517. if (!skb_defer_rx_timestamp(skb))
  518. netif_rx(skb); /* Send the packet upstream */
  519. }
  520. /**
  521. * xemaclite_interrupt - Interrupt handler for this driver
  522. * @irq: Irq of the Emaclite device
  523. * @dev_id: Void pointer to the network device instance used as callback
  524. * reference
  525. *
  526. * This function handles the Tx and Rx interrupts of the EmacLite device.
  527. */
  528. static irqreturn_t xemaclite_interrupt(int irq, void *dev_id)
  529. {
  530. bool tx_complete = false;
  531. struct net_device *dev = dev_id;
  532. struct net_local *lp = netdev_priv(dev);
  533. void __iomem *base_addr = lp->base_addr;
  534. u32 tx_status;
  535. /* Check if there is Rx Data available */
  536. if ((__raw_readl(base_addr + XEL_RSR_OFFSET) &
  537. XEL_RSR_RECV_DONE_MASK) ||
  538. (__raw_readl(base_addr + XEL_BUFFER_OFFSET + XEL_RSR_OFFSET)
  539. & XEL_RSR_RECV_DONE_MASK))
  540. xemaclite_rx_handler(dev);
  541. /* Check if the Transmission for the first buffer is completed */
  542. tx_status = __raw_readl(base_addr + XEL_TSR_OFFSET);
  543. if (((tx_status & XEL_TSR_XMIT_BUSY_MASK) == 0) &&
  544. (tx_status & XEL_TSR_XMIT_ACTIVE_MASK) != 0) {
  545. tx_status &= ~XEL_TSR_XMIT_ACTIVE_MASK;
  546. __raw_writel(tx_status, base_addr + XEL_TSR_OFFSET);
  547. tx_complete = true;
  548. }
  549. /* Check if the Transmission for the second buffer is completed */
  550. tx_status = __raw_readl(base_addr + XEL_BUFFER_OFFSET + XEL_TSR_OFFSET);
  551. if (((tx_status & XEL_TSR_XMIT_BUSY_MASK) == 0) &&
  552. (tx_status & XEL_TSR_XMIT_ACTIVE_MASK) != 0) {
  553. tx_status &= ~XEL_TSR_XMIT_ACTIVE_MASK;
  554. __raw_writel(tx_status, base_addr + XEL_BUFFER_OFFSET +
  555. XEL_TSR_OFFSET);
  556. tx_complete = true;
  557. }
  558. /* If there was a Tx interrupt, call the Tx Handler */
  559. if (tx_complete != 0)
  560. xemaclite_tx_handler(dev);
  561. return IRQ_HANDLED;
  562. }
  563. /**********************/
  564. /* MDIO Bus functions */
  565. /**********************/
  566. /**
  567. * xemaclite_mdio_wait - Wait for the MDIO to be ready to use
  568. * @lp: Pointer to the Emaclite device private data
  569. *
  570. * This function waits till the device is ready to accept a new MDIO
  571. * request.
  572. *
  573. * Return: 0 for success or ETIMEDOUT for a timeout
  574. */
  575. static int xemaclite_mdio_wait(struct net_local *lp)
  576. {
  577. unsigned long end = jiffies + 2;
  578. /* wait for the MDIO interface to not be busy or timeout
  579. after some time.
  580. */
  581. while (__raw_readl(lp->base_addr + XEL_MDIOCTRL_OFFSET) &
  582. XEL_MDIOCTRL_MDIOSTS_MASK) {
  583. if (time_before_eq(end, jiffies)) {
  584. WARN_ON(1);
  585. return -ETIMEDOUT;
  586. }
  587. msleep(1);
  588. }
  589. return 0;
  590. }
  591. /**
  592. * xemaclite_mdio_read - Read from a given MII management register
  593. * @bus: the mii_bus struct
  594. * @phy_id: the phy address
  595. * @reg: register number to read from
  596. *
  597. * This function waits till the device is ready to accept a new MDIO
  598. * request and then writes the phy address to the MDIO Address register
  599. * and reads data from MDIO Read Data register, when its available.
  600. *
  601. * Return: Value read from the MII management register
  602. */
  603. static int xemaclite_mdio_read(struct mii_bus *bus, int phy_id, int reg)
  604. {
  605. struct net_local *lp = bus->priv;
  606. u32 ctrl_reg;
  607. u32 rc;
  608. if (xemaclite_mdio_wait(lp))
  609. return -ETIMEDOUT;
  610. /* Write the PHY address, register number and set the OP bit in the
  611. * MDIO Address register. Set the Status bit in the MDIO Control
  612. * register to start a MDIO read transaction.
  613. */
  614. ctrl_reg = __raw_readl(lp->base_addr + XEL_MDIOCTRL_OFFSET);
  615. __raw_writel(XEL_MDIOADDR_OP_MASK |
  616. ((phy_id << XEL_MDIOADDR_PHYADR_SHIFT) | reg),
  617. lp->base_addr + XEL_MDIOADDR_OFFSET);
  618. __raw_writel(ctrl_reg | XEL_MDIOCTRL_MDIOSTS_MASK,
  619. lp->base_addr + XEL_MDIOCTRL_OFFSET);
  620. if (xemaclite_mdio_wait(lp))
  621. return -ETIMEDOUT;
  622. rc = __raw_readl(lp->base_addr + XEL_MDIORD_OFFSET);
  623. dev_dbg(&lp->ndev->dev,
  624. "xemaclite_mdio_read(phy_id=%i, reg=%x) == %x\n",
  625. phy_id, reg, rc);
  626. return rc;
  627. }
  628. /**
  629. * xemaclite_mdio_write - Write to a given MII management register
  630. * @bus: the mii_bus struct
  631. * @phy_id: the phy address
  632. * @reg: register number to write to
  633. * @val: value to write to the register number specified by reg
  634. *
  635. * This function waits till the device is ready to accept a new MDIO
  636. * request and then writes the val to the MDIO Write Data register.
  637. */
  638. static int xemaclite_mdio_write(struct mii_bus *bus, int phy_id, int reg,
  639. u16 val)
  640. {
  641. struct net_local *lp = bus->priv;
  642. u32 ctrl_reg;
  643. dev_dbg(&lp->ndev->dev,
  644. "xemaclite_mdio_write(phy_id=%i, reg=%x, val=%x)\n",
  645. phy_id, reg, val);
  646. if (xemaclite_mdio_wait(lp))
  647. return -ETIMEDOUT;
  648. /* Write the PHY address, register number and clear the OP bit in the
  649. * MDIO Address register and then write the value into the MDIO Write
  650. * Data register. Finally, set the Status bit in the MDIO Control
  651. * register to start a MDIO write transaction.
  652. */
  653. ctrl_reg = __raw_readl(lp->base_addr + XEL_MDIOCTRL_OFFSET);
  654. __raw_writel(~XEL_MDIOADDR_OP_MASK &
  655. ((phy_id << XEL_MDIOADDR_PHYADR_SHIFT) | reg),
  656. lp->base_addr + XEL_MDIOADDR_OFFSET);
  657. __raw_writel(val, lp->base_addr + XEL_MDIOWR_OFFSET);
  658. __raw_writel(ctrl_reg | XEL_MDIOCTRL_MDIOSTS_MASK,
  659. lp->base_addr + XEL_MDIOCTRL_OFFSET);
  660. return 0;
  661. }
  662. /**
  663. * xemaclite_mdio_setup - Register mii_bus for the Emaclite device
  664. * @lp: Pointer to the Emaclite device private data
  665. * @ofdev: Pointer to OF device structure
  666. *
  667. * This function enables MDIO bus in the Emaclite device and registers a
  668. * mii_bus.
  669. *
  670. * Return: 0 upon success or a negative error upon failure
  671. */
  672. static int xemaclite_mdio_setup(struct net_local *lp, struct device *dev)
  673. {
  674. struct mii_bus *bus;
  675. int rc;
  676. struct resource res;
  677. struct device_node *np = of_get_parent(lp->phy_node);
  678. struct device_node *npp;
  679. /* Don't register the MDIO bus if the phy_node or its parent node
  680. * can't be found.
  681. */
  682. if (!np) {
  683. dev_err(dev, "Failed to register mdio bus.\n");
  684. return -ENODEV;
  685. }
  686. npp = of_get_parent(np);
  687. of_address_to_resource(npp, 0, &res);
  688. if (lp->ndev->mem_start != res.start) {
  689. struct phy_device *phydev;
  690. phydev = of_phy_find_device(lp->phy_node);
  691. if (!phydev)
  692. dev_info(dev,
  693. "MDIO of the phy is not registered yet\n");
  694. else
  695. put_device(&phydev->dev);
  696. return 0;
  697. }
  698. /* Enable the MDIO bus by asserting the enable bit in MDIO Control
  699. * register.
  700. */
  701. __raw_writel(XEL_MDIOCTRL_MDIOEN_MASK,
  702. lp->base_addr + XEL_MDIOCTRL_OFFSET);
  703. bus = mdiobus_alloc();
  704. if (!bus) {
  705. dev_err(dev, "Failed to allocate mdiobus\n");
  706. return -ENOMEM;
  707. }
  708. snprintf(bus->id, MII_BUS_ID_SIZE, "%.8llx",
  709. (unsigned long long)res.start);
  710. bus->priv = lp;
  711. bus->name = "Xilinx Emaclite MDIO";
  712. bus->read = xemaclite_mdio_read;
  713. bus->write = xemaclite_mdio_write;
  714. bus->parent = dev;
  715. bus->irq = lp->mdio_irqs; /* preallocated IRQ table */
  716. lp->mii_bus = bus;
  717. rc = of_mdiobus_register(bus, np);
  718. if (rc) {
  719. dev_err(dev, "Failed to register mdio bus.\n");
  720. goto err_register;
  721. }
  722. return 0;
  723. err_register:
  724. mdiobus_free(bus);
  725. return rc;
  726. }
  727. /**
  728. * xemaclite_adjust_link - Link state callback for the Emaclite device
  729. * @ndev: pointer to net_device struct
  730. *
  731. * There's nothing in the Emaclite device to be configured when the link
  732. * state changes. We just print the status.
  733. */
  734. static void xemaclite_adjust_link(struct net_device *ndev)
  735. {
  736. struct net_local *lp = netdev_priv(ndev);
  737. struct phy_device *phy = lp->phy_dev;
  738. int link_state;
  739. /* hash together the state values to decide if something has changed */
  740. link_state = phy->speed | (phy->duplex << 1) | phy->link;
  741. if (lp->last_link != link_state) {
  742. lp->last_link = link_state;
  743. phy_print_status(phy);
  744. }
  745. }
  746. /**
  747. * xemaclite_open - Open the network device
  748. * @dev: Pointer to the network device
  749. *
  750. * This function sets the MAC address, requests an IRQ and enables interrupts
  751. * for the Emaclite device and starts the Tx queue.
  752. * It also connects to the phy device, if MDIO is included in Emaclite device.
  753. */
  754. static int xemaclite_open(struct net_device *dev)
  755. {
  756. struct net_local *lp = netdev_priv(dev);
  757. int retval;
  758. /* Just to be safe, stop the device first */
  759. xemaclite_disable_interrupts(lp);
  760. if (lp->phy_node) {
  761. u32 bmcr;
  762. lp->phy_dev = of_phy_connect(lp->ndev, lp->phy_node,
  763. xemaclite_adjust_link, 0,
  764. PHY_INTERFACE_MODE_MII);
  765. if (!lp->phy_dev) {
  766. dev_err(&lp->ndev->dev, "of_phy_connect() failed\n");
  767. return -ENODEV;
  768. }
  769. /* EmacLite doesn't support giga-bit speeds */
  770. lp->phy_dev->supported &= (PHY_BASIC_FEATURES);
  771. lp->phy_dev->advertising = lp->phy_dev->supported;
  772. /* Don't advertise 1000BASE-T Full/Half duplex speeds */
  773. phy_write(lp->phy_dev, MII_CTRL1000, 0);
  774. /* Advertise only 10 and 100mbps full/half duplex speeds */
  775. phy_write(lp->phy_dev, MII_ADVERTISE, ADVERTISE_ALL |
  776. ADVERTISE_CSMA);
  777. /* Restart auto negotiation */
  778. bmcr = phy_read(lp->phy_dev, MII_BMCR);
  779. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  780. phy_write(lp->phy_dev, MII_BMCR, bmcr);
  781. phy_start(lp->phy_dev);
  782. }
  783. /* Set the MAC address each time opened */
  784. xemaclite_update_address(lp, dev->dev_addr);
  785. /* Grab the IRQ */
  786. retval = request_irq(dev->irq, xemaclite_interrupt, 0, dev->name, dev);
  787. if (retval) {
  788. dev_err(&lp->ndev->dev, "Could not allocate interrupt %d\n",
  789. dev->irq);
  790. if (lp->phy_dev)
  791. phy_disconnect(lp->phy_dev);
  792. lp->phy_dev = NULL;
  793. return retval;
  794. }
  795. /* Enable Interrupts */
  796. xemaclite_enable_interrupts(lp);
  797. /* We're ready to go */
  798. netif_start_queue(dev);
  799. return 0;
  800. }
  801. /**
  802. * xemaclite_close - Close the network device
  803. * @dev: Pointer to the network device
  804. *
  805. * This function stops the Tx queue, disables interrupts and frees the IRQ for
  806. * the Emaclite device.
  807. * It also disconnects the phy device associated with the Emaclite device.
  808. */
  809. static int xemaclite_close(struct net_device *dev)
  810. {
  811. struct net_local *lp = netdev_priv(dev);
  812. netif_stop_queue(dev);
  813. xemaclite_disable_interrupts(lp);
  814. free_irq(dev->irq, dev);
  815. if (lp->phy_dev)
  816. phy_disconnect(lp->phy_dev);
  817. lp->phy_dev = NULL;
  818. return 0;
  819. }
  820. /**
  821. * xemaclite_send - Transmit a frame
  822. * @orig_skb: Pointer to the socket buffer to be transmitted
  823. * @dev: Pointer to the network device
  824. *
  825. * This function checks if the Tx buffer of the Emaclite device is free to send
  826. * data. If so, it fills the Tx buffer with data from socket buffer data,
  827. * updates the stats and frees the socket buffer. The Tx completion is signaled
  828. * by an interrupt. If the Tx buffer isn't free, then the socket buffer is
  829. * deferred and the Tx queue is stopped so that the deferred socket buffer can
  830. * be transmitted when the Emaclite device is free to transmit data.
  831. *
  832. * Return: 0, always.
  833. */
  834. static int xemaclite_send(struct sk_buff *orig_skb, struct net_device *dev)
  835. {
  836. struct net_local *lp = netdev_priv(dev);
  837. struct sk_buff *new_skb;
  838. unsigned int len;
  839. unsigned long flags;
  840. len = orig_skb->len;
  841. new_skb = orig_skb;
  842. spin_lock_irqsave(&lp->reset_lock, flags);
  843. if (xemaclite_send_data(lp, (u8 *) new_skb->data, len) != 0) {
  844. /* If the Emaclite Tx buffer is busy, stop the Tx queue and
  845. * defer the skb for transmission during the ISR, after the
  846. * current transmission is complete */
  847. netif_stop_queue(dev);
  848. lp->deferred_skb = new_skb;
  849. /* Take the time stamp now, since we can't do this in an ISR. */
  850. skb_tx_timestamp(new_skb);
  851. spin_unlock_irqrestore(&lp->reset_lock, flags);
  852. return 0;
  853. }
  854. spin_unlock_irqrestore(&lp->reset_lock, flags);
  855. skb_tx_timestamp(new_skb);
  856. dev->stats.tx_bytes += len;
  857. dev_consume_skb_any(new_skb);
  858. return 0;
  859. }
  860. /**
  861. * xemaclite_remove_ndev - Free the network device
  862. * @ndev: Pointer to the network device to be freed
  863. *
  864. * This function un maps the IO region of the Emaclite device and frees the net
  865. * device.
  866. */
  867. static void xemaclite_remove_ndev(struct net_device *ndev)
  868. {
  869. if (ndev) {
  870. free_netdev(ndev);
  871. }
  872. }
  873. /**
  874. * get_bool - Get a parameter from the OF device
  875. * @ofdev: Pointer to OF device structure
  876. * @s: Property to be retrieved
  877. *
  878. * This function looks for a property in the device node and returns the value
  879. * of the property if its found or 0 if the property is not found.
  880. *
  881. * Return: Value of the parameter if the parameter is found, or 0 otherwise
  882. */
  883. static bool get_bool(struct platform_device *ofdev, const char *s)
  884. {
  885. u32 *p = (u32 *)of_get_property(ofdev->dev.of_node, s, NULL);
  886. if (p) {
  887. return (bool)*p;
  888. } else {
  889. dev_warn(&ofdev->dev, "Parameter %s not found,"
  890. "defaulting to false\n", s);
  891. return false;
  892. }
  893. }
  894. static struct net_device_ops xemaclite_netdev_ops;
  895. /**
  896. * xemaclite_of_probe - Probe method for the Emaclite device.
  897. * @ofdev: Pointer to OF device structure
  898. * @match: Pointer to the structure used for matching a device
  899. *
  900. * This function probes for the Emaclite device in the device tree.
  901. * It initializes the driver data structure and the hardware, sets the MAC
  902. * address and registers the network device.
  903. * It also registers a mii_bus for the Emaclite device, if MDIO is included
  904. * in the device.
  905. *
  906. * Return: 0, if the driver is bound to the Emaclite device, or
  907. * a negative error if there is failure.
  908. */
  909. static int xemaclite_of_probe(struct platform_device *ofdev)
  910. {
  911. struct resource *res;
  912. struct net_device *ndev = NULL;
  913. struct net_local *lp = NULL;
  914. struct device *dev = &ofdev->dev;
  915. const void *mac_address;
  916. int rc = 0;
  917. dev_info(dev, "Device Tree Probing\n");
  918. /* Create an ethernet device instance */
  919. ndev = alloc_etherdev(sizeof(struct net_local));
  920. if (!ndev)
  921. return -ENOMEM;
  922. dev_set_drvdata(dev, ndev);
  923. SET_NETDEV_DEV(ndev, &ofdev->dev);
  924. lp = netdev_priv(ndev);
  925. lp->ndev = ndev;
  926. /* Get IRQ for the device */
  927. res = platform_get_resource(ofdev, IORESOURCE_IRQ, 0);
  928. if (!res) {
  929. dev_err(dev, "no IRQ found\n");
  930. rc = -ENXIO;
  931. goto error;
  932. }
  933. ndev->irq = res->start;
  934. res = platform_get_resource(ofdev, IORESOURCE_MEM, 0);
  935. lp->base_addr = devm_ioremap_resource(&ofdev->dev, res);
  936. if (IS_ERR(lp->base_addr)) {
  937. rc = PTR_ERR(lp->base_addr);
  938. goto error;
  939. }
  940. ndev->mem_start = res->start;
  941. ndev->mem_end = res->end;
  942. spin_lock_init(&lp->reset_lock);
  943. lp->next_tx_buf_to_use = 0x0;
  944. lp->next_rx_buf_to_use = 0x0;
  945. lp->tx_ping_pong = get_bool(ofdev, "xlnx,tx-ping-pong");
  946. lp->rx_ping_pong = get_bool(ofdev, "xlnx,rx-ping-pong");
  947. mac_address = of_get_mac_address(ofdev->dev.of_node);
  948. if (mac_address)
  949. /* Set the MAC address. */
  950. memcpy(ndev->dev_addr, mac_address, ETH_ALEN);
  951. else
  952. dev_warn(dev, "No MAC address found\n");
  953. /* Clear the Tx CSR's in case this is a restart */
  954. __raw_writel(0, lp->base_addr + XEL_TSR_OFFSET);
  955. __raw_writel(0, lp->base_addr + XEL_BUFFER_OFFSET + XEL_TSR_OFFSET);
  956. /* Set the MAC address in the EmacLite device */
  957. xemaclite_update_address(lp, ndev->dev_addr);
  958. lp->phy_node = of_parse_phandle(ofdev->dev.of_node, "phy-handle", 0);
  959. rc = xemaclite_mdio_setup(lp, &ofdev->dev);
  960. if (rc)
  961. dev_warn(&ofdev->dev, "error registering MDIO bus\n");
  962. dev_info(dev, "MAC address is now %pM\n", ndev->dev_addr);
  963. ndev->netdev_ops = &xemaclite_netdev_ops;
  964. ndev->flags &= ~IFF_MULTICAST;
  965. ndev->watchdog_timeo = TX_TIMEOUT;
  966. /* Finally, register the device */
  967. rc = register_netdev(ndev);
  968. if (rc) {
  969. dev_err(dev,
  970. "Cannot register network device, aborting\n");
  971. goto error;
  972. }
  973. dev_info(dev,
  974. "Xilinx EmacLite at 0x%08X mapped to 0x%08X, irq=%d\n",
  975. (unsigned int __force)ndev->mem_start,
  976. (unsigned int __force)lp->base_addr, ndev->irq);
  977. return 0;
  978. error:
  979. xemaclite_remove_ndev(ndev);
  980. return rc;
  981. }
  982. /**
  983. * xemaclite_of_remove - Unbind the driver from the Emaclite device.
  984. * @of_dev: Pointer to OF device structure
  985. *
  986. * This function is called if a device is physically removed from the system or
  987. * if the driver module is being unloaded. It frees any resources allocated to
  988. * the device.
  989. *
  990. * Return: 0, always.
  991. */
  992. static int xemaclite_of_remove(struct platform_device *of_dev)
  993. {
  994. struct net_device *ndev = platform_get_drvdata(of_dev);
  995. struct net_local *lp = netdev_priv(ndev);
  996. /* Un-register the mii_bus, if configured */
  997. if (lp->has_mdio) {
  998. mdiobus_unregister(lp->mii_bus);
  999. kfree(lp->mii_bus->irq);
  1000. mdiobus_free(lp->mii_bus);
  1001. lp->mii_bus = NULL;
  1002. }
  1003. unregister_netdev(ndev);
  1004. of_node_put(lp->phy_node);
  1005. lp->phy_node = NULL;
  1006. xemaclite_remove_ndev(ndev);
  1007. return 0;
  1008. }
  1009. #ifdef CONFIG_NET_POLL_CONTROLLER
  1010. static void
  1011. xemaclite_poll_controller(struct net_device *ndev)
  1012. {
  1013. disable_irq(ndev->irq);
  1014. xemaclite_interrupt(ndev->irq, ndev);
  1015. enable_irq(ndev->irq);
  1016. }
  1017. #endif
  1018. static struct net_device_ops xemaclite_netdev_ops = {
  1019. .ndo_open = xemaclite_open,
  1020. .ndo_stop = xemaclite_close,
  1021. .ndo_start_xmit = xemaclite_send,
  1022. .ndo_set_mac_address = xemaclite_set_mac_address,
  1023. .ndo_tx_timeout = xemaclite_tx_timeout,
  1024. #ifdef CONFIG_NET_POLL_CONTROLLER
  1025. .ndo_poll_controller = xemaclite_poll_controller,
  1026. #endif
  1027. };
  1028. /* Match table for OF platform binding */
  1029. static const struct of_device_id xemaclite_of_match[] = {
  1030. { .compatible = "xlnx,opb-ethernetlite-1.01.a", },
  1031. { .compatible = "xlnx,opb-ethernetlite-1.01.b", },
  1032. { .compatible = "xlnx,xps-ethernetlite-1.00.a", },
  1033. { .compatible = "xlnx,xps-ethernetlite-2.00.a", },
  1034. { .compatible = "xlnx,xps-ethernetlite-2.01.a", },
  1035. { .compatible = "xlnx,xps-ethernetlite-3.00.a", },
  1036. { /* end of list */ },
  1037. };
  1038. MODULE_DEVICE_TABLE(of, xemaclite_of_match);
  1039. static struct platform_driver xemaclite_of_driver = {
  1040. .driver = {
  1041. .name = DRIVER_NAME,
  1042. .of_match_table = xemaclite_of_match,
  1043. },
  1044. .probe = xemaclite_of_probe,
  1045. .remove = xemaclite_of_remove,
  1046. };
  1047. module_platform_driver(xemaclite_of_driver);
  1048. MODULE_AUTHOR("Xilinx, Inc.");
  1049. MODULE_DESCRIPTION("Xilinx Ethernet MAC Lite driver");
  1050. MODULE_LICENSE("GPL");