dwc_eth_qos.c 84 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019
  1. /* Synopsys DWC Ethernet Quality-of-Service v4.10a linux driver
  2. *
  3. * This is a driver for the Synopsys DWC Ethernet QoS IP version 4.10a (GMAC).
  4. * This version introduced a lot of changes which breaks backwards
  5. * compatibility the non-QoS IP from Synopsys (used in the ST Micro drivers).
  6. * Some fields differ between version 4.00a and 4.10a, mainly the interrupt
  7. * bit fields. The driver could be made compatible with 4.00, if all relevant
  8. * HW erratas are handled.
  9. *
  10. * The GMAC is highly configurable at synthesis time. This driver has been
  11. * developed for a subset of the total available feature set. Currently
  12. * it supports:
  13. * - TSO
  14. * - Checksum offload for RX and TX.
  15. * - Energy efficient ethernet.
  16. * - GMII phy interface.
  17. * - The statistics module.
  18. * - Single RX and TX queue.
  19. *
  20. * Copyright (C) 2015 Axis Communications AB.
  21. *
  22. * This program is free software; you can redistribute it and/or modify it
  23. * under the terms and conditions of the GNU General Public License,
  24. * version 2, as published by the Free Software Foundation.
  25. */
  26. #include <linux/clk.h>
  27. #include <linux/module.h>
  28. #include <linux/kernel.h>
  29. #include <linux/init.h>
  30. #include <linux/io.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/stat.h>
  33. #include <linux/types.h>
  34. #include <linux/types.h>
  35. #include <linux/slab.h>
  36. #include <linux/delay.h>
  37. #include <linux/mm.h>
  38. #include <linux/netdevice.h>
  39. #include <linux/etherdevice.h>
  40. #include <linux/platform_device.h>
  41. #include <linux/phy.h>
  42. #include <linux/mii.h>
  43. #include <linux/delay.h>
  44. #include <linux/dma-mapping.h>
  45. #include <linux/vmalloc.h>
  46. #include <linux/version.h>
  47. #include <linux/device.h>
  48. #include <linux/bitrev.h>
  49. #include <linux/crc32.h>
  50. #include <linux/of.h>
  51. #include <linux/interrupt.h>
  52. #include <linux/clocksource.h>
  53. #include <linux/net_tstamp.h>
  54. #include <linux/pm_runtime.h>
  55. #include <linux/of_net.h>
  56. #include <linux/of_address.h>
  57. #include <linux/of_mdio.h>
  58. #include <linux/timer.h>
  59. #include <linux/tcp.h>
  60. #define DRIVER_NAME "dwceqos"
  61. #define DRIVER_DESCRIPTION "Synopsys DWC Ethernet QoS driver"
  62. #define DRIVER_VERSION "0.9"
  63. #define DWCEQOS_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | \
  64. NETIF_MSG_LINK | NETIF_MSG_IFDOWN | NETIF_MSG_IFUP)
  65. #define DWCEQOS_TX_TIMEOUT 5 /* Seconds */
  66. #define DWCEQOS_LPI_TIMER_MIN 8
  67. #define DWCEQOS_LPI_TIMER_MAX ((1 << 20) - 1)
  68. #define DWCEQOS_RX_BUF_SIZE 2048
  69. #define DWCEQOS_RX_DCNT 256
  70. #define DWCEQOS_TX_DCNT 256
  71. #define DWCEQOS_HASH_TABLE_SIZE 64
  72. /* The size field in the DMA descriptor is 14 bits */
  73. #define BYTES_PER_DMA_DESC 16376
  74. /* Hardware registers */
  75. #define START_MAC_REG_OFFSET 0x0000
  76. #define MAX_MAC_REG_OFFSET 0x0bd0
  77. #define START_MTL_REG_OFFSET 0x0c00
  78. #define MAX_MTL_REG_OFFSET 0x0d7c
  79. #define START_DMA_REG_OFFSET 0x1000
  80. #define MAX_DMA_REG_OFFSET 0x117C
  81. #define REG_SPACE_SIZE 0x1800
  82. /* DMA */
  83. #define REG_DWCEQOS_DMA_MODE 0x1000
  84. #define REG_DWCEQOS_DMA_SYSBUS_MODE 0x1004
  85. #define REG_DWCEQOS_DMA_IS 0x1008
  86. #define REG_DWCEQOS_DMA_DEBUG_ST0 0x100c
  87. /* DMA channel registers */
  88. #define REG_DWCEQOS_DMA_CH0_CTRL 0x1100
  89. #define REG_DWCEQOS_DMA_CH0_TX_CTRL 0x1104
  90. #define REG_DWCEQOS_DMA_CH0_RX_CTRL 0x1108
  91. #define REG_DWCEQOS_DMA_CH0_TXDESC_LIST 0x1114
  92. #define REG_DWCEQOS_DMA_CH0_RXDESC_LIST 0x111c
  93. #define REG_DWCEQOS_DMA_CH0_TXDESC_TAIL 0x1120
  94. #define REG_DWCEQOS_DMA_CH0_RXDESC_TAIL 0x1128
  95. #define REG_DWCEQOS_DMA_CH0_TXDESC_LEN 0x112c
  96. #define REG_DWCEQOS_DMA_CH0_RXDESC_LEN 0x1130
  97. #define REG_DWCEQOS_DMA_CH0_IE 0x1134
  98. #define REG_DWCEQOS_DMA_CH0_CUR_TXDESC 0x1144
  99. #define REG_DWCEQOS_DMA_CH0_CUR_RXDESC 0x114c
  100. #define REG_DWCEQOS_DMA_CH0_CUR_TXBUF 0x1154
  101. #define REG_DWCEQOS_DMA_CH0_CUR_RXBUG 0x115c
  102. #define REG_DWCEQOS_DMA_CH0_STA 0x1160
  103. #define DWCEQOS_DMA_MODE_TXPR BIT(11)
  104. #define DWCEQOS_DMA_MODE_DA BIT(1)
  105. #define DWCEQOS_DMA_SYSBUS_MODE_EN_LPI BIT(31)
  106. #define DWCEQOS_DMA_SYSBUS_MODE_FB BIT(0)
  107. #define DWCEQOS_DMA_SYSBUS_MODE_AAL BIT(12)
  108. #define DWCEQOS_DMA_SYSBUS_MODE_RD_OSR_LIMIT(x) \
  109. (((x) << 16) & 0x000F0000)
  110. #define DWCEQOS_DMA_SYSBUS_MODE_RD_OSR_LIMIT_DEFAULT 3
  111. #define DWCEQOS_DMA_SYSBUS_MODE_RD_OSR_LIMIT_MASK GENMASK(19, 16)
  112. #define DWCEQOS_DMA_SYSBUS_MODE_WR_OSR_LIMIT(x) \
  113. (((x) << 24) & 0x0F000000)
  114. #define DWCEQOS_DMA_SYSBUS_MODE_WR_OSR_LIMIT_DEFAULT 3
  115. #define DWCEQOS_DMA_SYSBUS_MODE_WR_OSR_LIMIT_MASK GENMASK(27, 24)
  116. #define DWCEQOS_DMA_SYSBUS_MODE_BURST_MASK GENMASK(7, 1)
  117. #define DWCEQOS_DMA_SYSBUS_MODE_BURST(x) \
  118. (((x) << 1) & DWCEQOS_DMA_SYSBUS_MODE_BURST_MASK)
  119. #define DWCEQOS_DMA_SYSBUS_MODE_BURST_DEFAULT GENMASK(3, 1)
  120. #define DWCEQOS_DMA_CH_CTRL_PBLX8 BIT(16)
  121. #define DWCEQOS_DMA_CH_CTRL_DSL(x) ((x) << 18)
  122. #define DWCEQOS_DMA_CH_CTRL_PBL(x) ((x) << 16)
  123. #define DWCEQOS_DMA_CH_CTRL_START BIT(0)
  124. #define DWCEQOS_DMA_CH_RX_CTRL_BUFSIZE(x) ((x) << 1)
  125. #define DWCEQOS_DMA_CH_TX_OSP BIT(4)
  126. #define DWCEQOS_DMA_CH_TX_TSE BIT(12)
  127. #define DWCEQOS_DMA_CH0_IE_NIE BIT(15)
  128. #define DWCEQOS_DMA_CH0_IE_AIE BIT(14)
  129. #define DWCEQOS_DMA_CH0_IE_RIE BIT(6)
  130. #define DWCEQOS_DMA_CH0_IE_TIE BIT(0)
  131. #define DWCEQOS_DMA_CH0_IE_FBEE BIT(12)
  132. #define DWCEQOS_DMA_CH0_IE_RBUE BIT(7)
  133. #define DWCEQOS_DMA_IS_DC0IS BIT(0)
  134. #define DWCEQOS_DMA_IS_MTLIS BIT(16)
  135. #define DWCEQOS_DMA_IS_MACIS BIT(17)
  136. #define DWCEQOS_DMA_CH0_IS_TI BIT(0)
  137. #define DWCEQOS_DMA_CH0_IS_RI BIT(6)
  138. #define DWCEQOS_DMA_CH0_IS_RBU BIT(7)
  139. #define DWCEQOS_DMA_CH0_IS_FBE BIT(12)
  140. #define DWCEQOS_DMA_CH0_IS_CDE BIT(13)
  141. #define DWCEQOS_DMA_CH0_IS_AIS BIT(14)
  142. #define DWCEQOS_DMA_CH0_IS_TEB GENMASK(18, 16)
  143. #define DWCEQOS_DMA_CH0_IS_TX_ERR_READ BIT(16)
  144. #define DWCEQOS_DMA_CH0_IS_TX_ERR_DESCR BIT(17)
  145. #define DWCEQOS_DMA_CH0_IS_REB GENMASK(21, 19)
  146. #define DWCEQOS_DMA_CH0_IS_RX_ERR_READ BIT(19)
  147. #define DWCEQOS_DMA_CH0_IS_RX_ERR_DESCR BIT(20)
  148. /* DMA descriptor bits for RX normal descriptor (read format) */
  149. #define DWCEQOS_DMA_RDES3_OWN BIT(31)
  150. #define DWCEQOS_DMA_RDES3_INTE BIT(30)
  151. #define DWCEQOS_DMA_RDES3_BUF2V BIT(25)
  152. #define DWCEQOS_DMA_RDES3_BUF1V BIT(24)
  153. /* DMA descriptor bits for RX normal descriptor (write back format) */
  154. #define DWCEQOS_DMA_RDES1_IPCE BIT(7)
  155. #define DWCEQOS_DMA_RDES3_ES BIT(15)
  156. #define DWCEQOS_DMA_RDES3_E_JT BIT(14)
  157. #define DWCEQOS_DMA_RDES3_PL(x) ((x) & 0x7fff)
  158. #define DWCEQOS_DMA_RDES1_PT 0x00000007
  159. #define DWCEQOS_DMA_RDES1_PT_UDP BIT(0)
  160. #define DWCEQOS_DMA_RDES1_PT_TCP BIT(1)
  161. #define DWCEQOS_DMA_RDES1_PT_ICMP 0x00000003
  162. /* DMA descriptor bits for TX normal descriptor (read format) */
  163. #define DWCEQOS_DMA_TDES2_IOC BIT(31)
  164. #define DWCEQOS_DMA_TDES3_OWN BIT(31)
  165. #define DWCEQOS_DMA_TDES3_CTXT BIT(30)
  166. #define DWCEQOS_DMA_TDES3_FD BIT(29)
  167. #define DWCEQOS_DMA_TDES3_LD BIT(28)
  168. #define DWCEQOS_DMA_TDES3_CIPH BIT(16)
  169. #define DWCEQOS_DMA_TDES3_CIPP BIT(17)
  170. #define DWCEQOS_DMA_TDES3_CA 0x00030000
  171. #define DWCEQOS_DMA_TDES3_TSE BIT(18)
  172. #define DWCEQOS_DMA_DES3_THL(x) ((x) << 19)
  173. #define DWCEQOS_DMA_DES2_B2L(x) ((x) << 16)
  174. #define DWCEQOS_DMA_TDES3_TCMSSV BIT(26)
  175. /* DMA channel states */
  176. #define DMA_TX_CH_STOPPED 0
  177. #define DMA_TX_CH_SUSPENDED 6
  178. #define DMA_GET_TX_STATE_CH0(status0) ((status0 & 0xF000) >> 12)
  179. /* MTL */
  180. #define REG_DWCEQOS_MTL_OPER 0x0c00
  181. #define REG_DWCEQOS_MTL_DEBUG_ST 0x0c0c
  182. #define REG_DWCEQOS_MTL_TXQ0_DEBUG_ST 0x0d08
  183. #define REG_DWCEQOS_MTL_RXQ0_DEBUG_ST 0x0d38
  184. #define REG_DWCEQOS_MTL_IS 0x0c20
  185. #define REG_DWCEQOS_MTL_TXQ0_OPER 0x0d00
  186. #define REG_DWCEQOS_MTL_RXQ0_OPER 0x0d30
  187. #define REG_DWCEQOS_MTL_RXQ0_MIS_CNT 0x0d34
  188. #define REG_DWCEQOS_MTL_RXQ0_CTRL 0x0d3c
  189. #define REG_DWCEQOS_MTL_Q0_ISCTRL 0x0d2c
  190. #define DWCEQOS_MTL_SCHALG_STRICT 0x00000060
  191. #define DWCEQOS_MTL_TXQ_TXQEN BIT(3)
  192. #define DWCEQOS_MTL_TXQ_TSF BIT(1)
  193. #define DWCEQOS_MTL_TXQ_FTQ BIT(0)
  194. #define DWCEQOS_MTL_TXQ_TTC512 0x00000070
  195. #define DWCEQOS_MTL_TXQ_SIZE(x) ((((x) - 256) & 0xff00) << 8)
  196. #define DWCEQOS_MTL_RXQ_SIZE(x) ((((x) - 256) & 0xff00) << 12)
  197. #define DWCEQOS_MTL_RXQ_EHFC BIT(7)
  198. #define DWCEQOS_MTL_RXQ_DIS_TCP_EF BIT(6)
  199. #define DWCEQOS_MTL_RXQ_FEP BIT(4)
  200. #define DWCEQOS_MTL_RXQ_FUP BIT(3)
  201. #define DWCEQOS_MTL_RXQ_RSF BIT(5)
  202. #define DWCEQOS_MTL_RXQ_RTC32 BIT(0)
  203. /* MAC */
  204. #define REG_DWCEQOS_MAC_CFG 0x0000
  205. #define REG_DWCEQOS_MAC_EXT_CFG 0x0004
  206. #define REG_DWCEQOS_MAC_PKT_FILT 0x0008
  207. #define REG_DWCEQOS_MAC_WD_TO 0x000c
  208. #define REG_DWCEQOS_HASTABLE_LO 0x0010
  209. #define REG_DWCEQOS_HASTABLE_HI 0x0014
  210. #define REG_DWCEQOS_MAC_IS 0x00b0
  211. #define REG_DWCEQOS_MAC_IE 0x00b4
  212. #define REG_DWCEQOS_MAC_STAT 0x00b8
  213. #define REG_DWCEQOS_MAC_MDIO_ADDR 0x0200
  214. #define REG_DWCEQOS_MAC_MDIO_DATA 0x0204
  215. #define REG_DWCEQOS_MAC_MAC_ADDR0_HI 0x0300
  216. #define REG_DWCEQOS_MAC_MAC_ADDR0_LO 0x0304
  217. #define REG_DWCEQOS_MAC_RXQ0_CTRL0 0x00a0
  218. #define REG_DWCEQOS_MAC_HW_FEATURE0 0x011c
  219. #define REG_DWCEQOS_MAC_HW_FEATURE1 0x0120
  220. #define REG_DWCEQOS_MAC_HW_FEATURE2 0x0124
  221. #define REG_DWCEQOS_MAC_HASHTABLE_LO 0x0010
  222. #define REG_DWCEQOS_MAC_HASHTABLE_HI 0x0014
  223. #define REG_DWCEQOS_MAC_LPI_CTRL_STATUS 0x00d0
  224. #define REG_DWCEQOS_MAC_LPI_TIMERS_CTRL 0x00d4
  225. #define REG_DWCEQOS_MAC_LPI_ENTRY_TIMER 0x00d8
  226. #define REG_DWCEQOS_MAC_1US_TIC_COUNTER 0x00dc
  227. #define REG_DWCEQOS_MAC_RX_FLOW_CTRL 0x0090
  228. #define REG_DWCEQOS_MAC_Q0_TX_FLOW 0x0070
  229. #define DWCEQOS_MAC_CFG_ACS BIT(20)
  230. #define DWCEQOS_MAC_CFG_JD BIT(17)
  231. #define DWCEQOS_MAC_CFG_JE BIT(16)
  232. #define DWCEQOS_MAC_CFG_PS BIT(15)
  233. #define DWCEQOS_MAC_CFG_FES BIT(14)
  234. #define DWCEQOS_MAC_CFG_DM BIT(13)
  235. #define DWCEQOS_MAC_CFG_DO BIT(10)
  236. #define DWCEQOS_MAC_CFG_TE BIT(1)
  237. #define DWCEQOS_MAC_CFG_IPC BIT(27)
  238. #define DWCEQOS_MAC_CFG_RE BIT(0)
  239. #define DWCEQOS_ADDR_HIGH(reg) (0x00000300 + (reg * 8))
  240. #define DWCEQOS_ADDR_LOW(reg) (0x00000304 + (reg * 8))
  241. #define DWCEQOS_MAC_IS_LPI_INT BIT(5)
  242. #define DWCEQOS_MAC_IS_MMC_INT BIT(8)
  243. #define DWCEQOS_MAC_RXQ_EN BIT(1)
  244. #define DWCEQOS_MAC_MAC_ADDR_HI_EN BIT(31)
  245. #define DWCEQOS_MAC_PKT_FILT_RA BIT(31)
  246. #define DWCEQOS_MAC_PKT_FILT_HPF BIT(10)
  247. #define DWCEQOS_MAC_PKT_FILT_SAF BIT(9)
  248. #define DWCEQOS_MAC_PKT_FILT_SAIF BIT(8)
  249. #define DWCEQOS_MAC_PKT_FILT_DBF BIT(5)
  250. #define DWCEQOS_MAC_PKT_FILT_PM BIT(4)
  251. #define DWCEQOS_MAC_PKT_FILT_DAIF BIT(3)
  252. #define DWCEQOS_MAC_PKT_FILT_HMC BIT(2)
  253. #define DWCEQOS_MAC_PKT_FILT_HUC BIT(1)
  254. #define DWCEQOS_MAC_PKT_FILT_PR BIT(0)
  255. #define DWCEQOS_MAC_MDIO_ADDR_CR(x) (((x & 15)) << 8)
  256. #define DWCEQOS_MAC_MDIO_ADDR_CR_20 2
  257. #define DWCEQOS_MAC_MDIO_ADDR_CR_35 3
  258. #define DWCEQOS_MAC_MDIO_ADDR_CR_60 0
  259. #define DWCEQOS_MAC_MDIO_ADDR_CR_100 1
  260. #define DWCEQOS_MAC_MDIO_ADDR_CR_150 4
  261. #define DWCEQOS_MAC_MDIO_ADDR_CR_250 5
  262. #define DWCEQOS_MAC_MDIO_ADDR_GOC_READ 0x0000000c
  263. #define DWCEQOS_MAC_MDIO_ADDR_GOC_WRITE BIT(2)
  264. #define DWCEQOS_MAC_MDIO_ADDR_GB BIT(0)
  265. #define DWCEQOS_MAC_LPI_CTRL_STATUS_TLPIEN BIT(0)
  266. #define DWCEQOS_MAC_LPI_CTRL_STATUS_TLPIEX BIT(1)
  267. #define DWCEQOS_MAC_LPI_CTRL_STATUS_RLPIEN BIT(2)
  268. #define DWCEQOS_MAC_LPI_CTRL_STATUS_RLPIEX BIT(3)
  269. #define DWCEQOS_MAC_LPI_CTRL_STATUS_TLPIST BIT(8)
  270. #define DWCEQOS_MAC_LPI_CTRL_STATUS_RLPIST BIT(9)
  271. #define DWCEQOS_MAC_LPI_CTRL_STATUS_LPIEN BIT(16)
  272. #define DWCEQOS_MAC_LPI_CTRL_STATUS_PLS BIT(17)
  273. #define DWCEQOS_MAC_LPI_CTRL_STATUS_PLSEN BIT(18)
  274. #define DWCEQOS_MAC_LPI_CTRL_STATUS_LIPTXA BIT(19)
  275. #define DWCEQOS_MAC_LPI_CTRL_STATUS_LPITE BIT(20)
  276. #define DWCEQOS_MAC_LPI_CTRL_STATUS_LPITCSE BIT(21)
  277. #define DWCEQOS_MAC_1US_TIC_COUNTER_VAL(x) ((x) & GENMASK(11, 0))
  278. #define DWCEQOS_LPI_CTRL_ENABLE_EEE (DWCEQOS_MAC_LPI_CTRL_STATUS_LPITE | \
  279. DWCEQOS_MAC_LPI_CTRL_STATUS_LIPTXA | \
  280. DWCEQOS_MAC_LPI_CTRL_STATUS_LPIEN)
  281. #define DWCEQOS_MAC_RX_FLOW_CTRL_RFE BIT(0)
  282. #define DWCEQOS_MAC_Q0_TX_FLOW_TFE BIT(1)
  283. #define DWCEQOS_MAC_Q0_TX_FLOW_PT(time) ((time) << 16)
  284. #define DWCEQOS_MAC_Q0_TX_FLOW_PLT_4_SLOTS (0 << 4)
  285. /* Features */
  286. #define DWCEQOS_MAC_HW_FEATURE0_RXCOESEL BIT(16)
  287. #define DWCEQOS_MAC_HW_FEATURE0_TXCOESEL BIT(14)
  288. #define DWCEQOS_MAC_HW_FEATURE0_HDSEL BIT(2)
  289. #define DWCEQOS_MAC_HW_FEATURE0_EEESEL BIT(13)
  290. #define DWCEQOS_MAC_HW_FEATURE0_GMIISEL BIT(1)
  291. #define DWCEQOS_MAC_HW_FEATURE0_MIISEL BIT(0)
  292. #define DWCEQOS_MAC_HW_FEATURE1_TSOEN BIT(18)
  293. #define DWCEQOS_MAC_HW_FEATURE1_TXFIFOSIZE(x) ((128 << ((x) & 0x7c0)) >> 6)
  294. #define DWCEQOS_MAC_HW_FEATURE1_RXFIFOSIZE(x) (128 << ((x) & 0x1f))
  295. #define DWCEQOS_MAX_PERFECT_ADDRESSES(feature1) \
  296. (1 + (((feature1) & 0x1fc0000) >> 18))
  297. #define DWCEQOS_MDIO_PHYADDR(x) (((x) & 0x1f) << 21)
  298. #define DWCEQOS_MDIO_PHYREG(x) (((x) & 0x1f) << 16)
  299. #define DWCEQOS_DMA_MODE_SWR BIT(0)
  300. #define DWCEQOS_DWCEQOS_RX_BUF_SIZE 2048
  301. /* Mac Management Counters */
  302. #define REG_DWCEQOS_MMC_CTRL 0x0700
  303. #define REG_DWCEQOS_MMC_RXIRQ 0x0704
  304. #define REG_DWCEQOS_MMC_TXIRQ 0x0708
  305. #define REG_DWCEQOS_MMC_RXIRQMASK 0x070c
  306. #define REG_DWCEQOS_MMC_TXIRQMASK 0x0710
  307. #define DWCEQOS_MMC_CTRL_CNTRST BIT(0)
  308. #define DWCEQOS_MMC_CTRL_RSTONRD BIT(2)
  309. #define DWC_MMC_TXLPITRANSCNTR 0x07F0
  310. #define DWC_MMC_TXLPIUSCNTR 0x07EC
  311. #define DWC_MMC_TXOVERSIZE_G 0x0778
  312. #define DWC_MMC_TXVLANPACKETS_G 0x0774
  313. #define DWC_MMC_TXPAUSEPACKETS 0x0770
  314. #define DWC_MMC_TXEXCESSDEF 0x076C
  315. #define DWC_MMC_TXPACKETCOUNT_G 0x0768
  316. #define DWC_MMC_TXOCTETCOUNT_G 0x0764
  317. #define DWC_MMC_TXCARRIERERROR 0x0760
  318. #define DWC_MMC_TXEXCESSCOL 0x075C
  319. #define DWC_MMC_TXLATECOL 0x0758
  320. #define DWC_MMC_TXDEFERRED 0x0754
  321. #define DWC_MMC_TXMULTICOL_G 0x0750
  322. #define DWC_MMC_TXSINGLECOL_G 0x074C
  323. #define DWC_MMC_TXUNDERFLOWERROR 0x0748
  324. #define DWC_MMC_TXBROADCASTPACKETS_GB 0x0744
  325. #define DWC_MMC_TXMULTICASTPACKETS_GB 0x0740
  326. #define DWC_MMC_TXUNICASTPACKETS_GB 0x073C
  327. #define DWC_MMC_TX1024TOMAXOCTETS_GB 0x0738
  328. #define DWC_MMC_TX512TO1023OCTETS_GB 0x0734
  329. #define DWC_MMC_TX256TO511OCTETS_GB 0x0730
  330. #define DWC_MMC_TX128TO255OCTETS_GB 0x072C
  331. #define DWC_MMC_TX65TO127OCTETS_GB 0x0728
  332. #define DWC_MMC_TX64OCTETS_GB 0x0724
  333. #define DWC_MMC_TXMULTICASTPACKETS_G 0x0720
  334. #define DWC_MMC_TXBROADCASTPACKETS_G 0x071C
  335. #define DWC_MMC_TXPACKETCOUNT_GB 0x0718
  336. #define DWC_MMC_TXOCTETCOUNT_GB 0x0714
  337. #define DWC_MMC_RXLPITRANSCNTR 0x07F8
  338. #define DWC_MMC_RXLPIUSCNTR 0x07F4
  339. #define DWC_MMC_RXCTRLPACKETS_G 0x07E4
  340. #define DWC_MMC_RXRCVERROR 0x07E0
  341. #define DWC_MMC_RXWATCHDOG 0x07DC
  342. #define DWC_MMC_RXVLANPACKETS_GB 0x07D8
  343. #define DWC_MMC_RXFIFOOVERFLOW 0x07D4
  344. #define DWC_MMC_RXPAUSEPACKETS 0x07D0
  345. #define DWC_MMC_RXOUTOFRANGETYPE 0x07CC
  346. #define DWC_MMC_RXLENGTHERROR 0x07C8
  347. #define DWC_MMC_RXUNICASTPACKETS_G 0x07C4
  348. #define DWC_MMC_RX1024TOMAXOCTETS_GB 0x07C0
  349. #define DWC_MMC_RX512TO1023OCTETS_GB 0x07BC
  350. #define DWC_MMC_RX256TO511OCTETS_GB 0x07B8
  351. #define DWC_MMC_RX128TO255OCTETS_GB 0x07B4
  352. #define DWC_MMC_RX65TO127OCTETS_GB 0x07B0
  353. #define DWC_MMC_RX64OCTETS_GB 0x07AC
  354. #define DWC_MMC_RXOVERSIZE_G 0x07A8
  355. #define DWC_MMC_RXUNDERSIZE_G 0x07A4
  356. #define DWC_MMC_RXJABBERERROR 0x07A0
  357. #define DWC_MMC_RXRUNTERROR 0x079C
  358. #define DWC_MMC_RXALIGNMENTERROR 0x0798
  359. #define DWC_MMC_RXCRCERROR 0x0794
  360. #define DWC_MMC_RXMULTICASTPACKETS_G 0x0790
  361. #define DWC_MMC_RXBROADCASTPACKETS_G 0x078C
  362. #define DWC_MMC_RXOCTETCOUNT_G 0x0788
  363. #define DWC_MMC_RXOCTETCOUNT_GB 0x0784
  364. #define DWC_MMC_RXPACKETCOUNT_GB 0x0780
  365. static int debug = 3;
  366. module_param(debug, int, 0);
  367. MODULE_PARM_DESC(debug, "DWC_eth_qos debug level (0=none,...,16=all)");
  368. /* DMA ring descriptor. These are used as support descriptors for the HW DMA */
  369. struct ring_desc {
  370. struct sk_buff *skb;
  371. dma_addr_t mapping;
  372. size_t len;
  373. };
  374. /* DMA hardware descriptor */
  375. struct dwceqos_dma_desc {
  376. u32 des0;
  377. u32 des1;
  378. u32 des2;
  379. u32 des3;
  380. } ____cacheline_aligned;
  381. struct dwceqos_mmc_counters {
  382. __u64 txlpitranscntr;
  383. __u64 txpiuscntr;
  384. __u64 txoversize_g;
  385. __u64 txvlanpackets_g;
  386. __u64 txpausepackets;
  387. __u64 txexcessdef;
  388. __u64 txpacketcount_g;
  389. __u64 txoctetcount_g;
  390. __u64 txcarriererror;
  391. __u64 txexcesscol;
  392. __u64 txlatecol;
  393. __u64 txdeferred;
  394. __u64 txmulticol_g;
  395. __u64 txsinglecol_g;
  396. __u64 txunderflowerror;
  397. __u64 txbroadcastpackets_gb;
  398. __u64 txmulticastpackets_gb;
  399. __u64 txunicastpackets_gb;
  400. __u64 tx1024tomaxoctets_gb;
  401. __u64 tx512to1023octets_gb;
  402. __u64 tx256to511octets_gb;
  403. __u64 tx128to255octets_gb;
  404. __u64 tx65to127octets_gb;
  405. __u64 tx64octets_gb;
  406. __u64 txmulticastpackets_g;
  407. __u64 txbroadcastpackets_g;
  408. __u64 txpacketcount_gb;
  409. __u64 txoctetcount_gb;
  410. __u64 rxlpitranscntr;
  411. __u64 rxlpiuscntr;
  412. __u64 rxctrlpackets_g;
  413. __u64 rxrcverror;
  414. __u64 rxwatchdog;
  415. __u64 rxvlanpackets_gb;
  416. __u64 rxfifooverflow;
  417. __u64 rxpausepackets;
  418. __u64 rxoutofrangetype;
  419. __u64 rxlengtherror;
  420. __u64 rxunicastpackets_g;
  421. __u64 rx1024tomaxoctets_gb;
  422. __u64 rx512to1023octets_gb;
  423. __u64 rx256to511octets_gb;
  424. __u64 rx128to255octets_gb;
  425. __u64 rx65to127octets_gb;
  426. __u64 rx64octets_gb;
  427. __u64 rxoversize_g;
  428. __u64 rxundersize_g;
  429. __u64 rxjabbererror;
  430. __u64 rxrunterror;
  431. __u64 rxalignmenterror;
  432. __u64 rxcrcerror;
  433. __u64 rxmulticastpackets_g;
  434. __u64 rxbroadcastpackets_g;
  435. __u64 rxoctetcount_g;
  436. __u64 rxoctetcount_gb;
  437. __u64 rxpacketcount_gb;
  438. };
  439. /* Ethtool statistics */
  440. struct dwceqos_stat {
  441. const char stat_name[ETH_GSTRING_LEN];
  442. int offset;
  443. };
  444. #define STAT_ITEM(name, var) \
  445. {\
  446. name,\
  447. offsetof(struct dwceqos_mmc_counters, var),\
  448. }
  449. static const struct dwceqos_stat dwceqos_ethtool_stats[] = {
  450. STAT_ITEM("tx_bytes", txoctetcount_gb),
  451. STAT_ITEM("tx_packets", txpacketcount_gb),
  452. STAT_ITEM("tx_unicst_packets", txunicastpackets_gb),
  453. STAT_ITEM("tx_broadcast_packets", txbroadcastpackets_gb),
  454. STAT_ITEM("tx_multicast_packets", txmulticastpackets_gb),
  455. STAT_ITEM("tx_pause_packets", txpausepackets),
  456. STAT_ITEM("tx_up_to_64_byte_packets", tx64octets_gb),
  457. STAT_ITEM("tx_65_to_127_byte_packets", tx65to127octets_gb),
  458. STAT_ITEM("tx_128_to_255_byte_packets", tx128to255octets_gb),
  459. STAT_ITEM("tx_256_to_511_byte_packets", tx256to511octets_gb),
  460. STAT_ITEM("tx_512_to_1023_byte_packets", tx512to1023octets_gb),
  461. STAT_ITEM("tx_1024_to_maxsize_packets", tx1024tomaxoctets_gb),
  462. STAT_ITEM("tx_underflow_errors", txunderflowerror),
  463. STAT_ITEM("tx_lpi_count", txlpitranscntr),
  464. STAT_ITEM("rx_bytes", rxoctetcount_gb),
  465. STAT_ITEM("rx_packets", rxpacketcount_gb),
  466. STAT_ITEM("rx_unicast_packets", rxunicastpackets_g),
  467. STAT_ITEM("rx_broadcast_packets", rxbroadcastpackets_g),
  468. STAT_ITEM("rx_multicast_packets", rxmulticastpackets_g),
  469. STAT_ITEM("rx_vlan_packets", rxvlanpackets_gb),
  470. STAT_ITEM("rx_pause_packets", rxpausepackets),
  471. STAT_ITEM("rx_up_to_64_byte_packets", rx64octets_gb),
  472. STAT_ITEM("rx_65_to_127_byte_packets", rx65to127octets_gb),
  473. STAT_ITEM("rx_128_to_255_byte_packets", rx128to255octets_gb),
  474. STAT_ITEM("rx_256_to_511_byte_packets", rx256to511octets_gb),
  475. STAT_ITEM("rx_512_to_1023_byte_packets", rx512to1023octets_gb),
  476. STAT_ITEM("rx_1024_to_maxsize_packets", rx1024tomaxoctets_gb),
  477. STAT_ITEM("rx_fifo_overflow_errors", rxfifooverflow),
  478. STAT_ITEM("rx_oversize_packets", rxoversize_g),
  479. STAT_ITEM("rx_undersize_packets", rxundersize_g),
  480. STAT_ITEM("rx_jabbers", rxjabbererror),
  481. STAT_ITEM("rx_align_errors", rxalignmenterror),
  482. STAT_ITEM("rx_crc_errors", rxcrcerror),
  483. STAT_ITEM("rx_lpi_count", rxlpitranscntr),
  484. };
  485. /* Configuration of AXI bus parameters.
  486. * These values depend on the parameters set on the MAC core as well
  487. * as the AXI interconnect.
  488. */
  489. struct dwceqos_bus_cfg {
  490. /* Enable AXI low-power interface. */
  491. bool en_lpi;
  492. /* Limit on number of outstanding AXI write requests. */
  493. u32 write_requests;
  494. /* Limit on number of outstanding AXI read requests. */
  495. u32 read_requests;
  496. /* Bitmap of allowed AXI burst lengths, 4-256 beats. */
  497. u32 burst_map;
  498. /* DMA Programmable burst length*/
  499. u32 tx_pbl;
  500. u32 rx_pbl;
  501. };
  502. struct dwceqos_flowcontrol {
  503. int autoneg;
  504. int rx;
  505. int rx_current;
  506. int tx;
  507. int tx_current;
  508. };
  509. struct net_local {
  510. void __iomem *baseaddr;
  511. struct clk *phy_ref_clk;
  512. struct clk *apb_pclk;
  513. struct device_node *phy_node;
  514. struct net_device *ndev;
  515. struct platform_device *pdev;
  516. u32 msg_enable;
  517. struct tasklet_struct tx_bdreclaim_tasklet;
  518. struct workqueue_struct *txtimeout_handler_wq;
  519. struct work_struct txtimeout_reinit;
  520. phy_interface_t phy_interface;
  521. struct phy_device *phy_dev;
  522. struct mii_bus *mii_bus;
  523. unsigned int link;
  524. unsigned int speed;
  525. unsigned int duplex;
  526. struct napi_struct napi;
  527. /* DMA Descriptor Areas */
  528. struct ring_desc *rx_skb;
  529. struct ring_desc *tx_skb;
  530. struct dwceqos_dma_desc *tx_descs;
  531. struct dwceqos_dma_desc *rx_descs;
  532. /* DMA Mapped Descriptor areas*/
  533. dma_addr_t tx_descs_addr;
  534. dma_addr_t rx_descs_addr;
  535. dma_addr_t tx_descs_tail_addr;
  536. dma_addr_t rx_descs_tail_addr;
  537. size_t tx_free;
  538. size_t tx_next;
  539. size_t rx_cur;
  540. size_t tx_cur;
  541. /* Spinlocks for accessing DMA Descriptors */
  542. spinlock_t tx_lock;
  543. /* Spinlock for register read-modify-writes. */
  544. spinlock_t hw_lock;
  545. u32 feature0;
  546. u32 feature1;
  547. u32 feature2;
  548. struct dwceqos_bus_cfg bus_cfg;
  549. bool en_tx_lpi_clockgating;
  550. int eee_enabled;
  551. int eee_active;
  552. int csr_val;
  553. u32 gso_size;
  554. struct dwceqos_mmc_counters mmc_counters;
  555. /* Protect the mmc_counter updates. */
  556. spinlock_t stats_lock;
  557. u32 mmc_rx_counters_mask;
  558. u32 mmc_tx_counters_mask;
  559. struct dwceqos_flowcontrol flowcontrol;
  560. };
  561. static void dwceqos_read_mmc_counters(struct net_local *lp, u32 rx_mask,
  562. u32 tx_mask);
  563. static void dwceqos_set_umac_addr(struct net_local *lp, unsigned char *addr,
  564. unsigned int reg_n);
  565. static int dwceqos_stop(struct net_device *ndev);
  566. static int dwceqos_open(struct net_device *ndev);
  567. static void dwceqos_tx_poll_demand(struct net_local *lp);
  568. static void dwceqos_set_rx_flowcontrol(struct net_local *lp, bool enable);
  569. static void dwceqos_set_tx_flowcontrol(struct net_local *lp, bool enable);
  570. static void dwceqos_reset_state(struct net_local *lp);
  571. #define dwceqos_read(lp, reg) \
  572. readl_relaxed(((void __iomem *)((lp)->baseaddr)) + (reg))
  573. #define dwceqos_write(lp, reg, val) \
  574. writel_relaxed((val), ((void __iomem *)((lp)->baseaddr)) + (reg))
  575. static void dwceqos_reset_state(struct net_local *lp)
  576. {
  577. lp->link = 0;
  578. lp->speed = 0;
  579. lp->duplex = DUPLEX_UNKNOWN;
  580. lp->flowcontrol.rx_current = 0;
  581. lp->flowcontrol.tx_current = 0;
  582. lp->eee_active = 0;
  583. lp->eee_enabled = 0;
  584. }
  585. static void print_descriptor(struct net_local *lp, int index, int tx)
  586. {
  587. struct dwceqos_dma_desc *dd;
  588. if (tx)
  589. dd = (struct dwceqos_dma_desc *)&lp->tx_descs[index];
  590. else
  591. dd = (struct dwceqos_dma_desc *)&lp->rx_descs[index];
  592. pr_info("%s DMA Descriptor #%d@%p Contents:\n", tx ? "TX" : "RX",
  593. index, dd);
  594. pr_info("0x%08x 0x%08x 0x%08x 0x%08x\n", dd->des0, dd->des1, dd->des2,
  595. dd->des3);
  596. }
  597. static void print_status(struct net_local *lp)
  598. {
  599. size_t desci, i;
  600. pr_info("tx_free %zu, tx_cur %zu, tx_next %zu\n", lp->tx_free,
  601. lp->tx_cur, lp->tx_next);
  602. print_descriptor(lp, lp->rx_cur, 0);
  603. for (desci = (lp->tx_cur - 10) % DWCEQOS_TX_DCNT, i = 0;
  604. i < DWCEQOS_TX_DCNT;
  605. ++i) {
  606. print_descriptor(lp, desci, 1);
  607. desci = (desci + 1) % DWCEQOS_TX_DCNT;
  608. }
  609. pr_info("DMA_Debug_Status0: 0x%08x\n",
  610. dwceqos_read(lp, REG_DWCEQOS_DMA_DEBUG_ST0));
  611. pr_info("DMA_CH0_Status: 0x%08x\n",
  612. dwceqos_read(lp, REG_DWCEQOS_DMA_IS));
  613. pr_info("DMA_CH0_Current_App_TxDesc: 0x%08x\n",
  614. dwceqos_read(lp, 0x1144));
  615. pr_info("DMA_CH0_Current_App_TxBuff: 0x%08x\n",
  616. dwceqos_read(lp, 0x1154));
  617. pr_info("MTL_Debug_Status: 0x%08x\n",
  618. dwceqos_read(lp, REG_DWCEQOS_MTL_DEBUG_ST));
  619. pr_info("MTL_TXQ0_Debug_Status: 0x%08x\n",
  620. dwceqos_read(lp, REG_DWCEQOS_MTL_TXQ0_DEBUG_ST));
  621. pr_info("MTL_RXQ0_Debug_Status: 0x%08x\n",
  622. dwceqos_read(lp, REG_DWCEQOS_MTL_RXQ0_DEBUG_ST));
  623. pr_info("Current TX DMA: 0x%08x, RX DMA: 0x%08x\n",
  624. dwceqos_read(lp, REG_DWCEQOS_DMA_CH0_CUR_TXDESC),
  625. dwceqos_read(lp, REG_DWCEQOS_DMA_CH0_CUR_RXDESC));
  626. }
  627. static void dwceqos_mdio_set_csr(struct net_local *lp)
  628. {
  629. int rate = clk_get_rate(lp->apb_pclk);
  630. if (rate <= 20000000)
  631. lp->csr_val = DWCEQOS_MAC_MDIO_ADDR_CR_20;
  632. else if (rate <= 35000000)
  633. lp->csr_val = DWCEQOS_MAC_MDIO_ADDR_CR_35;
  634. else if (rate <= 60000000)
  635. lp->csr_val = DWCEQOS_MAC_MDIO_ADDR_CR_60;
  636. else if (rate <= 100000000)
  637. lp->csr_val = DWCEQOS_MAC_MDIO_ADDR_CR_100;
  638. else if (rate <= 150000000)
  639. lp->csr_val = DWCEQOS_MAC_MDIO_ADDR_CR_150;
  640. else if (rate <= 250000000)
  641. lp->csr_val = DWCEQOS_MAC_MDIO_ADDR_CR_250;
  642. }
  643. /* Simple MDIO functions implementing mii_bus */
  644. static int dwceqos_mdio_read(struct mii_bus *bus, int mii_id, int phyreg)
  645. {
  646. struct net_local *lp = bus->priv;
  647. u32 regval;
  648. int i;
  649. int data;
  650. regval = DWCEQOS_MDIO_PHYADDR(mii_id) |
  651. DWCEQOS_MDIO_PHYREG(phyreg) |
  652. DWCEQOS_MAC_MDIO_ADDR_CR(lp->csr_val) |
  653. DWCEQOS_MAC_MDIO_ADDR_GB |
  654. DWCEQOS_MAC_MDIO_ADDR_GOC_READ;
  655. dwceqos_write(lp, REG_DWCEQOS_MAC_MDIO_ADDR, regval);
  656. for (i = 0; i < 5; ++i) {
  657. usleep_range(64, 128);
  658. if (!(dwceqos_read(lp, REG_DWCEQOS_MAC_MDIO_ADDR) &
  659. DWCEQOS_MAC_MDIO_ADDR_GB))
  660. break;
  661. }
  662. data = dwceqos_read(lp, REG_DWCEQOS_MAC_MDIO_DATA);
  663. if (i == 5) {
  664. netdev_warn(lp->ndev, "MDIO read timed out\n");
  665. data = 0xffff;
  666. }
  667. return data & 0xffff;
  668. }
  669. static int dwceqos_mdio_write(struct mii_bus *bus, int mii_id, int phyreg,
  670. u16 value)
  671. {
  672. struct net_local *lp = bus->priv;
  673. u32 regval;
  674. int i;
  675. dwceqos_write(lp, REG_DWCEQOS_MAC_MDIO_DATA, value);
  676. regval = DWCEQOS_MDIO_PHYADDR(mii_id) |
  677. DWCEQOS_MDIO_PHYREG(phyreg) |
  678. DWCEQOS_MAC_MDIO_ADDR_CR(lp->csr_val) |
  679. DWCEQOS_MAC_MDIO_ADDR_GB |
  680. DWCEQOS_MAC_MDIO_ADDR_GOC_WRITE;
  681. dwceqos_write(lp, REG_DWCEQOS_MAC_MDIO_ADDR, regval);
  682. for (i = 0; i < 5; ++i) {
  683. usleep_range(64, 128);
  684. if (!(dwceqos_read(lp, REG_DWCEQOS_MAC_MDIO_ADDR) &
  685. DWCEQOS_MAC_MDIO_ADDR_GB))
  686. break;
  687. }
  688. if (i == 5)
  689. netdev_warn(lp->ndev, "MDIO write timed out\n");
  690. return 0;
  691. }
  692. static int dwceqos_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd)
  693. {
  694. struct net_local *lp = netdev_priv(ndev);
  695. struct phy_device *phydev = lp->phy_dev;
  696. if (!netif_running(ndev))
  697. return -EINVAL;
  698. if (!phydev)
  699. return -ENODEV;
  700. switch (cmd) {
  701. case SIOCGMIIPHY:
  702. case SIOCGMIIREG:
  703. case SIOCSMIIREG:
  704. return phy_mii_ioctl(phydev, rq, cmd);
  705. default:
  706. dev_info(&lp->pdev->dev, "ioctl %X not implemented.\n", cmd);
  707. return -EOPNOTSUPP;
  708. }
  709. }
  710. static void dwceqos_link_down(struct net_local *lp)
  711. {
  712. u32 regval;
  713. unsigned long flags;
  714. /* Indicate link down to the LPI state machine */
  715. spin_lock_irqsave(&lp->hw_lock, flags);
  716. regval = dwceqos_read(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS);
  717. regval &= ~DWCEQOS_MAC_LPI_CTRL_STATUS_PLS;
  718. dwceqos_write(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS, regval);
  719. spin_unlock_irqrestore(&lp->hw_lock, flags);
  720. }
  721. static void dwceqos_link_up(struct net_local *lp)
  722. {
  723. u32 regval;
  724. unsigned long flags;
  725. /* Indicate link up to the LPI state machine */
  726. spin_lock_irqsave(&lp->hw_lock, flags);
  727. regval = dwceqos_read(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS);
  728. regval |= DWCEQOS_MAC_LPI_CTRL_STATUS_PLS;
  729. dwceqos_write(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS, regval);
  730. spin_unlock_irqrestore(&lp->hw_lock, flags);
  731. lp->eee_active = !phy_init_eee(lp->phy_dev, 0);
  732. /* Check for changed EEE capability */
  733. if (!lp->eee_active && lp->eee_enabled) {
  734. lp->eee_enabled = 0;
  735. spin_lock_irqsave(&lp->hw_lock, flags);
  736. regval = dwceqos_read(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS);
  737. regval &= ~DWCEQOS_LPI_CTRL_ENABLE_EEE;
  738. dwceqos_write(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS, regval);
  739. spin_unlock_irqrestore(&lp->hw_lock, flags);
  740. }
  741. }
  742. static void dwceqos_set_speed(struct net_local *lp)
  743. {
  744. struct phy_device *phydev = lp->phy_dev;
  745. u32 regval;
  746. regval = dwceqos_read(lp, REG_DWCEQOS_MAC_CFG);
  747. regval &= ~(DWCEQOS_MAC_CFG_PS | DWCEQOS_MAC_CFG_FES |
  748. DWCEQOS_MAC_CFG_DM);
  749. if (phydev->duplex)
  750. regval |= DWCEQOS_MAC_CFG_DM;
  751. if (phydev->speed == SPEED_10) {
  752. regval |= DWCEQOS_MAC_CFG_PS;
  753. } else if (phydev->speed == SPEED_100) {
  754. regval |= DWCEQOS_MAC_CFG_PS |
  755. DWCEQOS_MAC_CFG_FES;
  756. } else if (phydev->speed != SPEED_1000) {
  757. netdev_err(lp->ndev,
  758. "unknown PHY speed %d\n",
  759. phydev->speed);
  760. return;
  761. }
  762. dwceqos_write(lp, REG_DWCEQOS_MAC_CFG, regval);
  763. }
  764. static void dwceqos_adjust_link(struct net_device *ndev)
  765. {
  766. struct net_local *lp = netdev_priv(ndev);
  767. struct phy_device *phydev = lp->phy_dev;
  768. int status_change = 0;
  769. if (phydev->link) {
  770. if ((lp->speed != phydev->speed) ||
  771. (lp->duplex != phydev->duplex)) {
  772. dwceqos_set_speed(lp);
  773. lp->speed = phydev->speed;
  774. lp->duplex = phydev->duplex;
  775. status_change = 1;
  776. }
  777. if (lp->flowcontrol.autoneg) {
  778. lp->flowcontrol.rx = phydev->pause ||
  779. phydev->asym_pause;
  780. lp->flowcontrol.tx = phydev->pause ||
  781. phydev->asym_pause;
  782. }
  783. if (lp->flowcontrol.rx != lp->flowcontrol.rx_current) {
  784. if (netif_msg_link(lp))
  785. netdev_dbg(ndev, "set rx flow to %d\n",
  786. lp->flowcontrol.rx);
  787. dwceqos_set_rx_flowcontrol(lp, lp->flowcontrol.rx);
  788. lp->flowcontrol.rx_current = lp->flowcontrol.rx;
  789. }
  790. if (lp->flowcontrol.tx != lp->flowcontrol.tx_current) {
  791. if (netif_msg_link(lp))
  792. netdev_dbg(ndev, "set tx flow to %d\n",
  793. lp->flowcontrol.tx);
  794. dwceqos_set_tx_flowcontrol(lp, lp->flowcontrol.tx);
  795. lp->flowcontrol.tx_current = lp->flowcontrol.tx;
  796. }
  797. }
  798. if (phydev->link != lp->link) {
  799. lp->link = phydev->link;
  800. status_change = 1;
  801. }
  802. if (status_change) {
  803. if (phydev->link) {
  804. lp->ndev->trans_start = jiffies;
  805. dwceqos_link_up(lp);
  806. } else {
  807. dwceqos_link_down(lp);
  808. }
  809. phy_print_status(phydev);
  810. }
  811. }
  812. static int dwceqos_mii_probe(struct net_device *ndev)
  813. {
  814. struct net_local *lp = netdev_priv(ndev);
  815. struct phy_device *phydev = NULL;
  816. if (lp->phy_node) {
  817. phydev = of_phy_connect(lp->ndev,
  818. lp->phy_node,
  819. &dwceqos_adjust_link,
  820. 0,
  821. lp->phy_interface);
  822. if (!phydev) {
  823. netdev_err(ndev, "no PHY found\n");
  824. return -1;
  825. }
  826. } else {
  827. netdev_err(ndev, "no PHY configured\n");
  828. return -ENODEV;
  829. }
  830. if (netif_msg_probe(lp))
  831. netdev_dbg(lp->ndev,
  832. "phydev %p, phydev->phy_id 0xa%x, phydev->addr 0x%x\n",
  833. phydev, phydev->phy_id, phydev->addr);
  834. phydev->supported &= PHY_GBIT_FEATURES;
  835. lp->link = 0;
  836. lp->speed = 0;
  837. lp->duplex = DUPLEX_UNKNOWN;
  838. lp->phy_dev = phydev;
  839. if (netif_msg_probe(lp)) {
  840. netdev_dbg(lp->ndev, "phy_addr 0x%x, phy_id 0x%08x\n",
  841. lp->phy_dev->addr, lp->phy_dev->phy_id);
  842. netdev_dbg(lp->ndev, "attach [%s] phy driver\n",
  843. lp->phy_dev->drv->name);
  844. }
  845. return 0;
  846. }
  847. static void dwceqos_alloc_rxring_desc(struct net_local *lp, int index)
  848. {
  849. struct sk_buff *new_skb;
  850. dma_addr_t new_skb_baddr = 0;
  851. new_skb = netdev_alloc_skb(lp->ndev, DWCEQOS_RX_BUF_SIZE);
  852. if (!new_skb) {
  853. netdev_err(lp->ndev, "alloc_skb error for desc %d\n", index);
  854. goto err_out;
  855. }
  856. new_skb_baddr = dma_map_single(lp->ndev->dev.parent,
  857. new_skb->data, DWCEQOS_RX_BUF_SIZE,
  858. DMA_FROM_DEVICE);
  859. if (dma_mapping_error(lp->ndev->dev.parent, new_skb_baddr)) {
  860. netdev_err(lp->ndev, "DMA map error\n");
  861. dev_kfree_skb(new_skb);
  862. new_skb = NULL;
  863. goto err_out;
  864. }
  865. lp->rx_descs[index].des0 = new_skb_baddr;
  866. lp->rx_descs[index].des1 = 0;
  867. lp->rx_descs[index].des2 = 0;
  868. lp->rx_descs[index].des3 = DWCEQOS_DMA_RDES3_INTE |
  869. DWCEQOS_DMA_RDES3_BUF1V |
  870. DWCEQOS_DMA_RDES3_OWN;
  871. lp->rx_skb[index].mapping = new_skb_baddr;
  872. lp->rx_skb[index].len = DWCEQOS_RX_BUF_SIZE;
  873. err_out:
  874. lp->rx_skb[index].skb = new_skb;
  875. }
  876. static void dwceqos_clean_rings(struct net_local *lp)
  877. {
  878. int i;
  879. if (lp->rx_skb) {
  880. for (i = 0; i < DWCEQOS_RX_DCNT; i++) {
  881. if (lp->rx_skb[i].skb) {
  882. dma_unmap_single(lp->ndev->dev.parent,
  883. lp->rx_skb[i].mapping,
  884. lp->rx_skb[i].len,
  885. DMA_FROM_DEVICE);
  886. dev_kfree_skb(lp->rx_skb[i].skb);
  887. lp->rx_skb[i].skb = NULL;
  888. lp->rx_skb[i].mapping = 0;
  889. }
  890. }
  891. }
  892. if (lp->tx_skb) {
  893. for (i = 0; i < DWCEQOS_TX_DCNT; i++) {
  894. if (lp->tx_skb[i].skb) {
  895. dev_kfree_skb(lp->tx_skb[i].skb);
  896. lp->tx_skb[i].skb = NULL;
  897. }
  898. if (lp->tx_skb[i].mapping) {
  899. dma_unmap_single(lp->ndev->dev.parent,
  900. lp->tx_skb[i].mapping,
  901. lp->tx_skb[i].len,
  902. DMA_TO_DEVICE);
  903. lp->tx_skb[i].mapping = 0;
  904. }
  905. }
  906. }
  907. }
  908. static void dwceqos_descriptor_free(struct net_local *lp)
  909. {
  910. int size;
  911. dwceqos_clean_rings(lp);
  912. kfree(lp->tx_skb);
  913. lp->tx_skb = NULL;
  914. kfree(lp->rx_skb);
  915. lp->rx_skb = NULL;
  916. size = DWCEQOS_RX_DCNT * sizeof(struct dwceqos_dma_desc);
  917. if (lp->rx_descs) {
  918. dma_free_coherent(lp->ndev->dev.parent, size,
  919. (void *)(lp->rx_descs), lp->rx_descs_addr);
  920. lp->rx_descs = NULL;
  921. }
  922. size = DWCEQOS_TX_DCNT * sizeof(struct dwceqos_dma_desc);
  923. if (lp->tx_descs) {
  924. dma_free_coherent(lp->ndev->dev.parent, size,
  925. (void *)(lp->tx_descs), lp->tx_descs_addr);
  926. lp->tx_descs = NULL;
  927. }
  928. }
  929. static int dwceqos_descriptor_init(struct net_local *lp)
  930. {
  931. int size;
  932. u32 i;
  933. lp->gso_size = 0;
  934. lp->tx_skb = NULL;
  935. lp->rx_skb = NULL;
  936. lp->rx_descs = NULL;
  937. lp->tx_descs = NULL;
  938. /* Reset the DMA indexes */
  939. lp->rx_cur = 0;
  940. lp->tx_cur = 0;
  941. lp->tx_next = 0;
  942. lp->tx_free = DWCEQOS_TX_DCNT;
  943. /* Allocate Ring descriptors */
  944. size = DWCEQOS_RX_DCNT * sizeof(struct ring_desc);
  945. lp->rx_skb = kzalloc(size, GFP_KERNEL);
  946. if (!lp->rx_skb)
  947. goto err_out;
  948. size = DWCEQOS_TX_DCNT * sizeof(struct ring_desc);
  949. lp->tx_skb = kzalloc(size, GFP_KERNEL);
  950. if (!lp->tx_skb)
  951. goto err_out;
  952. /* Allocate DMA descriptors */
  953. size = DWCEQOS_RX_DCNT * sizeof(struct dwceqos_dma_desc);
  954. lp->rx_descs = dma_alloc_coherent(lp->ndev->dev.parent, size,
  955. &lp->rx_descs_addr, 0);
  956. if (!lp->rx_descs)
  957. goto err_out;
  958. lp->rx_descs_tail_addr = lp->rx_descs_addr +
  959. sizeof(struct dwceqos_dma_desc) * DWCEQOS_RX_DCNT;
  960. size = DWCEQOS_TX_DCNT * sizeof(struct dwceqos_dma_desc);
  961. lp->tx_descs = dma_alloc_coherent(lp->ndev->dev.parent, size,
  962. &lp->tx_descs_addr, 0);
  963. if (!lp->tx_descs)
  964. goto err_out;
  965. lp->tx_descs_tail_addr = lp->tx_descs_addr +
  966. sizeof(struct dwceqos_dma_desc) * DWCEQOS_TX_DCNT;
  967. /* Initialize RX Ring Descriptors and buffers */
  968. for (i = 0; i < DWCEQOS_RX_DCNT; ++i) {
  969. dwceqos_alloc_rxring_desc(lp, i);
  970. if (!(lp->rx_skb[lp->rx_cur].skb))
  971. goto err_out;
  972. }
  973. /* Initialize TX Descriptors */
  974. for (i = 0; i < DWCEQOS_TX_DCNT; ++i) {
  975. lp->tx_descs[i].des0 = 0;
  976. lp->tx_descs[i].des1 = 0;
  977. lp->tx_descs[i].des2 = 0;
  978. lp->tx_descs[i].des3 = 0;
  979. }
  980. /* Make descriptor writes visible to the DMA. */
  981. wmb();
  982. return 0;
  983. err_out:
  984. dwceqos_descriptor_free(lp);
  985. return -ENOMEM;
  986. }
  987. static int dwceqos_packet_avail(struct net_local *lp)
  988. {
  989. return !(lp->rx_descs[lp->rx_cur].des3 & DWCEQOS_DMA_RDES3_OWN);
  990. }
  991. static void dwceqos_get_hwfeatures(struct net_local *lp)
  992. {
  993. lp->feature0 = dwceqos_read(lp, REG_DWCEQOS_MAC_HW_FEATURE0);
  994. lp->feature1 = dwceqos_read(lp, REG_DWCEQOS_MAC_HW_FEATURE1);
  995. lp->feature2 = dwceqos_read(lp, REG_DWCEQOS_MAC_HW_FEATURE2);
  996. }
  997. static void dwceqos_dma_enable_txirq(struct net_local *lp)
  998. {
  999. u32 regval;
  1000. unsigned long flags;
  1001. spin_lock_irqsave(&lp->hw_lock, flags);
  1002. regval = dwceqos_read(lp, REG_DWCEQOS_DMA_CH0_IE);
  1003. regval |= DWCEQOS_DMA_CH0_IE_TIE;
  1004. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_IE, regval);
  1005. spin_unlock_irqrestore(&lp->hw_lock, flags);
  1006. }
  1007. static void dwceqos_dma_disable_txirq(struct net_local *lp)
  1008. {
  1009. u32 regval;
  1010. unsigned long flags;
  1011. spin_lock_irqsave(&lp->hw_lock, flags);
  1012. regval = dwceqos_read(lp, REG_DWCEQOS_DMA_CH0_IE);
  1013. regval &= ~DWCEQOS_DMA_CH0_IE_TIE;
  1014. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_IE, regval);
  1015. spin_unlock_irqrestore(&lp->hw_lock, flags);
  1016. }
  1017. static void dwceqos_dma_enable_rxirq(struct net_local *lp)
  1018. {
  1019. u32 regval;
  1020. unsigned long flags;
  1021. spin_lock_irqsave(&lp->hw_lock, flags);
  1022. regval = dwceqos_read(lp, REG_DWCEQOS_DMA_CH0_IE);
  1023. regval |= DWCEQOS_DMA_CH0_IE_RIE;
  1024. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_IE, regval);
  1025. spin_unlock_irqrestore(&lp->hw_lock, flags);
  1026. }
  1027. static void dwceqos_dma_disable_rxirq(struct net_local *lp)
  1028. {
  1029. u32 regval;
  1030. unsigned long flags;
  1031. spin_lock_irqsave(&lp->hw_lock, flags);
  1032. regval = dwceqos_read(lp, REG_DWCEQOS_DMA_CH0_IE);
  1033. regval &= ~DWCEQOS_DMA_CH0_IE_RIE;
  1034. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_IE, regval);
  1035. spin_unlock_irqrestore(&lp->hw_lock, flags);
  1036. }
  1037. static void dwceqos_enable_mmc_interrupt(struct net_local *lp)
  1038. {
  1039. dwceqos_write(lp, REG_DWCEQOS_MMC_RXIRQMASK, 0);
  1040. dwceqos_write(lp, REG_DWCEQOS_MMC_TXIRQMASK, 0);
  1041. }
  1042. static int dwceqos_mii_init(struct net_local *lp)
  1043. {
  1044. int ret = -ENXIO, i;
  1045. struct resource res;
  1046. struct device_node *mdionode;
  1047. mdionode = of_get_child_by_name(lp->pdev->dev.of_node, "mdio");
  1048. if (!mdionode)
  1049. return 0;
  1050. lp->mii_bus = mdiobus_alloc();
  1051. if (!lp->mii_bus) {
  1052. ret = -ENOMEM;
  1053. goto err_out;
  1054. }
  1055. lp->mii_bus->name = "DWCEQOS MII bus";
  1056. lp->mii_bus->read = &dwceqos_mdio_read;
  1057. lp->mii_bus->write = &dwceqos_mdio_write;
  1058. lp->mii_bus->priv = lp;
  1059. lp->mii_bus->parent = &lp->ndev->dev;
  1060. lp->mii_bus->irq = kmalloc(sizeof(int) * PHY_MAX_ADDR, GFP_KERNEL);
  1061. if (!lp->mii_bus->irq) {
  1062. ret = -ENOMEM;
  1063. goto err_out_free_mdiobus;
  1064. }
  1065. for (i = 0; i < PHY_MAX_ADDR; i++)
  1066. lp->mii_bus->irq[i] = PHY_POLL;
  1067. of_address_to_resource(lp->pdev->dev.of_node, 0, &res);
  1068. snprintf(lp->mii_bus->id, MII_BUS_ID_SIZE, "%.8llx",
  1069. (unsigned long long)res.start);
  1070. if (of_mdiobus_register(lp->mii_bus, mdionode))
  1071. goto err_out_free_mdio_irq;
  1072. return 0;
  1073. err_out_free_mdio_irq:
  1074. kfree(lp->mii_bus->irq);
  1075. err_out_free_mdiobus:
  1076. mdiobus_free(lp->mii_bus);
  1077. err_out:
  1078. of_node_put(mdionode);
  1079. return ret;
  1080. }
  1081. /* DMA reset. When issued also resets all MTL and MAC registers as well */
  1082. static void dwceqos_reset_hw(struct net_local *lp)
  1083. {
  1084. /* Wait (at most) 0.5 seconds for DMA reset*/
  1085. int i = 5000;
  1086. u32 reg;
  1087. /* Force gigabit to guarantee a TX clock for GMII. */
  1088. reg = dwceqos_read(lp, REG_DWCEQOS_MAC_CFG);
  1089. reg &= ~(DWCEQOS_MAC_CFG_PS | DWCEQOS_MAC_CFG_FES);
  1090. reg |= DWCEQOS_MAC_CFG_DM;
  1091. dwceqos_write(lp, REG_DWCEQOS_MAC_CFG, reg);
  1092. dwceqos_write(lp, REG_DWCEQOS_DMA_MODE, DWCEQOS_DMA_MODE_SWR);
  1093. do {
  1094. udelay(100);
  1095. i--;
  1096. reg = dwceqos_read(lp, REG_DWCEQOS_DMA_MODE);
  1097. } while ((reg & DWCEQOS_DMA_MODE_SWR) && i);
  1098. /* We might experience a timeout if the chip clock mux is broken */
  1099. if (!i)
  1100. netdev_err(lp->ndev, "DMA reset timed out!\n");
  1101. }
  1102. static void dwceqos_fatal_bus_error(struct net_local *lp, u32 dma_status)
  1103. {
  1104. if (dma_status & DWCEQOS_DMA_CH0_IS_TEB) {
  1105. netdev_err(lp->ndev, "txdma bus error %s %s (status=%08x)\n",
  1106. dma_status & DWCEQOS_DMA_CH0_IS_TX_ERR_READ ?
  1107. "read" : "write",
  1108. dma_status & DWCEQOS_DMA_CH0_IS_TX_ERR_DESCR ?
  1109. "descr" : "data",
  1110. dma_status);
  1111. print_status(lp);
  1112. }
  1113. if (dma_status & DWCEQOS_DMA_CH0_IS_REB) {
  1114. netdev_err(lp->ndev, "rxdma bus error %s %s (status=%08x)\n",
  1115. dma_status & DWCEQOS_DMA_CH0_IS_RX_ERR_READ ?
  1116. "read" : "write",
  1117. dma_status & DWCEQOS_DMA_CH0_IS_RX_ERR_DESCR ?
  1118. "descr" : "data",
  1119. dma_status);
  1120. print_status(lp);
  1121. }
  1122. }
  1123. static void dwceqos_mmc_interrupt(struct net_local *lp)
  1124. {
  1125. unsigned long flags;
  1126. spin_lock_irqsave(&lp->stats_lock, flags);
  1127. /* A latched mmc interrupt can not be masked, we must read
  1128. * all the counters with an interrupt pending.
  1129. */
  1130. dwceqos_read_mmc_counters(lp,
  1131. dwceqos_read(lp, REG_DWCEQOS_MMC_RXIRQ),
  1132. dwceqos_read(lp, REG_DWCEQOS_MMC_TXIRQ));
  1133. spin_unlock_irqrestore(&lp->stats_lock, flags);
  1134. }
  1135. static void dwceqos_mac_interrupt(struct net_local *lp)
  1136. {
  1137. u32 cause;
  1138. cause = dwceqos_read(lp, REG_DWCEQOS_MAC_IS);
  1139. if (cause & DWCEQOS_MAC_IS_MMC_INT)
  1140. dwceqos_mmc_interrupt(lp);
  1141. }
  1142. static irqreturn_t dwceqos_interrupt(int irq, void *dev_id)
  1143. {
  1144. struct net_device *ndev = dev_id;
  1145. struct net_local *lp = netdev_priv(ndev);
  1146. u32 cause;
  1147. u32 dma_status;
  1148. irqreturn_t ret = IRQ_NONE;
  1149. cause = dwceqos_read(lp, REG_DWCEQOS_DMA_IS);
  1150. /* DMA Channel 0 Interrupt */
  1151. if (cause & DWCEQOS_DMA_IS_DC0IS) {
  1152. dma_status = dwceqos_read(lp, REG_DWCEQOS_DMA_CH0_STA);
  1153. /* Transmit Interrupt */
  1154. if (dma_status & DWCEQOS_DMA_CH0_IS_TI) {
  1155. tasklet_schedule(&lp->tx_bdreclaim_tasklet);
  1156. dwceqos_dma_disable_txirq(lp);
  1157. }
  1158. /* Receive Interrupt */
  1159. if (dma_status & DWCEQOS_DMA_CH0_IS_RI) {
  1160. /* Disable RX IRQs */
  1161. dwceqos_dma_disable_rxirq(lp);
  1162. napi_schedule(&lp->napi);
  1163. }
  1164. /* Fatal Bus Error interrupt */
  1165. if (unlikely(dma_status & DWCEQOS_DMA_CH0_IS_FBE)) {
  1166. dwceqos_fatal_bus_error(lp, dma_status);
  1167. /* errata 9000831707 */
  1168. dma_status |= DWCEQOS_DMA_CH0_IS_TEB |
  1169. DWCEQOS_DMA_CH0_IS_REB;
  1170. }
  1171. /* Ack all DMA Channel 0 IRQs */
  1172. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_STA, dma_status);
  1173. ret = IRQ_HANDLED;
  1174. }
  1175. if (cause & DWCEQOS_DMA_IS_MTLIS) {
  1176. u32 val = dwceqos_read(lp, REG_DWCEQOS_MTL_Q0_ISCTRL);
  1177. dwceqos_write(lp, REG_DWCEQOS_MTL_Q0_ISCTRL, val);
  1178. ret = IRQ_HANDLED;
  1179. }
  1180. if (cause & DWCEQOS_DMA_IS_MACIS) {
  1181. dwceqos_mac_interrupt(lp);
  1182. ret = IRQ_HANDLED;
  1183. }
  1184. return ret;
  1185. }
  1186. static void dwceqos_set_rx_flowcontrol(struct net_local *lp, bool enable)
  1187. {
  1188. u32 regval;
  1189. unsigned long flags;
  1190. spin_lock_irqsave(&lp->hw_lock, flags);
  1191. regval = dwceqos_read(lp, REG_DWCEQOS_MAC_RX_FLOW_CTRL);
  1192. if (enable)
  1193. regval |= DWCEQOS_MAC_RX_FLOW_CTRL_RFE;
  1194. else
  1195. regval &= ~DWCEQOS_MAC_RX_FLOW_CTRL_RFE;
  1196. dwceqos_write(lp, REG_DWCEQOS_MAC_RX_FLOW_CTRL, regval);
  1197. spin_unlock_irqrestore(&lp->hw_lock, flags);
  1198. }
  1199. static void dwceqos_set_tx_flowcontrol(struct net_local *lp, bool enable)
  1200. {
  1201. u32 regval;
  1202. unsigned long flags;
  1203. spin_lock_irqsave(&lp->hw_lock, flags);
  1204. /* MTL flow control */
  1205. regval = dwceqos_read(lp, REG_DWCEQOS_MTL_RXQ0_OPER);
  1206. if (enable)
  1207. regval |= DWCEQOS_MTL_RXQ_EHFC;
  1208. else
  1209. regval &= ~DWCEQOS_MTL_RXQ_EHFC;
  1210. dwceqos_write(lp, REG_DWCEQOS_MTL_RXQ0_OPER, regval);
  1211. /* MAC flow control */
  1212. regval = dwceqos_read(lp, REG_DWCEQOS_MAC_Q0_TX_FLOW);
  1213. if (enable)
  1214. regval |= DWCEQOS_MAC_Q0_TX_FLOW_TFE;
  1215. else
  1216. regval &= ~DWCEQOS_MAC_Q0_TX_FLOW_TFE;
  1217. dwceqos_write(lp, REG_DWCEQOS_MAC_Q0_TX_FLOW, regval);
  1218. spin_unlock_irqrestore(&lp->hw_lock, flags);
  1219. }
  1220. static void dwceqos_configure_flow_control(struct net_local *lp)
  1221. {
  1222. u32 regval;
  1223. unsigned long flags;
  1224. int RQS, RFD, RFA;
  1225. spin_lock_irqsave(&lp->hw_lock, flags);
  1226. regval = dwceqos_read(lp, REG_DWCEQOS_MTL_RXQ0_OPER);
  1227. /* The queue size is in units of 256 bytes. We want 512 bytes units for
  1228. * the threshold fields.
  1229. */
  1230. RQS = ((regval >> 20) & 0x3FF) + 1;
  1231. RQS /= 2;
  1232. /* The thresholds are relative to a full queue, with a bias
  1233. * of 1 KiByte below full.
  1234. */
  1235. RFD = RQS / 2 - 2;
  1236. RFA = RQS / 8 - 2;
  1237. regval = (regval & 0xFFF000FF) | (RFD << 14) | (RFA << 8);
  1238. if (RFD >= 0 && RFA >= 0) {
  1239. dwceqos_write(lp, REG_DWCEQOS_MTL_RXQ0_OPER, regval);
  1240. } else {
  1241. netdev_warn(lp->ndev,
  1242. "FIFO too small for flow control.");
  1243. }
  1244. regval = DWCEQOS_MAC_Q0_TX_FLOW_PT(256) |
  1245. DWCEQOS_MAC_Q0_TX_FLOW_PLT_4_SLOTS;
  1246. dwceqos_write(lp, REG_DWCEQOS_MAC_Q0_TX_FLOW, regval);
  1247. spin_unlock_irqrestore(&lp->hw_lock, flags);
  1248. }
  1249. static void dwceqos_configure_clock(struct net_local *lp)
  1250. {
  1251. unsigned long rate_mhz = clk_get_rate(lp->apb_pclk) / 1000000;
  1252. BUG_ON(!rate_mhz);
  1253. dwceqos_write(lp,
  1254. REG_DWCEQOS_MAC_1US_TIC_COUNTER,
  1255. DWCEQOS_MAC_1US_TIC_COUNTER_VAL(rate_mhz - 1));
  1256. }
  1257. static void dwceqos_configure_bus(struct net_local *lp)
  1258. {
  1259. u32 sysbus_reg;
  1260. /* N.B. We do not support the Fixed Burst mode because it
  1261. * opens a race window by making HW access to DMA descriptors
  1262. * non-atomic.
  1263. */
  1264. sysbus_reg = DWCEQOS_DMA_SYSBUS_MODE_AAL;
  1265. if (lp->bus_cfg.en_lpi)
  1266. sysbus_reg |= DWCEQOS_DMA_SYSBUS_MODE_EN_LPI;
  1267. if (lp->bus_cfg.burst_map)
  1268. sysbus_reg |= DWCEQOS_DMA_SYSBUS_MODE_BURST(
  1269. lp->bus_cfg.burst_map);
  1270. else
  1271. sysbus_reg |= DWCEQOS_DMA_SYSBUS_MODE_BURST(
  1272. DWCEQOS_DMA_SYSBUS_MODE_BURST_DEFAULT);
  1273. if (lp->bus_cfg.read_requests)
  1274. sysbus_reg |= DWCEQOS_DMA_SYSBUS_MODE_RD_OSR_LIMIT(
  1275. lp->bus_cfg.read_requests - 1);
  1276. else
  1277. sysbus_reg |= DWCEQOS_DMA_SYSBUS_MODE_RD_OSR_LIMIT(
  1278. DWCEQOS_DMA_SYSBUS_MODE_RD_OSR_LIMIT_DEFAULT);
  1279. if (lp->bus_cfg.write_requests)
  1280. sysbus_reg |= DWCEQOS_DMA_SYSBUS_MODE_WR_OSR_LIMIT(
  1281. lp->bus_cfg.write_requests - 1);
  1282. else
  1283. sysbus_reg |= DWCEQOS_DMA_SYSBUS_MODE_WR_OSR_LIMIT(
  1284. DWCEQOS_DMA_SYSBUS_MODE_WR_OSR_LIMIT_DEFAULT);
  1285. if (netif_msg_hw(lp))
  1286. netdev_dbg(lp->ndev, "SysbusMode %#X\n", sysbus_reg);
  1287. dwceqos_write(lp, REG_DWCEQOS_DMA_SYSBUS_MODE, sysbus_reg);
  1288. }
  1289. static void dwceqos_init_hw(struct net_local *lp)
  1290. {
  1291. u32 regval;
  1292. u32 buswidth;
  1293. u32 dma_skip;
  1294. /* Software reset */
  1295. dwceqos_reset_hw(lp);
  1296. dwceqos_configure_bus(lp);
  1297. /* Probe data bus width, 32/64/128 bits. */
  1298. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_TXDESC_TAIL, 0xF);
  1299. regval = dwceqos_read(lp, REG_DWCEQOS_DMA_CH0_TXDESC_TAIL);
  1300. buswidth = (regval ^ 0xF) + 1;
  1301. /* Cache-align dma descriptors. */
  1302. dma_skip = (sizeof(struct dwceqos_dma_desc) - 16) / buswidth;
  1303. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_CTRL,
  1304. DWCEQOS_DMA_CH_CTRL_DSL(dma_skip) |
  1305. DWCEQOS_DMA_CH_CTRL_PBLX8);
  1306. /* Initialize DMA Channel 0 */
  1307. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_TXDESC_LEN, DWCEQOS_TX_DCNT - 1);
  1308. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_RXDESC_LEN, DWCEQOS_RX_DCNT - 1);
  1309. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_TXDESC_LIST,
  1310. (u32)lp->tx_descs_addr);
  1311. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_RXDESC_LIST,
  1312. (u32)lp->rx_descs_addr);
  1313. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_TXDESC_TAIL,
  1314. lp->tx_descs_tail_addr);
  1315. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_RXDESC_TAIL,
  1316. lp->rx_descs_tail_addr);
  1317. if (lp->bus_cfg.tx_pbl)
  1318. regval = DWCEQOS_DMA_CH_CTRL_PBL(lp->bus_cfg.tx_pbl);
  1319. else
  1320. regval = DWCEQOS_DMA_CH_CTRL_PBL(2);
  1321. /* Enable TSO if the HW support it */
  1322. if (lp->feature1 & DWCEQOS_MAC_HW_FEATURE1_TSOEN)
  1323. regval |= DWCEQOS_DMA_CH_TX_TSE;
  1324. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_TX_CTRL, regval);
  1325. if (lp->bus_cfg.rx_pbl)
  1326. regval = DWCEQOS_DMA_CH_CTRL_PBL(lp->bus_cfg.rx_pbl);
  1327. else
  1328. regval = DWCEQOS_DMA_CH_CTRL_PBL(2);
  1329. regval |= DWCEQOS_DMA_CH_RX_CTRL_BUFSIZE(DWCEQOS_DWCEQOS_RX_BUF_SIZE);
  1330. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_RX_CTRL, regval);
  1331. regval |= DWCEQOS_DMA_CH_CTRL_START;
  1332. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_RX_CTRL, regval);
  1333. /* Initialize MTL Queues */
  1334. regval = DWCEQOS_MTL_SCHALG_STRICT;
  1335. dwceqos_write(lp, REG_DWCEQOS_MTL_OPER, regval);
  1336. regval = DWCEQOS_MTL_TXQ_SIZE(
  1337. DWCEQOS_MAC_HW_FEATURE1_TXFIFOSIZE(lp->feature1)) |
  1338. DWCEQOS_MTL_TXQ_TXQEN | DWCEQOS_MTL_TXQ_TSF |
  1339. DWCEQOS_MTL_TXQ_TTC512;
  1340. dwceqos_write(lp, REG_DWCEQOS_MTL_TXQ0_OPER, regval);
  1341. regval = DWCEQOS_MTL_RXQ_SIZE(
  1342. DWCEQOS_MAC_HW_FEATURE1_RXFIFOSIZE(lp->feature1)) |
  1343. DWCEQOS_MTL_RXQ_FUP | DWCEQOS_MTL_RXQ_FEP | DWCEQOS_MTL_RXQ_RSF;
  1344. dwceqos_write(lp, REG_DWCEQOS_MTL_RXQ0_OPER, regval);
  1345. dwceqos_configure_flow_control(lp);
  1346. /* Initialize MAC */
  1347. dwceqos_set_umac_addr(lp, lp->ndev->dev_addr, 0);
  1348. lp->eee_enabled = 0;
  1349. dwceqos_configure_clock(lp);
  1350. /* MMC counters */
  1351. /* probe implemented counters */
  1352. dwceqos_write(lp, REG_DWCEQOS_MMC_RXIRQMASK, ~0u);
  1353. dwceqos_write(lp, REG_DWCEQOS_MMC_TXIRQMASK, ~0u);
  1354. lp->mmc_rx_counters_mask = dwceqos_read(lp, REG_DWCEQOS_MMC_RXIRQMASK);
  1355. lp->mmc_tx_counters_mask = dwceqos_read(lp, REG_DWCEQOS_MMC_TXIRQMASK);
  1356. dwceqos_write(lp, REG_DWCEQOS_MMC_CTRL, DWCEQOS_MMC_CTRL_CNTRST |
  1357. DWCEQOS_MMC_CTRL_RSTONRD);
  1358. dwceqos_enable_mmc_interrupt(lp);
  1359. /* Enable Interrupts */
  1360. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_IE,
  1361. DWCEQOS_DMA_CH0_IE_NIE |
  1362. DWCEQOS_DMA_CH0_IE_RIE | DWCEQOS_DMA_CH0_IE_TIE |
  1363. DWCEQOS_DMA_CH0_IE_AIE |
  1364. DWCEQOS_DMA_CH0_IE_FBEE);
  1365. dwceqos_write(lp, REG_DWCEQOS_MAC_IE, 0);
  1366. dwceqos_write(lp, REG_DWCEQOS_MAC_CFG, DWCEQOS_MAC_CFG_IPC |
  1367. DWCEQOS_MAC_CFG_DM | DWCEQOS_MAC_CFG_TE | DWCEQOS_MAC_CFG_RE);
  1368. /* Start TX DMA */
  1369. regval = dwceqos_read(lp, REG_DWCEQOS_DMA_CH0_TX_CTRL);
  1370. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_TX_CTRL,
  1371. regval | DWCEQOS_DMA_CH_CTRL_START);
  1372. /* Enable MAC TX/RX */
  1373. regval = dwceqos_read(lp, REG_DWCEQOS_MAC_CFG);
  1374. dwceqos_write(lp, REG_DWCEQOS_MAC_CFG,
  1375. regval | DWCEQOS_MAC_CFG_TE | DWCEQOS_MAC_CFG_RE);
  1376. }
  1377. static void dwceqos_tx_reclaim(unsigned long data)
  1378. {
  1379. struct net_device *ndev = (struct net_device *)data;
  1380. struct net_local *lp = netdev_priv(ndev);
  1381. unsigned int tx_bytes = 0;
  1382. unsigned int tx_packets = 0;
  1383. spin_lock(&lp->tx_lock);
  1384. while (lp->tx_free < DWCEQOS_TX_DCNT) {
  1385. struct dwceqos_dma_desc *dd = &lp->tx_descs[lp->tx_cur];
  1386. struct ring_desc *rd = &lp->tx_skb[lp->tx_cur];
  1387. /* Descriptor still being held by DMA ? */
  1388. if (dd->des3 & DWCEQOS_DMA_TDES3_OWN)
  1389. break;
  1390. if (rd->mapping)
  1391. dma_unmap_single(ndev->dev.parent, rd->mapping, rd->len,
  1392. DMA_TO_DEVICE);
  1393. if (unlikely(rd->skb)) {
  1394. ++tx_packets;
  1395. tx_bytes += rd->skb->len;
  1396. dev_consume_skb_any(rd->skb);
  1397. }
  1398. rd->skb = NULL;
  1399. rd->mapping = 0;
  1400. lp->tx_free++;
  1401. lp->tx_cur = (lp->tx_cur + 1) % DWCEQOS_TX_DCNT;
  1402. if ((dd->des3 & DWCEQOS_DMA_TDES3_LD) &&
  1403. (dd->des3 & DWCEQOS_DMA_RDES3_ES)) {
  1404. if (netif_msg_tx_err(lp))
  1405. netdev_err(ndev, "TX Error, TDES3 = 0x%x\n",
  1406. dd->des3);
  1407. if (netif_msg_hw(lp))
  1408. print_status(lp);
  1409. }
  1410. }
  1411. spin_unlock(&lp->tx_lock);
  1412. netdev_completed_queue(ndev, tx_packets, tx_bytes);
  1413. dwceqos_dma_enable_txirq(lp);
  1414. netif_wake_queue(ndev);
  1415. }
  1416. static int dwceqos_rx(struct net_local *lp, int budget)
  1417. {
  1418. struct sk_buff *skb;
  1419. u32 tot_size = 0;
  1420. unsigned int n_packets = 0;
  1421. unsigned int n_descs = 0;
  1422. u32 len;
  1423. struct dwceqos_dma_desc *dd;
  1424. struct sk_buff *new_skb;
  1425. dma_addr_t new_skb_baddr = 0;
  1426. while (n_descs < budget) {
  1427. if (!dwceqos_packet_avail(lp))
  1428. break;
  1429. new_skb = netdev_alloc_skb(lp->ndev, DWCEQOS_RX_BUF_SIZE);
  1430. if (!new_skb) {
  1431. netdev_err(lp->ndev, "no memory for new sk_buff\n");
  1432. break;
  1433. }
  1434. /* Get dma handle of skb->data */
  1435. new_skb_baddr = (u32)dma_map_single(lp->ndev->dev.parent,
  1436. new_skb->data,
  1437. DWCEQOS_RX_BUF_SIZE,
  1438. DMA_FROM_DEVICE);
  1439. if (dma_mapping_error(lp->ndev->dev.parent, new_skb_baddr)) {
  1440. netdev_err(lp->ndev, "DMA map error\n");
  1441. dev_kfree_skb(new_skb);
  1442. break;
  1443. }
  1444. /* Read descriptor data after reading owner bit. */
  1445. dma_rmb();
  1446. dd = &lp->rx_descs[lp->rx_cur];
  1447. len = DWCEQOS_DMA_RDES3_PL(dd->des3);
  1448. skb = lp->rx_skb[lp->rx_cur].skb;
  1449. /* Unmap old buffer */
  1450. dma_unmap_single(lp->ndev->dev.parent,
  1451. lp->rx_skb[lp->rx_cur].mapping,
  1452. lp->rx_skb[lp->rx_cur].len, DMA_FROM_DEVICE);
  1453. /* Discard packet on reception error or bad checksum */
  1454. if ((dd->des3 & DWCEQOS_DMA_RDES3_ES) ||
  1455. (dd->des1 & DWCEQOS_DMA_RDES1_IPCE)) {
  1456. dev_kfree_skb(skb);
  1457. skb = NULL;
  1458. } else {
  1459. skb_put(skb, len);
  1460. skb->protocol = eth_type_trans(skb, lp->ndev);
  1461. switch (dd->des1 & DWCEQOS_DMA_RDES1_PT) {
  1462. case DWCEQOS_DMA_RDES1_PT_UDP:
  1463. case DWCEQOS_DMA_RDES1_PT_TCP:
  1464. case DWCEQOS_DMA_RDES1_PT_ICMP:
  1465. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1466. break;
  1467. default:
  1468. skb->ip_summed = CHECKSUM_NONE;
  1469. break;
  1470. }
  1471. }
  1472. if (unlikely(!skb)) {
  1473. if (netif_msg_rx_err(lp))
  1474. netdev_dbg(lp->ndev, "rx error: des3=%X\n",
  1475. lp->rx_descs[lp->rx_cur].des3);
  1476. } else {
  1477. tot_size += skb->len;
  1478. n_packets++;
  1479. netif_receive_skb(skb);
  1480. }
  1481. lp->rx_descs[lp->rx_cur].des0 = new_skb_baddr;
  1482. lp->rx_descs[lp->rx_cur].des1 = 0;
  1483. lp->rx_descs[lp->rx_cur].des2 = 0;
  1484. /* The DMA must observe des0/1/2 written before des3. */
  1485. wmb();
  1486. lp->rx_descs[lp->rx_cur].des3 = DWCEQOS_DMA_RDES3_INTE |
  1487. DWCEQOS_DMA_RDES3_OWN |
  1488. DWCEQOS_DMA_RDES3_BUF1V;
  1489. lp->rx_skb[lp->rx_cur].mapping = new_skb_baddr;
  1490. lp->rx_skb[lp->rx_cur].len = DWCEQOS_RX_BUF_SIZE;
  1491. lp->rx_skb[lp->rx_cur].skb = new_skb;
  1492. n_descs++;
  1493. lp->rx_cur = (lp->rx_cur + 1) % DWCEQOS_RX_DCNT;
  1494. }
  1495. /* Make sure any ownership update is written to the descriptors before
  1496. * DMA wakeup.
  1497. */
  1498. wmb();
  1499. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_STA, DWCEQOS_DMA_CH0_IS_RI);
  1500. /* Wake up RX by writing tail pointer */
  1501. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_RXDESC_TAIL,
  1502. lp->rx_descs_tail_addr);
  1503. return n_descs;
  1504. }
  1505. static int dwceqos_rx_poll(struct napi_struct *napi, int budget)
  1506. {
  1507. struct net_local *lp = container_of(napi, struct net_local, napi);
  1508. int work_done = 0;
  1509. work_done = dwceqos_rx(lp, budget - work_done);
  1510. if (!dwceqos_packet_avail(lp) && work_done < budget) {
  1511. napi_complete(napi);
  1512. dwceqos_dma_enable_rxirq(lp);
  1513. } else {
  1514. work_done = budget;
  1515. }
  1516. return work_done;
  1517. }
  1518. /* Reinitialize function if a TX timed out */
  1519. static void dwceqos_reinit_for_txtimeout(struct work_struct *data)
  1520. {
  1521. struct net_local *lp = container_of(data, struct net_local,
  1522. txtimeout_reinit);
  1523. netdev_err(lp->ndev, "transmit timeout %d s, resetting...\n",
  1524. DWCEQOS_TX_TIMEOUT);
  1525. if (netif_msg_hw(lp))
  1526. print_status(lp);
  1527. rtnl_lock();
  1528. dwceqos_stop(lp->ndev);
  1529. dwceqos_open(lp->ndev);
  1530. rtnl_unlock();
  1531. }
  1532. /* DT Probing function called by main probe */
  1533. static inline int dwceqos_probe_config_dt(struct platform_device *pdev)
  1534. {
  1535. struct net_device *ndev;
  1536. struct net_local *lp;
  1537. const void *mac_address;
  1538. struct dwceqos_bus_cfg *bus_cfg;
  1539. struct device_node *np = pdev->dev.of_node;
  1540. ndev = platform_get_drvdata(pdev);
  1541. lp = netdev_priv(ndev);
  1542. bus_cfg = &lp->bus_cfg;
  1543. /* Set the MAC address. */
  1544. mac_address = of_get_mac_address(pdev->dev.of_node);
  1545. if (mac_address)
  1546. ether_addr_copy(ndev->dev_addr, mac_address);
  1547. /* These are all optional parameters */
  1548. lp->en_tx_lpi_clockgating = of_property_read_bool(np,
  1549. "snps,en-tx-lpi-clockgating");
  1550. bus_cfg->en_lpi = of_property_read_bool(np, "snps,en-lpi");
  1551. of_property_read_u32(np, "snps,write-requests",
  1552. &bus_cfg->write_requests);
  1553. of_property_read_u32(np, "snps,read-requests", &bus_cfg->read_requests);
  1554. of_property_read_u32(np, "snps,burst-map", &bus_cfg->burst_map);
  1555. of_property_read_u32(np, "snps,txpbl", &bus_cfg->tx_pbl);
  1556. of_property_read_u32(np, "snps,rxpbl", &bus_cfg->rx_pbl);
  1557. netdev_dbg(ndev, "BusCfg: lpi:%u wr:%u rr:%u bm:%X rxpbl:%u txpbl:%d\n",
  1558. bus_cfg->en_lpi,
  1559. bus_cfg->write_requests,
  1560. bus_cfg->read_requests,
  1561. bus_cfg->burst_map,
  1562. bus_cfg->rx_pbl,
  1563. bus_cfg->tx_pbl);
  1564. return 0;
  1565. }
  1566. static int dwceqos_open(struct net_device *ndev)
  1567. {
  1568. struct net_local *lp = netdev_priv(ndev);
  1569. int res;
  1570. dwceqos_reset_state(lp);
  1571. res = dwceqos_descriptor_init(lp);
  1572. if (res) {
  1573. netdev_err(ndev, "Unable to allocate DMA memory, rc %d\n", res);
  1574. return res;
  1575. }
  1576. netdev_reset_queue(ndev);
  1577. napi_enable(&lp->napi);
  1578. phy_start(lp->phy_dev);
  1579. dwceqos_init_hw(lp);
  1580. netif_start_queue(ndev);
  1581. tasklet_enable(&lp->tx_bdreclaim_tasklet);
  1582. return 0;
  1583. }
  1584. static bool dweqos_is_tx_dma_suspended(struct net_local *lp)
  1585. {
  1586. u32 reg;
  1587. reg = dwceqos_read(lp, REG_DWCEQOS_DMA_DEBUG_ST0);
  1588. reg = DMA_GET_TX_STATE_CH0(reg);
  1589. return reg == DMA_TX_CH_SUSPENDED;
  1590. }
  1591. static void dwceqos_drain_dma(struct net_local *lp)
  1592. {
  1593. /* Wait for all pending TX buffers to be sent. Upper limit based
  1594. * on max frame size on a 10 Mbit link.
  1595. */
  1596. size_t limit = (DWCEQOS_TX_DCNT * 1250) / 100;
  1597. while (!dweqos_is_tx_dma_suspended(lp) && limit--)
  1598. usleep_range(100, 200);
  1599. }
  1600. static int dwceqos_stop(struct net_device *ndev)
  1601. {
  1602. struct net_local *lp = netdev_priv(ndev);
  1603. phy_stop(lp->phy_dev);
  1604. tasklet_disable(&lp->tx_bdreclaim_tasklet);
  1605. netif_stop_queue(ndev);
  1606. napi_disable(&lp->napi);
  1607. dwceqos_drain_dma(lp);
  1608. netif_tx_lock(lp->ndev);
  1609. dwceqos_reset_hw(lp);
  1610. dwceqos_descriptor_free(lp);
  1611. netif_tx_unlock(lp->ndev);
  1612. return 0;
  1613. }
  1614. static void dwceqos_dmadesc_set_ctx(struct net_local *lp,
  1615. unsigned short gso_size)
  1616. {
  1617. struct dwceqos_dma_desc *dd = &lp->tx_descs[lp->tx_next];
  1618. dd->des0 = 0;
  1619. dd->des1 = 0;
  1620. dd->des2 = gso_size;
  1621. dd->des3 = DWCEQOS_DMA_TDES3_CTXT | DWCEQOS_DMA_TDES3_TCMSSV;
  1622. lp->tx_next = (lp->tx_next + 1) % DWCEQOS_TX_DCNT;
  1623. }
  1624. static void dwceqos_tx_poll_demand(struct net_local *lp)
  1625. {
  1626. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_TXDESC_TAIL,
  1627. lp->tx_descs_tail_addr);
  1628. }
  1629. struct dwceqos_tx {
  1630. size_t nr_descriptors;
  1631. size_t initial_descriptor;
  1632. size_t last_descriptor;
  1633. size_t prev_gso_size;
  1634. size_t network_header_len;
  1635. };
  1636. static void dwceqos_tx_prepare(struct sk_buff *skb, struct net_local *lp,
  1637. struct dwceqos_tx *tx)
  1638. {
  1639. size_t n = 1;
  1640. size_t i;
  1641. if (skb_is_gso(skb) && skb_shinfo(skb)->gso_size != lp->gso_size)
  1642. ++n;
  1643. for (i = 0; i < skb_shinfo(skb)->nr_frags; ++i) {
  1644. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1645. n += (skb_frag_size(frag) + BYTES_PER_DMA_DESC - 1) /
  1646. BYTES_PER_DMA_DESC;
  1647. }
  1648. tx->nr_descriptors = n;
  1649. tx->initial_descriptor = lp->tx_next;
  1650. tx->last_descriptor = lp->tx_next;
  1651. tx->prev_gso_size = lp->gso_size;
  1652. tx->network_header_len = skb_transport_offset(skb);
  1653. if (skb_is_gso(skb))
  1654. tx->network_header_len += tcp_hdrlen(skb);
  1655. }
  1656. static int dwceqos_tx_linear(struct sk_buff *skb, struct net_local *lp,
  1657. struct dwceqos_tx *tx)
  1658. {
  1659. struct ring_desc *rd;
  1660. struct dwceqos_dma_desc *dd;
  1661. size_t payload_len;
  1662. dma_addr_t dma_handle;
  1663. if (skb_is_gso(skb) && skb_shinfo(skb)->gso_size != lp->gso_size) {
  1664. dwceqos_dmadesc_set_ctx(lp, skb_shinfo(skb)->gso_size);
  1665. lp->gso_size = skb_shinfo(skb)->gso_size;
  1666. }
  1667. dma_handle = dma_map_single(lp->ndev->dev.parent, skb->data,
  1668. skb_headlen(skb), DMA_TO_DEVICE);
  1669. if (dma_mapping_error(lp->ndev->dev.parent, dma_handle)) {
  1670. netdev_err(lp->ndev, "TX DMA Mapping error\n");
  1671. return -ENOMEM;
  1672. }
  1673. rd = &lp->tx_skb[lp->tx_next];
  1674. dd = &lp->tx_descs[lp->tx_next];
  1675. rd->skb = NULL;
  1676. rd->len = skb_headlen(skb);
  1677. rd->mapping = dma_handle;
  1678. /* Set up DMA Descriptor */
  1679. dd->des0 = dma_handle;
  1680. if (skb_is_gso(skb)) {
  1681. payload_len = skb_headlen(skb) - tx->network_header_len;
  1682. if (payload_len)
  1683. dd->des1 = dma_handle + tx->network_header_len;
  1684. dd->des2 = tx->network_header_len |
  1685. DWCEQOS_DMA_DES2_B2L(payload_len);
  1686. dd->des3 = DWCEQOS_DMA_TDES3_TSE |
  1687. DWCEQOS_DMA_DES3_THL((tcp_hdrlen(skb) / 4)) |
  1688. (skb->len - tx->network_header_len);
  1689. } else {
  1690. dd->des1 = 0;
  1691. dd->des2 = skb_headlen(skb);
  1692. dd->des3 = skb->len;
  1693. switch (skb->ip_summed) {
  1694. case CHECKSUM_PARTIAL:
  1695. dd->des3 |= DWCEQOS_DMA_TDES3_CA;
  1696. case CHECKSUM_NONE:
  1697. case CHECKSUM_UNNECESSARY:
  1698. case CHECKSUM_COMPLETE:
  1699. default:
  1700. break;
  1701. }
  1702. }
  1703. dd->des3 |= DWCEQOS_DMA_TDES3_FD;
  1704. if (lp->tx_next != tx->initial_descriptor)
  1705. dd->des3 |= DWCEQOS_DMA_TDES3_OWN;
  1706. tx->last_descriptor = lp->tx_next;
  1707. lp->tx_next = (lp->tx_next + 1) % DWCEQOS_TX_DCNT;
  1708. return 0;
  1709. }
  1710. static int dwceqos_tx_frags(struct sk_buff *skb, struct net_local *lp,
  1711. struct dwceqos_tx *tx)
  1712. {
  1713. struct ring_desc *rd = NULL;
  1714. struct dwceqos_dma_desc *dd;
  1715. dma_addr_t dma_handle;
  1716. size_t i;
  1717. /* Setup more ring and DMA descriptor if the packet is fragmented */
  1718. for (i = 0; i < skb_shinfo(skb)->nr_frags; ++i) {
  1719. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1720. size_t frag_size;
  1721. size_t consumed_size;
  1722. /* Map DMA Area */
  1723. dma_handle = skb_frag_dma_map(lp->ndev->dev.parent, frag, 0,
  1724. skb_frag_size(frag),
  1725. DMA_TO_DEVICE);
  1726. if (dma_mapping_error(lp->ndev->dev.parent, dma_handle)) {
  1727. netdev_err(lp->ndev, "DMA Mapping error\n");
  1728. return -ENOMEM;
  1729. }
  1730. /* order-3 fragments span more than one descriptor. */
  1731. frag_size = skb_frag_size(frag);
  1732. consumed_size = 0;
  1733. while (consumed_size < frag_size) {
  1734. size_t dma_size = min_t(size_t, 16376,
  1735. frag_size - consumed_size);
  1736. rd = &lp->tx_skb[lp->tx_next];
  1737. memset(rd, 0, sizeof(*rd));
  1738. dd = &lp->tx_descs[lp->tx_next];
  1739. /* Set DMA Descriptor fields */
  1740. dd->des0 = dma_handle;
  1741. dd->des1 = 0;
  1742. dd->des2 = dma_size;
  1743. if (skb_is_gso(skb))
  1744. dd->des3 = (skb->len - tx->network_header_len);
  1745. else
  1746. dd->des3 = skb->len;
  1747. dd->des3 |= DWCEQOS_DMA_TDES3_OWN;
  1748. tx->last_descriptor = lp->tx_next;
  1749. lp->tx_next = (lp->tx_next + 1) % DWCEQOS_TX_DCNT;
  1750. consumed_size += dma_size;
  1751. }
  1752. rd->len = skb_frag_size(frag);
  1753. rd->mapping = dma_handle;
  1754. }
  1755. return 0;
  1756. }
  1757. static void dwceqos_tx_finalize(struct sk_buff *skb, struct net_local *lp,
  1758. struct dwceqos_tx *tx)
  1759. {
  1760. lp->tx_descs[tx->last_descriptor].des3 |= DWCEQOS_DMA_TDES3_LD;
  1761. lp->tx_descs[tx->last_descriptor].des2 |= DWCEQOS_DMA_TDES2_IOC;
  1762. lp->tx_skb[tx->last_descriptor].skb = skb;
  1763. /* Make all descriptor updates visible to the DMA before setting the
  1764. * owner bit.
  1765. */
  1766. wmb();
  1767. lp->tx_descs[tx->initial_descriptor].des3 |= DWCEQOS_DMA_TDES3_OWN;
  1768. /* Make the owner bit visible before TX wakeup. */
  1769. wmb();
  1770. dwceqos_tx_poll_demand(lp);
  1771. }
  1772. static void dwceqos_tx_rollback(struct net_local *lp, struct dwceqos_tx *tx)
  1773. {
  1774. size_t i = tx->initial_descriptor;
  1775. while (i != lp->tx_next) {
  1776. if (lp->tx_skb[i].mapping)
  1777. dma_unmap_single(lp->ndev->dev.parent,
  1778. lp->tx_skb[i].mapping,
  1779. lp->tx_skb[i].len,
  1780. DMA_TO_DEVICE);
  1781. lp->tx_skb[i].mapping = 0;
  1782. lp->tx_skb[i].skb = NULL;
  1783. memset(&lp->tx_descs[i], 0, sizeof(lp->tx_descs[i]));
  1784. i = (i + 1) % DWCEQOS_TX_DCNT;
  1785. }
  1786. lp->tx_next = tx->initial_descriptor;
  1787. lp->gso_size = tx->prev_gso_size;
  1788. }
  1789. static int dwceqos_start_xmit(struct sk_buff *skb, struct net_device *ndev)
  1790. {
  1791. struct net_local *lp = netdev_priv(ndev);
  1792. struct dwceqos_tx trans;
  1793. int err;
  1794. dwceqos_tx_prepare(skb, lp, &trans);
  1795. if (lp->tx_free < trans.nr_descriptors) {
  1796. netif_stop_queue(ndev);
  1797. return NETDEV_TX_BUSY;
  1798. }
  1799. err = dwceqos_tx_linear(skb, lp, &trans);
  1800. if (err)
  1801. goto tx_error;
  1802. err = dwceqos_tx_frags(skb, lp, &trans);
  1803. if (err)
  1804. goto tx_error;
  1805. WARN_ON(lp->tx_next !=
  1806. ((trans.initial_descriptor + trans.nr_descriptors) %
  1807. DWCEQOS_TX_DCNT));
  1808. dwceqos_tx_finalize(skb, lp, &trans);
  1809. netdev_sent_queue(ndev, skb->len);
  1810. spin_lock_bh(&lp->tx_lock);
  1811. lp->tx_free -= trans.nr_descriptors;
  1812. spin_unlock_bh(&lp->tx_lock);
  1813. ndev->trans_start = jiffies;
  1814. return 0;
  1815. tx_error:
  1816. dwceqos_tx_rollback(lp, &trans);
  1817. dev_kfree_skb(skb);
  1818. return 0;
  1819. }
  1820. /* Set MAC address and then update HW accordingly */
  1821. static int dwceqos_set_mac_address(struct net_device *ndev, void *addr)
  1822. {
  1823. struct net_local *lp = netdev_priv(ndev);
  1824. struct sockaddr *hwaddr = (struct sockaddr *)addr;
  1825. if (netif_running(ndev))
  1826. return -EBUSY;
  1827. if (!is_valid_ether_addr(hwaddr->sa_data))
  1828. return -EADDRNOTAVAIL;
  1829. memcpy(ndev->dev_addr, hwaddr->sa_data, ndev->addr_len);
  1830. dwceqos_set_umac_addr(lp, lp->ndev->dev_addr, 0);
  1831. return 0;
  1832. }
  1833. static void dwceqos_tx_timeout(struct net_device *ndev)
  1834. {
  1835. struct net_local *lp = netdev_priv(ndev);
  1836. queue_work(lp->txtimeout_handler_wq, &lp->txtimeout_reinit);
  1837. }
  1838. static void dwceqos_set_umac_addr(struct net_local *lp, unsigned char *addr,
  1839. unsigned int reg_n)
  1840. {
  1841. unsigned long data;
  1842. data = (addr[5] << 8) | addr[4];
  1843. dwceqos_write(lp, DWCEQOS_ADDR_HIGH(reg_n),
  1844. data | DWCEQOS_MAC_MAC_ADDR_HI_EN);
  1845. data = (addr[3] << 24) | (addr[2] << 16) | (addr[1] << 8) | addr[0];
  1846. dwceqos_write(lp, DWCEQOS_ADDR_LOW(reg_n), data);
  1847. }
  1848. static void dwceqos_disable_umac_addr(struct net_local *lp, unsigned int reg_n)
  1849. {
  1850. /* Do not disable MAC address 0 */
  1851. if (reg_n != 0)
  1852. dwceqos_write(lp, DWCEQOS_ADDR_HIGH(reg_n), 0);
  1853. }
  1854. static void dwceqos_set_rx_mode(struct net_device *ndev)
  1855. {
  1856. struct net_local *lp = netdev_priv(ndev);
  1857. u32 regval = 0;
  1858. u32 mc_filter[2];
  1859. int reg = 1;
  1860. struct netdev_hw_addr *ha;
  1861. unsigned int max_mac_addr;
  1862. max_mac_addr = DWCEQOS_MAX_PERFECT_ADDRESSES(lp->feature1);
  1863. if (ndev->flags & IFF_PROMISC) {
  1864. regval = DWCEQOS_MAC_PKT_FILT_PR;
  1865. } else if (((netdev_mc_count(ndev) > DWCEQOS_HASH_TABLE_SIZE) ||
  1866. (ndev->flags & IFF_ALLMULTI))) {
  1867. regval = DWCEQOS_MAC_PKT_FILT_PM;
  1868. dwceqos_write(lp, REG_DWCEQOS_HASTABLE_LO, 0xffffffff);
  1869. dwceqos_write(lp, REG_DWCEQOS_HASTABLE_HI, 0xffffffff);
  1870. } else if (!netdev_mc_empty(ndev)) {
  1871. regval = DWCEQOS_MAC_PKT_FILT_HMC;
  1872. memset(mc_filter, 0, sizeof(mc_filter));
  1873. netdev_for_each_mc_addr(ha, ndev) {
  1874. /* The upper 6 bits of the calculated CRC are used to
  1875. * index the contens of the hash table
  1876. */
  1877. int bit_nr = bitrev32(~crc32_le(~0, ha->addr, 6)) >> 26;
  1878. /* The most significant bit determines the register
  1879. * to use (H/L) while the other 5 bits determine
  1880. * the bit within the register.
  1881. */
  1882. mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
  1883. }
  1884. dwceqos_write(lp, REG_DWCEQOS_HASTABLE_LO, mc_filter[0]);
  1885. dwceqos_write(lp, REG_DWCEQOS_HASTABLE_HI, mc_filter[1]);
  1886. }
  1887. if (netdev_uc_count(ndev) > max_mac_addr) {
  1888. regval |= DWCEQOS_MAC_PKT_FILT_PR;
  1889. } else {
  1890. netdev_for_each_uc_addr(ha, ndev) {
  1891. dwceqos_set_umac_addr(lp, ha->addr, reg);
  1892. reg++;
  1893. }
  1894. for (; reg < DWCEQOS_MAX_PERFECT_ADDRESSES(lp->feature1); reg++)
  1895. dwceqos_disable_umac_addr(lp, reg);
  1896. }
  1897. dwceqos_write(lp, REG_DWCEQOS_MAC_PKT_FILT, regval);
  1898. }
  1899. #ifdef CONFIG_NET_POLL_CONTROLLER
  1900. static void dwceqos_poll_controller(struct net_device *ndev)
  1901. {
  1902. disable_irq(ndev->irq);
  1903. dwceqos_interrupt(ndev->irq, ndev);
  1904. enable_irq(ndev->irq);
  1905. }
  1906. #endif
  1907. static void dwceqos_read_mmc_counters(struct net_local *lp, u32 rx_mask,
  1908. u32 tx_mask)
  1909. {
  1910. if (tx_mask & BIT(27))
  1911. lp->mmc_counters.txlpitranscntr +=
  1912. dwceqos_read(lp, DWC_MMC_TXLPITRANSCNTR);
  1913. if (tx_mask & BIT(26))
  1914. lp->mmc_counters.txpiuscntr +=
  1915. dwceqos_read(lp, DWC_MMC_TXLPIUSCNTR);
  1916. if (tx_mask & BIT(25))
  1917. lp->mmc_counters.txoversize_g +=
  1918. dwceqos_read(lp, DWC_MMC_TXOVERSIZE_G);
  1919. if (tx_mask & BIT(24))
  1920. lp->mmc_counters.txvlanpackets_g +=
  1921. dwceqos_read(lp, DWC_MMC_TXVLANPACKETS_G);
  1922. if (tx_mask & BIT(23))
  1923. lp->mmc_counters.txpausepackets +=
  1924. dwceqos_read(lp, DWC_MMC_TXPAUSEPACKETS);
  1925. if (tx_mask & BIT(22))
  1926. lp->mmc_counters.txexcessdef +=
  1927. dwceqos_read(lp, DWC_MMC_TXEXCESSDEF);
  1928. if (tx_mask & BIT(21))
  1929. lp->mmc_counters.txpacketcount_g +=
  1930. dwceqos_read(lp, DWC_MMC_TXPACKETCOUNT_G);
  1931. if (tx_mask & BIT(20))
  1932. lp->mmc_counters.txoctetcount_g +=
  1933. dwceqos_read(lp, DWC_MMC_TXOCTETCOUNT_G);
  1934. if (tx_mask & BIT(19))
  1935. lp->mmc_counters.txcarriererror +=
  1936. dwceqos_read(lp, DWC_MMC_TXCARRIERERROR);
  1937. if (tx_mask & BIT(18))
  1938. lp->mmc_counters.txexcesscol +=
  1939. dwceqos_read(lp, DWC_MMC_TXEXCESSCOL);
  1940. if (tx_mask & BIT(17))
  1941. lp->mmc_counters.txlatecol +=
  1942. dwceqos_read(lp, DWC_MMC_TXLATECOL);
  1943. if (tx_mask & BIT(16))
  1944. lp->mmc_counters.txdeferred +=
  1945. dwceqos_read(lp, DWC_MMC_TXDEFERRED);
  1946. if (tx_mask & BIT(15))
  1947. lp->mmc_counters.txmulticol_g +=
  1948. dwceqos_read(lp, DWC_MMC_TXMULTICOL_G);
  1949. if (tx_mask & BIT(14))
  1950. lp->mmc_counters.txsinglecol_g +=
  1951. dwceqos_read(lp, DWC_MMC_TXSINGLECOL_G);
  1952. if (tx_mask & BIT(13))
  1953. lp->mmc_counters.txunderflowerror +=
  1954. dwceqos_read(lp, DWC_MMC_TXUNDERFLOWERROR);
  1955. if (tx_mask & BIT(12))
  1956. lp->mmc_counters.txbroadcastpackets_gb +=
  1957. dwceqos_read(lp, DWC_MMC_TXBROADCASTPACKETS_GB);
  1958. if (tx_mask & BIT(11))
  1959. lp->mmc_counters.txmulticastpackets_gb +=
  1960. dwceqos_read(lp, DWC_MMC_TXMULTICASTPACKETS_GB);
  1961. if (tx_mask & BIT(10))
  1962. lp->mmc_counters.txunicastpackets_gb +=
  1963. dwceqos_read(lp, DWC_MMC_TXUNICASTPACKETS_GB);
  1964. if (tx_mask & BIT(9))
  1965. lp->mmc_counters.tx1024tomaxoctets_gb +=
  1966. dwceqos_read(lp, DWC_MMC_TX1024TOMAXOCTETS_GB);
  1967. if (tx_mask & BIT(8))
  1968. lp->mmc_counters.tx512to1023octets_gb +=
  1969. dwceqos_read(lp, DWC_MMC_TX512TO1023OCTETS_GB);
  1970. if (tx_mask & BIT(7))
  1971. lp->mmc_counters.tx256to511octets_gb +=
  1972. dwceqos_read(lp, DWC_MMC_TX256TO511OCTETS_GB);
  1973. if (tx_mask & BIT(6))
  1974. lp->mmc_counters.tx128to255octets_gb +=
  1975. dwceqos_read(lp, DWC_MMC_TX128TO255OCTETS_GB);
  1976. if (tx_mask & BIT(5))
  1977. lp->mmc_counters.tx65to127octets_gb +=
  1978. dwceqos_read(lp, DWC_MMC_TX65TO127OCTETS_GB);
  1979. if (tx_mask & BIT(4))
  1980. lp->mmc_counters.tx64octets_gb +=
  1981. dwceqos_read(lp, DWC_MMC_TX64OCTETS_GB);
  1982. if (tx_mask & BIT(3))
  1983. lp->mmc_counters.txmulticastpackets_g +=
  1984. dwceqos_read(lp, DWC_MMC_TXMULTICASTPACKETS_G);
  1985. if (tx_mask & BIT(2))
  1986. lp->mmc_counters.txbroadcastpackets_g +=
  1987. dwceqos_read(lp, DWC_MMC_TXBROADCASTPACKETS_G);
  1988. if (tx_mask & BIT(1))
  1989. lp->mmc_counters.txpacketcount_gb +=
  1990. dwceqos_read(lp, DWC_MMC_TXPACKETCOUNT_GB);
  1991. if (tx_mask & BIT(0))
  1992. lp->mmc_counters.txoctetcount_gb +=
  1993. dwceqos_read(lp, DWC_MMC_TXOCTETCOUNT_GB);
  1994. if (rx_mask & BIT(27))
  1995. lp->mmc_counters.rxlpitranscntr +=
  1996. dwceqos_read(lp, DWC_MMC_RXLPITRANSCNTR);
  1997. if (rx_mask & BIT(26))
  1998. lp->mmc_counters.rxlpiuscntr +=
  1999. dwceqos_read(lp, DWC_MMC_RXLPIUSCNTR);
  2000. if (rx_mask & BIT(25))
  2001. lp->mmc_counters.rxctrlpackets_g +=
  2002. dwceqos_read(lp, DWC_MMC_RXCTRLPACKETS_G);
  2003. if (rx_mask & BIT(24))
  2004. lp->mmc_counters.rxrcverror +=
  2005. dwceqos_read(lp, DWC_MMC_RXRCVERROR);
  2006. if (rx_mask & BIT(23))
  2007. lp->mmc_counters.rxwatchdog +=
  2008. dwceqos_read(lp, DWC_MMC_RXWATCHDOG);
  2009. if (rx_mask & BIT(22))
  2010. lp->mmc_counters.rxvlanpackets_gb +=
  2011. dwceqos_read(lp, DWC_MMC_RXVLANPACKETS_GB);
  2012. if (rx_mask & BIT(21))
  2013. lp->mmc_counters.rxfifooverflow +=
  2014. dwceqos_read(lp, DWC_MMC_RXFIFOOVERFLOW);
  2015. if (rx_mask & BIT(20))
  2016. lp->mmc_counters.rxpausepackets +=
  2017. dwceqos_read(lp, DWC_MMC_RXPAUSEPACKETS);
  2018. if (rx_mask & BIT(19))
  2019. lp->mmc_counters.rxoutofrangetype +=
  2020. dwceqos_read(lp, DWC_MMC_RXOUTOFRANGETYPE);
  2021. if (rx_mask & BIT(18))
  2022. lp->mmc_counters.rxlengtherror +=
  2023. dwceqos_read(lp, DWC_MMC_RXLENGTHERROR);
  2024. if (rx_mask & BIT(17))
  2025. lp->mmc_counters.rxunicastpackets_g +=
  2026. dwceqos_read(lp, DWC_MMC_RXUNICASTPACKETS_G);
  2027. if (rx_mask & BIT(16))
  2028. lp->mmc_counters.rx1024tomaxoctets_gb +=
  2029. dwceqos_read(lp, DWC_MMC_RX1024TOMAXOCTETS_GB);
  2030. if (rx_mask & BIT(15))
  2031. lp->mmc_counters.rx512to1023octets_gb +=
  2032. dwceqos_read(lp, DWC_MMC_RX512TO1023OCTETS_GB);
  2033. if (rx_mask & BIT(14))
  2034. lp->mmc_counters.rx256to511octets_gb +=
  2035. dwceqos_read(lp, DWC_MMC_RX256TO511OCTETS_GB);
  2036. if (rx_mask & BIT(13))
  2037. lp->mmc_counters.rx128to255octets_gb +=
  2038. dwceqos_read(lp, DWC_MMC_RX128TO255OCTETS_GB);
  2039. if (rx_mask & BIT(12))
  2040. lp->mmc_counters.rx65to127octets_gb +=
  2041. dwceqos_read(lp, DWC_MMC_RX65TO127OCTETS_GB);
  2042. if (rx_mask & BIT(11))
  2043. lp->mmc_counters.rx64octets_gb +=
  2044. dwceqos_read(lp, DWC_MMC_RX64OCTETS_GB);
  2045. if (rx_mask & BIT(10))
  2046. lp->mmc_counters.rxoversize_g +=
  2047. dwceqos_read(lp, DWC_MMC_RXOVERSIZE_G);
  2048. if (rx_mask & BIT(9))
  2049. lp->mmc_counters.rxundersize_g +=
  2050. dwceqos_read(lp, DWC_MMC_RXUNDERSIZE_G);
  2051. if (rx_mask & BIT(8))
  2052. lp->mmc_counters.rxjabbererror +=
  2053. dwceqos_read(lp, DWC_MMC_RXJABBERERROR);
  2054. if (rx_mask & BIT(7))
  2055. lp->mmc_counters.rxrunterror +=
  2056. dwceqos_read(lp, DWC_MMC_RXRUNTERROR);
  2057. if (rx_mask & BIT(6))
  2058. lp->mmc_counters.rxalignmenterror +=
  2059. dwceqos_read(lp, DWC_MMC_RXALIGNMENTERROR);
  2060. if (rx_mask & BIT(5))
  2061. lp->mmc_counters.rxcrcerror +=
  2062. dwceqos_read(lp, DWC_MMC_RXCRCERROR);
  2063. if (rx_mask & BIT(4))
  2064. lp->mmc_counters.rxmulticastpackets_g +=
  2065. dwceqos_read(lp, DWC_MMC_RXMULTICASTPACKETS_G);
  2066. if (rx_mask & BIT(3))
  2067. lp->mmc_counters.rxbroadcastpackets_g +=
  2068. dwceqos_read(lp, DWC_MMC_RXBROADCASTPACKETS_G);
  2069. if (rx_mask & BIT(2))
  2070. lp->mmc_counters.rxoctetcount_g +=
  2071. dwceqos_read(lp, DWC_MMC_RXOCTETCOUNT_G);
  2072. if (rx_mask & BIT(1))
  2073. lp->mmc_counters.rxoctetcount_gb +=
  2074. dwceqos_read(lp, DWC_MMC_RXOCTETCOUNT_GB);
  2075. if (rx_mask & BIT(0))
  2076. lp->mmc_counters.rxpacketcount_gb +=
  2077. dwceqos_read(lp, DWC_MMC_RXPACKETCOUNT_GB);
  2078. }
  2079. static struct rtnl_link_stats64*
  2080. dwceqos_get_stats64(struct net_device *ndev, struct rtnl_link_stats64 *s)
  2081. {
  2082. unsigned long flags;
  2083. struct net_local *lp = netdev_priv(ndev);
  2084. struct dwceqos_mmc_counters *hwstats = &lp->mmc_counters;
  2085. spin_lock_irqsave(&lp->stats_lock, flags);
  2086. dwceqos_read_mmc_counters(lp, lp->mmc_rx_counters_mask,
  2087. lp->mmc_tx_counters_mask);
  2088. spin_unlock_irqrestore(&lp->stats_lock, flags);
  2089. s->rx_packets = hwstats->rxpacketcount_gb;
  2090. s->rx_bytes = hwstats->rxoctetcount_gb;
  2091. s->rx_errors = hwstats->rxpacketcount_gb -
  2092. hwstats->rxbroadcastpackets_g -
  2093. hwstats->rxmulticastpackets_g -
  2094. hwstats->rxunicastpackets_g;
  2095. s->multicast = hwstats->rxmulticastpackets_g;
  2096. s->rx_length_errors = hwstats->rxlengtherror;
  2097. s->rx_crc_errors = hwstats->rxcrcerror;
  2098. s->rx_fifo_errors = hwstats->rxfifooverflow;
  2099. s->tx_packets = hwstats->txpacketcount_gb;
  2100. s->tx_bytes = hwstats->txoctetcount_gb;
  2101. if (lp->mmc_tx_counters_mask & BIT(21))
  2102. s->tx_errors = hwstats->txpacketcount_gb -
  2103. hwstats->txpacketcount_g;
  2104. else
  2105. s->tx_errors = hwstats->txunderflowerror +
  2106. hwstats->txcarriererror;
  2107. return s;
  2108. }
  2109. static int
  2110. dwceqos_get_settings(struct net_device *ndev, struct ethtool_cmd *ecmd)
  2111. {
  2112. struct net_local *lp = netdev_priv(ndev);
  2113. struct phy_device *phydev = lp->phy_dev;
  2114. if (!phydev)
  2115. return -ENODEV;
  2116. return phy_ethtool_gset(phydev, ecmd);
  2117. }
  2118. static int
  2119. dwceqos_set_settings(struct net_device *ndev, struct ethtool_cmd *ecmd)
  2120. {
  2121. struct net_local *lp = netdev_priv(ndev);
  2122. struct phy_device *phydev = lp->phy_dev;
  2123. if (!phydev)
  2124. return -ENODEV;
  2125. return phy_ethtool_sset(phydev, ecmd);
  2126. }
  2127. static void
  2128. dwceqos_get_drvinfo(struct net_device *ndev, struct ethtool_drvinfo *ed)
  2129. {
  2130. const struct net_local *lp = netdev_priv(ndev);
  2131. strcpy(ed->driver, lp->pdev->dev.driver->name);
  2132. strcpy(ed->version, DRIVER_VERSION);
  2133. }
  2134. static void dwceqos_get_pauseparam(struct net_device *ndev,
  2135. struct ethtool_pauseparam *pp)
  2136. {
  2137. const struct net_local *lp = netdev_priv(ndev);
  2138. pp->autoneg = lp->flowcontrol.autoneg;
  2139. pp->tx_pause = lp->flowcontrol.tx;
  2140. pp->rx_pause = lp->flowcontrol.rx;
  2141. }
  2142. static int dwceqos_set_pauseparam(struct net_device *ndev,
  2143. struct ethtool_pauseparam *pp)
  2144. {
  2145. struct net_local *lp = netdev_priv(ndev);
  2146. int ret = 0;
  2147. lp->flowcontrol.autoneg = pp->autoneg;
  2148. if (pp->autoneg) {
  2149. lp->phy_dev->advertising |= ADVERTISED_Pause;
  2150. lp->phy_dev->advertising |= ADVERTISED_Asym_Pause;
  2151. } else {
  2152. lp->phy_dev->advertising &= ~ADVERTISED_Pause;
  2153. lp->phy_dev->advertising &= ~ADVERTISED_Asym_Pause;
  2154. lp->flowcontrol.rx = pp->rx_pause;
  2155. lp->flowcontrol.tx = pp->tx_pause;
  2156. }
  2157. if (netif_running(ndev))
  2158. ret = phy_start_aneg(lp->phy_dev);
  2159. return ret;
  2160. }
  2161. static void dwceqos_get_strings(struct net_device *ndev, u32 stringset,
  2162. u8 *data)
  2163. {
  2164. size_t i;
  2165. if (stringset != ETH_SS_STATS)
  2166. return;
  2167. for (i = 0; i < ARRAY_SIZE(dwceqos_ethtool_stats); ++i) {
  2168. memcpy(data, dwceqos_ethtool_stats[i].stat_name,
  2169. ETH_GSTRING_LEN);
  2170. data += ETH_GSTRING_LEN;
  2171. }
  2172. }
  2173. static void dwceqos_get_ethtool_stats(struct net_device *ndev,
  2174. struct ethtool_stats *stats, u64 *data)
  2175. {
  2176. struct net_local *lp = netdev_priv(ndev);
  2177. unsigned long flags;
  2178. size_t i;
  2179. u8 *mmcstat = (u8 *)&lp->mmc_counters;
  2180. spin_lock_irqsave(&lp->stats_lock, flags);
  2181. dwceqos_read_mmc_counters(lp, lp->mmc_rx_counters_mask,
  2182. lp->mmc_tx_counters_mask);
  2183. spin_unlock_irqrestore(&lp->stats_lock, flags);
  2184. for (i = 0; i < ARRAY_SIZE(dwceqos_ethtool_stats); ++i) {
  2185. memcpy(data,
  2186. mmcstat + dwceqos_ethtool_stats[i].offset,
  2187. sizeof(u64));
  2188. data++;
  2189. }
  2190. }
  2191. static int dwceqos_get_sset_count(struct net_device *ndev, int sset)
  2192. {
  2193. if (sset == ETH_SS_STATS)
  2194. return ARRAY_SIZE(dwceqos_ethtool_stats);
  2195. return -EOPNOTSUPP;
  2196. }
  2197. static void dwceqos_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  2198. void *space)
  2199. {
  2200. const struct net_local *lp = netdev_priv(dev);
  2201. u32 *reg_space = (u32 *)space;
  2202. int reg_offset;
  2203. int reg_ix = 0;
  2204. /* MAC registers */
  2205. for (reg_offset = START_MAC_REG_OFFSET;
  2206. reg_offset <= MAX_DMA_REG_OFFSET; reg_offset += 4) {
  2207. reg_space[reg_ix] = dwceqos_read(lp, reg_offset);
  2208. reg_ix++;
  2209. }
  2210. /* MTL registers */
  2211. for (reg_offset = START_MTL_REG_OFFSET;
  2212. reg_offset <= MAX_MTL_REG_OFFSET; reg_offset += 4) {
  2213. reg_space[reg_ix] = dwceqos_read(lp, reg_offset);
  2214. reg_ix++;
  2215. }
  2216. /* DMA registers */
  2217. for (reg_offset = START_DMA_REG_OFFSET;
  2218. reg_offset <= MAX_DMA_REG_OFFSET; reg_offset += 4) {
  2219. reg_space[reg_ix] = dwceqos_read(lp, reg_offset);
  2220. reg_ix++;
  2221. }
  2222. BUG_ON(4 * reg_ix > REG_SPACE_SIZE);
  2223. }
  2224. static int dwceqos_get_regs_len(struct net_device *dev)
  2225. {
  2226. return REG_SPACE_SIZE;
  2227. }
  2228. static inline const char *dwceqos_get_rx_lpi_state(u32 lpi_ctrl)
  2229. {
  2230. return (lpi_ctrl & DWCEQOS_MAC_LPI_CTRL_STATUS_RLPIST) ? "on" : "off";
  2231. }
  2232. static inline const char *dwceqos_get_tx_lpi_state(u32 lpi_ctrl)
  2233. {
  2234. return (lpi_ctrl & DWCEQOS_MAC_LPI_CTRL_STATUS_TLPIST) ? "on" : "off";
  2235. }
  2236. static int dwceqos_get_eee(struct net_device *ndev, struct ethtool_eee *edata)
  2237. {
  2238. struct net_local *lp = netdev_priv(ndev);
  2239. u32 lpi_status;
  2240. u32 lpi_enabled;
  2241. if (!(lp->feature0 & DWCEQOS_MAC_HW_FEATURE0_EEESEL))
  2242. return -EOPNOTSUPP;
  2243. edata->eee_active = lp->eee_active;
  2244. edata->eee_enabled = lp->eee_enabled;
  2245. edata->tx_lpi_timer = dwceqos_read(lp, REG_DWCEQOS_MAC_LPI_ENTRY_TIMER);
  2246. lpi_status = dwceqos_read(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS);
  2247. lpi_enabled = !!(lpi_status & DWCEQOS_MAC_LPI_CTRL_STATUS_LIPTXA);
  2248. edata->tx_lpi_enabled = lpi_enabled;
  2249. if (netif_msg_hw(lp)) {
  2250. u32 regval;
  2251. regval = dwceqos_read(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS);
  2252. netdev_info(lp->ndev, "MAC LPI State: RX:%s TX:%s\n",
  2253. dwceqos_get_rx_lpi_state(regval),
  2254. dwceqos_get_tx_lpi_state(regval));
  2255. }
  2256. return phy_ethtool_get_eee(lp->phy_dev, edata);
  2257. }
  2258. static int dwceqos_set_eee(struct net_device *ndev, struct ethtool_eee *edata)
  2259. {
  2260. struct net_local *lp = netdev_priv(ndev);
  2261. u32 regval;
  2262. unsigned long flags;
  2263. if (!(lp->feature0 & DWCEQOS_MAC_HW_FEATURE0_EEESEL))
  2264. return -EOPNOTSUPP;
  2265. if (edata->eee_enabled && !lp->eee_active)
  2266. return -EOPNOTSUPP;
  2267. if (edata->tx_lpi_enabled) {
  2268. if (edata->tx_lpi_timer < DWCEQOS_LPI_TIMER_MIN ||
  2269. edata->tx_lpi_timer > DWCEQOS_LPI_TIMER_MAX)
  2270. return -EINVAL;
  2271. }
  2272. lp->eee_enabled = edata->eee_enabled;
  2273. if (edata->eee_enabled && edata->tx_lpi_enabled) {
  2274. dwceqos_write(lp, REG_DWCEQOS_MAC_LPI_ENTRY_TIMER,
  2275. edata->tx_lpi_timer);
  2276. spin_lock_irqsave(&lp->hw_lock, flags);
  2277. regval = dwceqos_read(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS);
  2278. regval |= DWCEQOS_LPI_CTRL_ENABLE_EEE;
  2279. if (lp->en_tx_lpi_clockgating)
  2280. regval |= DWCEQOS_MAC_LPI_CTRL_STATUS_LPITCSE;
  2281. dwceqos_write(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS, regval);
  2282. spin_unlock_irqrestore(&lp->hw_lock, flags);
  2283. } else {
  2284. spin_lock_irqsave(&lp->hw_lock, flags);
  2285. regval = dwceqos_read(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS);
  2286. regval &= ~DWCEQOS_LPI_CTRL_ENABLE_EEE;
  2287. dwceqos_write(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS, regval);
  2288. spin_unlock_irqrestore(&lp->hw_lock, flags);
  2289. }
  2290. return phy_ethtool_set_eee(lp->phy_dev, edata);
  2291. }
  2292. static u32 dwceqos_get_msglevel(struct net_device *ndev)
  2293. {
  2294. const struct net_local *lp = netdev_priv(ndev);
  2295. return lp->msg_enable;
  2296. }
  2297. static void dwceqos_set_msglevel(struct net_device *ndev, u32 msglevel)
  2298. {
  2299. struct net_local *lp = netdev_priv(ndev);
  2300. lp->msg_enable = msglevel;
  2301. }
  2302. static struct ethtool_ops dwceqos_ethtool_ops = {
  2303. .get_settings = dwceqos_get_settings,
  2304. .set_settings = dwceqos_set_settings,
  2305. .get_drvinfo = dwceqos_get_drvinfo,
  2306. .get_link = ethtool_op_get_link,
  2307. .get_pauseparam = dwceqos_get_pauseparam,
  2308. .set_pauseparam = dwceqos_set_pauseparam,
  2309. .get_strings = dwceqos_get_strings,
  2310. .get_ethtool_stats = dwceqos_get_ethtool_stats,
  2311. .get_sset_count = dwceqos_get_sset_count,
  2312. .get_regs = dwceqos_get_regs,
  2313. .get_regs_len = dwceqos_get_regs_len,
  2314. .get_eee = dwceqos_get_eee,
  2315. .set_eee = dwceqos_set_eee,
  2316. .get_msglevel = dwceqos_get_msglevel,
  2317. .set_msglevel = dwceqos_set_msglevel,
  2318. };
  2319. static struct net_device_ops netdev_ops = {
  2320. .ndo_open = dwceqos_open,
  2321. .ndo_stop = dwceqos_stop,
  2322. .ndo_start_xmit = dwceqos_start_xmit,
  2323. .ndo_set_rx_mode = dwceqos_set_rx_mode,
  2324. .ndo_set_mac_address = dwceqos_set_mac_address,
  2325. #ifdef CONFIG_NET_POLL_CONTROLLER
  2326. .ndo_poll_controller = dwceqos_poll_controller,
  2327. #endif
  2328. .ndo_do_ioctl = dwceqos_ioctl,
  2329. .ndo_tx_timeout = dwceqos_tx_timeout,
  2330. .ndo_get_stats64 = dwceqos_get_stats64,
  2331. };
  2332. static const struct of_device_id dwceq_of_match[] = {
  2333. { .compatible = "snps,dwc-qos-ethernet-4.10", },
  2334. {}
  2335. };
  2336. MODULE_DEVICE_TABLE(of, dwceq_of_match);
  2337. static int dwceqos_probe(struct platform_device *pdev)
  2338. {
  2339. struct resource *r_mem = NULL;
  2340. struct net_device *ndev;
  2341. struct net_local *lp;
  2342. int ret = -ENXIO;
  2343. r_mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2344. if (!r_mem) {
  2345. dev_err(&pdev->dev, "no IO resource defined.\n");
  2346. return -ENXIO;
  2347. }
  2348. ndev = alloc_etherdev(sizeof(*lp));
  2349. if (!ndev) {
  2350. dev_err(&pdev->dev, "etherdev allocation failed.\n");
  2351. return -ENOMEM;
  2352. }
  2353. SET_NETDEV_DEV(ndev, &pdev->dev);
  2354. lp = netdev_priv(ndev);
  2355. lp->ndev = ndev;
  2356. lp->pdev = pdev;
  2357. lp->msg_enable = netif_msg_init(debug, DWCEQOS_MSG_DEFAULT);
  2358. spin_lock_init(&lp->tx_lock);
  2359. spin_lock_init(&lp->hw_lock);
  2360. spin_lock_init(&lp->stats_lock);
  2361. lp->apb_pclk = devm_clk_get(&pdev->dev, "apb_pclk");
  2362. if (IS_ERR(lp->apb_pclk)) {
  2363. dev_err(&pdev->dev, "apb_pclk clock not found.\n");
  2364. ret = PTR_ERR(lp->apb_pclk);
  2365. goto err_out_free_netdev;
  2366. }
  2367. ret = clk_prepare_enable(lp->apb_pclk);
  2368. if (ret) {
  2369. dev_err(&pdev->dev, "Unable to enable APER clock.\n");
  2370. goto err_out_free_netdev;
  2371. }
  2372. lp->baseaddr = devm_ioremap_resource(&pdev->dev, r_mem);
  2373. if (IS_ERR(lp->baseaddr)) {
  2374. dev_err(&pdev->dev, "failed to map baseaddress.\n");
  2375. ret = PTR_ERR(lp->baseaddr);
  2376. goto err_out_clk_dis_aper;
  2377. }
  2378. ndev->irq = platform_get_irq(pdev, 0);
  2379. ndev->watchdog_timeo = DWCEQOS_TX_TIMEOUT * HZ;
  2380. ndev->netdev_ops = &netdev_ops;
  2381. ndev->ethtool_ops = &dwceqos_ethtool_ops;
  2382. ndev->base_addr = r_mem->start;
  2383. dwceqos_get_hwfeatures(lp);
  2384. dwceqos_mdio_set_csr(lp);
  2385. ndev->hw_features = NETIF_F_SG;
  2386. if (lp->feature1 & DWCEQOS_MAC_HW_FEATURE1_TSOEN)
  2387. ndev->hw_features |= NETIF_F_TSO | NETIF_F_TSO6;
  2388. if (lp->feature0 & DWCEQOS_MAC_HW_FEATURE0_TXCOESEL)
  2389. ndev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
  2390. if (lp->feature0 & DWCEQOS_MAC_HW_FEATURE0_RXCOESEL)
  2391. ndev->hw_features |= NETIF_F_RXCSUM;
  2392. ndev->features = ndev->hw_features;
  2393. netif_napi_add(ndev, &lp->napi, dwceqos_rx_poll, NAPI_POLL_WEIGHT);
  2394. ret = register_netdev(ndev);
  2395. if (ret) {
  2396. dev_err(&pdev->dev, "Cannot register net device, aborting.\n");
  2397. goto err_out_clk_dis_aper;
  2398. }
  2399. lp->phy_ref_clk = devm_clk_get(&pdev->dev, "phy_ref_clk");
  2400. if (IS_ERR(lp->phy_ref_clk)) {
  2401. dev_err(&pdev->dev, "phy_ref_clk clock not found.\n");
  2402. ret = PTR_ERR(lp->phy_ref_clk);
  2403. goto err_out_unregister_netdev;
  2404. }
  2405. ret = clk_prepare_enable(lp->phy_ref_clk);
  2406. if (ret) {
  2407. dev_err(&pdev->dev, "Unable to enable device clock.\n");
  2408. goto err_out_unregister_netdev;
  2409. }
  2410. lp->phy_node = of_parse_phandle(lp->pdev->dev.of_node,
  2411. "phy-handle", 0);
  2412. if (!lp->phy_node && of_phy_is_fixed_link(lp->pdev->dev.of_node)) {
  2413. ret = of_phy_register_fixed_link(lp->pdev->dev.of_node);
  2414. if (ret < 0) {
  2415. dev_err(&pdev->dev, "invalid fixed-link");
  2416. goto err_out_unregister_netdev;
  2417. }
  2418. lp->phy_node = of_node_get(lp->pdev->dev.of_node);
  2419. }
  2420. ret = of_get_phy_mode(lp->pdev->dev.of_node);
  2421. if (ret < 0) {
  2422. dev_err(&lp->pdev->dev, "error in getting phy i/f\n");
  2423. goto err_out_unregister_clk_notifier;
  2424. }
  2425. lp->phy_interface = ret;
  2426. ret = dwceqos_mii_init(lp);
  2427. if (ret) {
  2428. dev_err(&lp->pdev->dev, "error in dwceqos_mii_init\n");
  2429. goto err_out_unregister_clk_notifier;
  2430. }
  2431. ret = dwceqos_mii_probe(ndev);
  2432. if (ret != 0) {
  2433. netdev_err(ndev, "mii_probe fail.\n");
  2434. ret = -ENXIO;
  2435. goto err_out_unregister_clk_notifier;
  2436. }
  2437. dwceqos_set_umac_addr(lp, lp->ndev->dev_addr, 0);
  2438. tasklet_init(&lp->tx_bdreclaim_tasklet, dwceqos_tx_reclaim,
  2439. (unsigned long)ndev);
  2440. tasklet_disable(&lp->tx_bdreclaim_tasklet);
  2441. lp->txtimeout_handler_wq = create_singlethread_workqueue(DRIVER_NAME);
  2442. INIT_WORK(&lp->txtimeout_reinit, dwceqos_reinit_for_txtimeout);
  2443. platform_set_drvdata(pdev, ndev);
  2444. ret = dwceqos_probe_config_dt(pdev);
  2445. if (ret) {
  2446. dev_err(&lp->pdev->dev, "Unable to retrieve DT, error %d\n",
  2447. ret);
  2448. goto err_out_unregister_clk_notifier;
  2449. }
  2450. dev_info(&lp->pdev->dev, "pdev->id %d, baseaddr 0x%08lx, irq %d\n",
  2451. pdev->id, ndev->base_addr, ndev->irq);
  2452. ret = devm_request_irq(&pdev->dev, ndev->irq, &dwceqos_interrupt, 0,
  2453. ndev->name, ndev);
  2454. if (ret) {
  2455. dev_err(&lp->pdev->dev, "Unable to request IRQ %d, error %d\n",
  2456. ndev->irq, ret);
  2457. goto err_out_unregister_clk_notifier;
  2458. }
  2459. if (netif_msg_probe(lp))
  2460. netdev_dbg(ndev, "net_local@%p\n", lp);
  2461. return 0;
  2462. err_out_unregister_clk_notifier:
  2463. clk_disable_unprepare(lp->phy_ref_clk);
  2464. err_out_unregister_netdev:
  2465. unregister_netdev(ndev);
  2466. err_out_clk_dis_aper:
  2467. clk_disable_unprepare(lp->apb_pclk);
  2468. err_out_free_netdev:
  2469. if (lp->phy_node)
  2470. of_node_put(lp->phy_node);
  2471. free_netdev(ndev);
  2472. platform_set_drvdata(pdev, NULL);
  2473. return ret;
  2474. }
  2475. static int dwceqos_remove(struct platform_device *pdev)
  2476. {
  2477. struct net_device *ndev = platform_get_drvdata(pdev);
  2478. struct net_local *lp;
  2479. if (ndev) {
  2480. lp = netdev_priv(ndev);
  2481. if (lp->phy_dev)
  2482. phy_disconnect(lp->phy_dev);
  2483. mdiobus_unregister(lp->mii_bus);
  2484. kfree(lp->mii_bus->irq);
  2485. mdiobus_free(lp->mii_bus);
  2486. unregister_netdev(ndev);
  2487. clk_disable_unprepare(lp->phy_ref_clk);
  2488. clk_disable_unprepare(lp->apb_pclk);
  2489. free_netdev(ndev);
  2490. }
  2491. return 0;
  2492. }
  2493. static struct platform_driver dwceqos_driver = {
  2494. .probe = dwceqos_probe,
  2495. .remove = dwceqos_remove,
  2496. .driver = {
  2497. .name = DRIVER_NAME,
  2498. .of_match_table = dwceq_of_match,
  2499. },
  2500. };
  2501. module_platform_driver(dwceqos_driver);
  2502. MODULE_DESCRIPTION("DWC Ethernet QoS v4.10a driver");
  2503. MODULE_LICENSE("GPL v2");
  2504. MODULE_AUTHOR("Andreas Irestaal <andreas.irestal@axis.com>");
  2505. MODULE_AUTHOR("Lars Persson <lars.persson@axis.com>");