ravb_main.c 46 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842
  1. /* Renesas Ethernet AVB device driver
  2. *
  3. * Copyright (C) 2014-2015 Renesas Electronics Corporation
  4. * Copyright (C) 2015 Renesas Solutions Corp.
  5. * Copyright (C) 2015 Cogent Embedded, Inc. <source@cogentembedded.com>
  6. *
  7. * Based on the SuperH Ethernet driver
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms and conditions of the GNU General Public License version 2,
  11. * as published by the Free Software Foundation.
  12. */
  13. #include <linux/cache.h>
  14. #include <linux/clk.h>
  15. #include <linux/delay.h>
  16. #include <linux/dma-mapping.h>
  17. #include <linux/err.h>
  18. #include <linux/etherdevice.h>
  19. #include <linux/ethtool.h>
  20. #include <linux/if_vlan.h>
  21. #include <linux/kernel.h>
  22. #include <linux/list.h>
  23. #include <linux/module.h>
  24. #include <linux/net_tstamp.h>
  25. #include <linux/of.h>
  26. #include <linux/of_device.h>
  27. #include <linux/of_irq.h>
  28. #include <linux/of_mdio.h>
  29. #include <linux/of_net.h>
  30. #include <linux/pm_runtime.h>
  31. #include <linux/slab.h>
  32. #include <linux/spinlock.h>
  33. #include "ravb.h"
  34. #define RAVB_DEF_MSG_ENABLE \
  35. (NETIF_MSG_LINK | \
  36. NETIF_MSG_TIMER | \
  37. NETIF_MSG_RX_ERR | \
  38. NETIF_MSG_TX_ERR)
  39. int ravb_wait(struct net_device *ndev, enum ravb_reg reg, u32 mask, u32 value)
  40. {
  41. int i;
  42. for (i = 0; i < 10000; i++) {
  43. if ((ravb_read(ndev, reg) & mask) == value)
  44. return 0;
  45. udelay(10);
  46. }
  47. return -ETIMEDOUT;
  48. }
  49. static int ravb_config(struct net_device *ndev)
  50. {
  51. int error;
  52. /* Set config mode */
  53. ravb_write(ndev, (ravb_read(ndev, CCC) & ~CCC_OPC) | CCC_OPC_CONFIG,
  54. CCC);
  55. /* Check if the operating mode is changed to the config mode */
  56. error = ravb_wait(ndev, CSR, CSR_OPS, CSR_OPS_CONFIG);
  57. if (error)
  58. netdev_err(ndev, "failed to switch device to config mode\n");
  59. return error;
  60. }
  61. static void ravb_set_duplex(struct net_device *ndev)
  62. {
  63. struct ravb_private *priv = netdev_priv(ndev);
  64. u32 ecmr = ravb_read(ndev, ECMR);
  65. if (priv->duplex) /* Full */
  66. ecmr |= ECMR_DM;
  67. else /* Half */
  68. ecmr &= ~ECMR_DM;
  69. ravb_write(ndev, ecmr, ECMR);
  70. }
  71. static void ravb_set_rate(struct net_device *ndev)
  72. {
  73. struct ravb_private *priv = netdev_priv(ndev);
  74. switch (priv->speed) {
  75. case 100: /* 100BASE */
  76. ravb_write(ndev, GECMR_SPEED_100, GECMR);
  77. break;
  78. case 1000: /* 1000BASE */
  79. ravb_write(ndev, GECMR_SPEED_1000, GECMR);
  80. break;
  81. default:
  82. break;
  83. }
  84. }
  85. static void ravb_set_buffer_align(struct sk_buff *skb)
  86. {
  87. u32 reserve = (unsigned long)skb->data & (RAVB_ALIGN - 1);
  88. if (reserve)
  89. skb_reserve(skb, RAVB_ALIGN - reserve);
  90. }
  91. /* Get MAC address from the MAC address registers
  92. *
  93. * Ethernet AVB device doesn't have ROM for MAC address.
  94. * This function gets the MAC address that was used by a bootloader.
  95. */
  96. static void ravb_read_mac_address(struct net_device *ndev, const u8 *mac)
  97. {
  98. if (mac) {
  99. ether_addr_copy(ndev->dev_addr, mac);
  100. } else {
  101. ndev->dev_addr[0] = (ravb_read(ndev, MAHR) >> 24);
  102. ndev->dev_addr[1] = (ravb_read(ndev, MAHR) >> 16) & 0xFF;
  103. ndev->dev_addr[2] = (ravb_read(ndev, MAHR) >> 8) & 0xFF;
  104. ndev->dev_addr[3] = (ravb_read(ndev, MAHR) >> 0) & 0xFF;
  105. ndev->dev_addr[4] = (ravb_read(ndev, MALR) >> 8) & 0xFF;
  106. ndev->dev_addr[5] = (ravb_read(ndev, MALR) >> 0) & 0xFF;
  107. }
  108. }
  109. static void ravb_mdio_ctrl(struct mdiobb_ctrl *ctrl, u32 mask, int set)
  110. {
  111. struct ravb_private *priv = container_of(ctrl, struct ravb_private,
  112. mdiobb);
  113. u32 pir = ravb_read(priv->ndev, PIR);
  114. if (set)
  115. pir |= mask;
  116. else
  117. pir &= ~mask;
  118. ravb_write(priv->ndev, pir, PIR);
  119. }
  120. /* MDC pin control */
  121. static void ravb_set_mdc(struct mdiobb_ctrl *ctrl, int level)
  122. {
  123. ravb_mdio_ctrl(ctrl, PIR_MDC, level);
  124. }
  125. /* Data I/O pin control */
  126. static void ravb_set_mdio_dir(struct mdiobb_ctrl *ctrl, int output)
  127. {
  128. ravb_mdio_ctrl(ctrl, PIR_MMD, output);
  129. }
  130. /* Set data bit */
  131. static void ravb_set_mdio_data(struct mdiobb_ctrl *ctrl, int value)
  132. {
  133. ravb_mdio_ctrl(ctrl, PIR_MDO, value);
  134. }
  135. /* Get data bit */
  136. static int ravb_get_mdio_data(struct mdiobb_ctrl *ctrl)
  137. {
  138. struct ravb_private *priv = container_of(ctrl, struct ravb_private,
  139. mdiobb);
  140. return (ravb_read(priv->ndev, PIR) & PIR_MDI) != 0;
  141. }
  142. /* MDIO bus control struct */
  143. static struct mdiobb_ops bb_ops = {
  144. .owner = THIS_MODULE,
  145. .set_mdc = ravb_set_mdc,
  146. .set_mdio_dir = ravb_set_mdio_dir,
  147. .set_mdio_data = ravb_set_mdio_data,
  148. .get_mdio_data = ravb_get_mdio_data,
  149. };
  150. /* Free skb's and DMA buffers for Ethernet AVB */
  151. static void ravb_ring_free(struct net_device *ndev, int q)
  152. {
  153. struct ravb_private *priv = netdev_priv(ndev);
  154. int ring_size;
  155. int i;
  156. /* Free RX skb ringbuffer */
  157. if (priv->rx_skb[q]) {
  158. for (i = 0; i < priv->num_rx_ring[q]; i++)
  159. dev_kfree_skb(priv->rx_skb[q][i]);
  160. }
  161. kfree(priv->rx_skb[q]);
  162. priv->rx_skb[q] = NULL;
  163. /* Free TX skb ringbuffer */
  164. if (priv->tx_skb[q]) {
  165. for (i = 0; i < priv->num_tx_ring[q]; i++)
  166. dev_kfree_skb(priv->tx_skb[q][i]);
  167. }
  168. kfree(priv->tx_skb[q]);
  169. priv->tx_skb[q] = NULL;
  170. /* Free aligned TX buffers */
  171. kfree(priv->tx_align[q]);
  172. priv->tx_align[q] = NULL;
  173. if (priv->rx_ring[q]) {
  174. ring_size = sizeof(struct ravb_ex_rx_desc) *
  175. (priv->num_rx_ring[q] + 1);
  176. dma_free_coherent(NULL, ring_size, priv->rx_ring[q],
  177. priv->rx_desc_dma[q]);
  178. priv->rx_ring[q] = NULL;
  179. }
  180. if (priv->tx_ring[q]) {
  181. ring_size = sizeof(struct ravb_tx_desc) *
  182. (priv->num_tx_ring[q] * NUM_TX_DESC + 1);
  183. dma_free_coherent(NULL, ring_size, priv->tx_ring[q],
  184. priv->tx_desc_dma[q]);
  185. priv->tx_ring[q] = NULL;
  186. }
  187. }
  188. /* Format skb and descriptor buffer for Ethernet AVB */
  189. static void ravb_ring_format(struct net_device *ndev, int q)
  190. {
  191. struct ravb_private *priv = netdev_priv(ndev);
  192. struct ravb_ex_rx_desc *rx_desc;
  193. struct ravb_tx_desc *tx_desc;
  194. struct ravb_desc *desc;
  195. int rx_ring_size = sizeof(*rx_desc) * priv->num_rx_ring[q];
  196. int tx_ring_size = sizeof(*tx_desc) * priv->num_tx_ring[q] *
  197. NUM_TX_DESC;
  198. dma_addr_t dma_addr;
  199. int i;
  200. priv->cur_rx[q] = 0;
  201. priv->cur_tx[q] = 0;
  202. priv->dirty_rx[q] = 0;
  203. priv->dirty_tx[q] = 0;
  204. memset(priv->rx_ring[q], 0, rx_ring_size);
  205. /* Build RX ring buffer */
  206. for (i = 0; i < priv->num_rx_ring[q]; i++) {
  207. /* RX descriptor */
  208. rx_desc = &priv->rx_ring[q][i];
  209. /* The size of the buffer should be on 16-byte boundary. */
  210. rx_desc->ds_cc = cpu_to_le16(ALIGN(PKT_BUF_SZ, 16));
  211. dma_addr = dma_map_single(&ndev->dev, priv->rx_skb[q][i]->data,
  212. ALIGN(PKT_BUF_SZ, 16),
  213. DMA_FROM_DEVICE);
  214. /* We just set the data size to 0 for a failed mapping which
  215. * should prevent DMA from happening...
  216. */
  217. if (dma_mapping_error(&ndev->dev, dma_addr))
  218. rx_desc->ds_cc = cpu_to_le16(0);
  219. rx_desc->dptr = cpu_to_le32(dma_addr);
  220. rx_desc->die_dt = DT_FEMPTY;
  221. }
  222. rx_desc = &priv->rx_ring[q][i];
  223. rx_desc->dptr = cpu_to_le32((u32)priv->rx_desc_dma[q]);
  224. rx_desc->die_dt = DT_LINKFIX; /* type */
  225. memset(priv->tx_ring[q], 0, tx_ring_size);
  226. /* Build TX ring buffer */
  227. for (i = 0, tx_desc = priv->tx_ring[q]; i < priv->num_tx_ring[q];
  228. i++, tx_desc++) {
  229. tx_desc->die_dt = DT_EEMPTY;
  230. tx_desc++;
  231. tx_desc->die_dt = DT_EEMPTY;
  232. }
  233. tx_desc->dptr = cpu_to_le32((u32)priv->tx_desc_dma[q]);
  234. tx_desc->die_dt = DT_LINKFIX; /* type */
  235. /* RX descriptor base address for best effort */
  236. desc = &priv->desc_bat[RX_QUEUE_OFFSET + q];
  237. desc->die_dt = DT_LINKFIX; /* type */
  238. desc->dptr = cpu_to_le32((u32)priv->rx_desc_dma[q]);
  239. /* TX descriptor base address for best effort */
  240. desc = &priv->desc_bat[q];
  241. desc->die_dt = DT_LINKFIX; /* type */
  242. desc->dptr = cpu_to_le32((u32)priv->tx_desc_dma[q]);
  243. }
  244. /* Init skb and descriptor buffer for Ethernet AVB */
  245. static int ravb_ring_init(struct net_device *ndev, int q)
  246. {
  247. struct ravb_private *priv = netdev_priv(ndev);
  248. struct sk_buff *skb;
  249. int ring_size;
  250. int i;
  251. /* Allocate RX and TX skb rings */
  252. priv->rx_skb[q] = kcalloc(priv->num_rx_ring[q],
  253. sizeof(*priv->rx_skb[q]), GFP_KERNEL);
  254. priv->tx_skb[q] = kcalloc(priv->num_tx_ring[q],
  255. sizeof(*priv->tx_skb[q]), GFP_KERNEL);
  256. if (!priv->rx_skb[q] || !priv->tx_skb[q])
  257. goto error;
  258. for (i = 0; i < priv->num_rx_ring[q]; i++) {
  259. skb = netdev_alloc_skb(ndev, PKT_BUF_SZ + RAVB_ALIGN - 1);
  260. if (!skb)
  261. goto error;
  262. ravb_set_buffer_align(skb);
  263. priv->rx_skb[q][i] = skb;
  264. }
  265. /* Allocate rings for the aligned buffers */
  266. priv->tx_align[q] = kmalloc(DPTR_ALIGN * priv->num_tx_ring[q] +
  267. DPTR_ALIGN - 1, GFP_KERNEL);
  268. if (!priv->tx_align[q])
  269. goto error;
  270. /* Allocate all RX descriptors. */
  271. ring_size = sizeof(struct ravb_ex_rx_desc) * (priv->num_rx_ring[q] + 1);
  272. priv->rx_ring[q] = dma_alloc_coherent(NULL, ring_size,
  273. &priv->rx_desc_dma[q],
  274. GFP_KERNEL);
  275. if (!priv->rx_ring[q])
  276. goto error;
  277. priv->dirty_rx[q] = 0;
  278. /* Allocate all TX descriptors. */
  279. ring_size = sizeof(struct ravb_tx_desc) *
  280. (priv->num_tx_ring[q] * NUM_TX_DESC + 1);
  281. priv->tx_ring[q] = dma_alloc_coherent(NULL, ring_size,
  282. &priv->tx_desc_dma[q],
  283. GFP_KERNEL);
  284. if (!priv->tx_ring[q])
  285. goto error;
  286. return 0;
  287. error:
  288. ravb_ring_free(ndev, q);
  289. return -ENOMEM;
  290. }
  291. /* E-MAC init function */
  292. static void ravb_emac_init(struct net_device *ndev)
  293. {
  294. struct ravb_private *priv = netdev_priv(ndev);
  295. u32 ecmr;
  296. /* Receive frame limit set register */
  297. ravb_write(ndev, ndev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN, RFLR);
  298. /* PAUSE prohibition */
  299. ecmr = ravb_read(ndev, ECMR);
  300. ecmr &= ECMR_DM;
  301. ecmr |= ECMR_ZPF | (priv->duplex ? ECMR_DM : 0) | ECMR_TE | ECMR_RE;
  302. ravb_write(ndev, ecmr, ECMR);
  303. ravb_set_rate(ndev);
  304. /* Set MAC address */
  305. ravb_write(ndev,
  306. (ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
  307. (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]), MAHR);
  308. ravb_write(ndev,
  309. (ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]), MALR);
  310. ravb_write(ndev, 1, MPR);
  311. /* E-MAC status register clear */
  312. ravb_write(ndev, ECSR_ICD | ECSR_MPD, ECSR);
  313. /* E-MAC interrupt enable register */
  314. ravb_write(ndev, ECSIPR_ICDIP | ECSIPR_MPDIP | ECSIPR_LCHNGIP, ECSIPR);
  315. }
  316. /* Device init function for Ethernet AVB */
  317. static int ravb_dmac_init(struct net_device *ndev)
  318. {
  319. int error;
  320. /* Set CONFIG mode */
  321. error = ravb_config(ndev);
  322. if (error)
  323. return error;
  324. error = ravb_ring_init(ndev, RAVB_BE);
  325. if (error)
  326. return error;
  327. error = ravb_ring_init(ndev, RAVB_NC);
  328. if (error) {
  329. ravb_ring_free(ndev, RAVB_BE);
  330. return error;
  331. }
  332. /* Descriptor format */
  333. ravb_ring_format(ndev, RAVB_BE);
  334. ravb_ring_format(ndev, RAVB_NC);
  335. #if defined(__LITTLE_ENDIAN)
  336. ravb_write(ndev, ravb_read(ndev, CCC) & ~CCC_BOC, CCC);
  337. #else
  338. ravb_write(ndev, ravb_read(ndev, CCC) | CCC_BOC, CCC);
  339. #endif
  340. /* Set AVB RX */
  341. ravb_write(ndev, RCR_EFFS | RCR_ENCF | RCR_ETS0 | 0x18000000, RCR);
  342. /* Set FIFO size */
  343. ravb_write(ndev, TGC_TQP_AVBMODE1 | 0x00222200, TGC);
  344. /* Timestamp enable */
  345. ravb_write(ndev, TCCR_TFEN, TCCR);
  346. /* Interrupt enable: */
  347. /* Frame receive */
  348. ravb_write(ndev, RIC0_FRE0 | RIC0_FRE1, RIC0);
  349. /* Receive FIFO full warning */
  350. ravb_write(ndev, RIC1_RFWE, RIC1);
  351. /* Receive FIFO full error, descriptor empty */
  352. ravb_write(ndev, RIC2_QFE0 | RIC2_QFE1 | RIC2_RFFE, RIC2);
  353. /* Frame transmitted, timestamp FIFO updated */
  354. ravb_write(ndev, TIC_FTE0 | TIC_FTE1 | TIC_TFUE, TIC);
  355. /* Setting the control will start the AVB-DMAC process. */
  356. ravb_write(ndev, (ravb_read(ndev, CCC) & ~CCC_OPC) | CCC_OPC_OPERATION,
  357. CCC);
  358. return 0;
  359. }
  360. /* Free TX skb function for AVB-IP */
  361. static int ravb_tx_free(struct net_device *ndev, int q)
  362. {
  363. struct ravb_private *priv = netdev_priv(ndev);
  364. struct net_device_stats *stats = &priv->stats[q];
  365. struct ravb_tx_desc *desc;
  366. int free_num = 0;
  367. int entry;
  368. u32 size;
  369. for (; priv->cur_tx[q] - priv->dirty_tx[q] > 0; priv->dirty_tx[q]++) {
  370. entry = priv->dirty_tx[q] % (priv->num_tx_ring[q] *
  371. NUM_TX_DESC);
  372. desc = &priv->tx_ring[q][entry];
  373. if (desc->die_dt != DT_FEMPTY)
  374. break;
  375. /* Descriptor type must be checked before all other reads */
  376. dma_rmb();
  377. size = le16_to_cpu(desc->ds_tagl) & TX_DS;
  378. /* Free the original skb. */
  379. if (priv->tx_skb[q][entry / NUM_TX_DESC]) {
  380. dma_unmap_single(&ndev->dev, le32_to_cpu(desc->dptr),
  381. size, DMA_TO_DEVICE);
  382. /* Last packet descriptor? */
  383. if (entry % NUM_TX_DESC == NUM_TX_DESC - 1) {
  384. entry /= NUM_TX_DESC;
  385. dev_kfree_skb_any(priv->tx_skb[q][entry]);
  386. priv->tx_skb[q][entry] = NULL;
  387. stats->tx_packets++;
  388. }
  389. free_num++;
  390. }
  391. stats->tx_bytes += size;
  392. desc->die_dt = DT_EEMPTY;
  393. }
  394. return free_num;
  395. }
  396. static void ravb_get_tx_tstamp(struct net_device *ndev)
  397. {
  398. struct ravb_private *priv = netdev_priv(ndev);
  399. struct ravb_tstamp_skb *ts_skb, *ts_skb2;
  400. struct skb_shared_hwtstamps shhwtstamps;
  401. struct sk_buff *skb;
  402. struct timespec64 ts;
  403. u16 tag, tfa_tag;
  404. int count;
  405. u32 tfa2;
  406. count = (ravb_read(ndev, TSR) & TSR_TFFL) >> 8;
  407. while (count--) {
  408. tfa2 = ravb_read(ndev, TFA2);
  409. tfa_tag = (tfa2 & TFA2_TST) >> 16;
  410. ts.tv_nsec = (u64)ravb_read(ndev, TFA0);
  411. ts.tv_sec = ((u64)(tfa2 & TFA2_TSV) << 32) |
  412. ravb_read(ndev, TFA1);
  413. memset(&shhwtstamps, 0, sizeof(shhwtstamps));
  414. shhwtstamps.hwtstamp = timespec64_to_ktime(ts);
  415. list_for_each_entry_safe(ts_skb, ts_skb2, &priv->ts_skb_list,
  416. list) {
  417. skb = ts_skb->skb;
  418. tag = ts_skb->tag;
  419. list_del(&ts_skb->list);
  420. kfree(ts_skb);
  421. if (tag == tfa_tag) {
  422. skb_tstamp_tx(skb, &shhwtstamps);
  423. break;
  424. }
  425. }
  426. ravb_write(ndev, ravb_read(ndev, TCCR) | TCCR_TFR, TCCR);
  427. }
  428. }
  429. /* Packet receive function for Ethernet AVB */
  430. static bool ravb_rx(struct net_device *ndev, int *quota, int q)
  431. {
  432. struct ravb_private *priv = netdev_priv(ndev);
  433. int entry = priv->cur_rx[q] % priv->num_rx_ring[q];
  434. int boguscnt = (priv->dirty_rx[q] + priv->num_rx_ring[q]) -
  435. priv->cur_rx[q];
  436. struct net_device_stats *stats = &priv->stats[q];
  437. struct ravb_ex_rx_desc *desc;
  438. struct sk_buff *skb;
  439. dma_addr_t dma_addr;
  440. struct timespec64 ts;
  441. u8 desc_status;
  442. u16 pkt_len;
  443. int limit;
  444. boguscnt = min(boguscnt, *quota);
  445. limit = boguscnt;
  446. desc = &priv->rx_ring[q][entry];
  447. while (desc->die_dt != DT_FEMPTY) {
  448. /* Descriptor type must be checked before all other reads */
  449. dma_rmb();
  450. desc_status = desc->msc;
  451. pkt_len = le16_to_cpu(desc->ds_cc) & RX_DS;
  452. if (--boguscnt < 0)
  453. break;
  454. /* We use 0-byte descriptors to mark the DMA mapping errors */
  455. if (!pkt_len)
  456. continue;
  457. if (desc_status & MSC_MC)
  458. stats->multicast++;
  459. if (desc_status & (MSC_CRC | MSC_RFE | MSC_RTSF | MSC_RTLF |
  460. MSC_CEEF)) {
  461. stats->rx_errors++;
  462. if (desc_status & MSC_CRC)
  463. stats->rx_crc_errors++;
  464. if (desc_status & MSC_RFE)
  465. stats->rx_frame_errors++;
  466. if (desc_status & (MSC_RTLF | MSC_RTSF))
  467. stats->rx_length_errors++;
  468. if (desc_status & MSC_CEEF)
  469. stats->rx_missed_errors++;
  470. } else {
  471. u32 get_ts = priv->tstamp_rx_ctrl & RAVB_RXTSTAMP_TYPE;
  472. skb = priv->rx_skb[q][entry];
  473. priv->rx_skb[q][entry] = NULL;
  474. dma_unmap_single(&ndev->dev, le32_to_cpu(desc->dptr),
  475. ALIGN(PKT_BUF_SZ, 16),
  476. DMA_FROM_DEVICE);
  477. get_ts &= (q == RAVB_NC) ?
  478. RAVB_RXTSTAMP_TYPE_V2_L2_EVENT :
  479. ~RAVB_RXTSTAMP_TYPE_V2_L2_EVENT;
  480. if (get_ts) {
  481. struct skb_shared_hwtstamps *shhwtstamps;
  482. shhwtstamps = skb_hwtstamps(skb);
  483. memset(shhwtstamps, 0, sizeof(*shhwtstamps));
  484. ts.tv_sec = ((u64) le16_to_cpu(desc->ts_sh) <<
  485. 32) | le32_to_cpu(desc->ts_sl);
  486. ts.tv_nsec = le32_to_cpu(desc->ts_n);
  487. shhwtstamps->hwtstamp = timespec64_to_ktime(ts);
  488. }
  489. skb_put(skb, pkt_len);
  490. skb->protocol = eth_type_trans(skb, ndev);
  491. napi_gro_receive(&priv->napi[q], skb);
  492. stats->rx_packets++;
  493. stats->rx_bytes += pkt_len;
  494. }
  495. entry = (++priv->cur_rx[q]) % priv->num_rx_ring[q];
  496. desc = &priv->rx_ring[q][entry];
  497. }
  498. /* Refill the RX ring buffers. */
  499. for (; priv->cur_rx[q] - priv->dirty_rx[q] > 0; priv->dirty_rx[q]++) {
  500. entry = priv->dirty_rx[q] % priv->num_rx_ring[q];
  501. desc = &priv->rx_ring[q][entry];
  502. /* The size of the buffer should be on 16-byte boundary. */
  503. desc->ds_cc = cpu_to_le16(ALIGN(PKT_BUF_SZ, 16));
  504. if (!priv->rx_skb[q][entry]) {
  505. skb = netdev_alloc_skb(ndev,
  506. PKT_BUF_SZ + RAVB_ALIGN - 1);
  507. if (!skb)
  508. break; /* Better luck next round. */
  509. ravb_set_buffer_align(skb);
  510. dma_addr = dma_map_single(&ndev->dev, skb->data,
  511. le16_to_cpu(desc->ds_cc),
  512. DMA_FROM_DEVICE);
  513. skb_checksum_none_assert(skb);
  514. /* We just set the data size to 0 for a failed mapping
  515. * which should prevent DMA from happening...
  516. */
  517. if (dma_mapping_error(&ndev->dev, dma_addr))
  518. desc->ds_cc = cpu_to_le16(0);
  519. desc->dptr = cpu_to_le32(dma_addr);
  520. priv->rx_skb[q][entry] = skb;
  521. }
  522. /* Descriptor type must be set after all the above writes */
  523. dma_wmb();
  524. desc->die_dt = DT_FEMPTY;
  525. }
  526. *quota -= limit - (++boguscnt);
  527. return boguscnt <= 0;
  528. }
  529. static void ravb_rcv_snd_disable(struct net_device *ndev)
  530. {
  531. /* Disable TX and RX */
  532. ravb_write(ndev, ravb_read(ndev, ECMR) & ~(ECMR_RE | ECMR_TE), ECMR);
  533. }
  534. static void ravb_rcv_snd_enable(struct net_device *ndev)
  535. {
  536. /* Enable TX and RX */
  537. ravb_write(ndev, ravb_read(ndev, ECMR) | ECMR_RE | ECMR_TE, ECMR);
  538. }
  539. /* function for waiting dma process finished */
  540. static int ravb_stop_dma(struct net_device *ndev)
  541. {
  542. int error;
  543. /* Wait for stopping the hardware TX process */
  544. error = ravb_wait(ndev, TCCR,
  545. TCCR_TSRQ0 | TCCR_TSRQ1 | TCCR_TSRQ2 | TCCR_TSRQ3, 0);
  546. if (error)
  547. return error;
  548. error = ravb_wait(ndev, CSR, CSR_TPO0 | CSR_TPO1 | CSR_TPO2 | CSR_TPO3,
  549. 0);
  550. if (error)
  551. return error;
  552. /* Stop the E-MAC's RX/TX processes. */
  553. ravb_rcv_snd_disable(ndev);
  554. /* Wait for stopping the RX DMA process */
  555. error = ravb_wait(ndev, CSR, CSR_RPO, 0);
  556. if (error)
  557. return error;
  558. /* Stop AVB-DMAC process */
  559. return ravb_config(ndev);
  560. }
  561. /* E-MAC interrupt handler */
  562. static void ravb_emac_interrupt(struct net_device *ndev)
  563. {
  564. struct ravb_private *priv = netdev_priv(ndev);
  565. u32 ecsr, psr;
  566. ecsr = ravb_read(ndev, ECSR);
  567. ravb_write(ndev, ecsr, ECSR); /* clear interrupt */
  568. if (ecsr & ECSR_ICD)
  569. ndev->stats.tx_carrier_errors++;
  570. if (ecsr & ECSR_LCHNG) {
  571. /* Link changed */
  572. if (priv->no_avb_link)
  573. return;
  574. psr = ravb_read(ndev, PSR);
  575. if (priv->avb_link_active_low)
  576. psr ^= PSR_LMON;
  577. if (!(psr & PSR_LMON)) {
  578. /* DIsable RX and TX */
  579. ravb_rcv_snd_disable(ndev);
  580. } else {
  581. /* Enable RX and TX */
  582. ravb_rcv_snd_enable(ndev);
  583. }
  584. }
  585. }
  586. /* Error interrupt handler */
  587. static void ravb_error_interrupt(struct net_device *ndev)
  588. {
  589. struct ravb_private *priv = netdev_priv(ndev);
  590. u32 eis, ris2;
  591. eis = ravb_read(ndev, EIS);
  592. ravb_write(ndev, ~EIS_QFS, EIS);
  593. if (eis & EIS_QFS) {
  594. ris2 = ravb_read(ndev, RIS2);
  595. ravb_write(ndev, ~(RIS2_QFF0 | RIS2_RFFF), RIS2);
  596. /* Receive Descriptor Empty int */
  597. if (ris2 & RIS2_QFF0)
  598. priv->stats[RAVB_BE].rx_over_errors++;
  599. /* Receive Descriptor Empty int */
  600. if (ris2 & RIS2_QFF1)
  601. priv->stats[RAVB_NC].rx_over_errors++;
  602. /* Receive FIFO Overflow int */
  603. if (ris2 & RIS2_RFFF)
  604. priv->rx_fifo_errors++;
  605. }
  606. }
  607. static irqreturn_t ravb_interrupt(int irq, void *dev_id)
  608. {
  609. struct net_device *ndev = dev_id;
  610. struct ravb_private *priv = netdev_priv(ndev);
  611. irqreturn_t result = IRQ_NONE;
  612. u32 iss;
  613. spin_lock(&priv->lock);
  614. /* Get interrupt status */
  615. iss = ravb_read(ndev, ISS);
  616. /* Received and transmitted interrupts */
  617. if (iss & (ISS_FRS | ISS_FTS | ISS_TFUS)) {
  618. u32 ris0 = ravb_read(ndev, RIS0);
  619. u32 ric0 = ravb_read(ndev, RIC0);
  620. u32 tis = ravb_read(ndev, TIS);
  621. u32 tic = ravb_read(ndev, TIC);
  622. int q;
  623. /* Timestamp updated */
  624. if (tis & TIS_TFUF) {
  625. ravb_write(ndev, ~TIS_TFUF, TIS);
  626. ravb_get_tx_tstamp(ndev);
  627. result = IRQ_HANDLED;
  628. }
  629. /* Network control and best effort queue RX/TX */
  630. for (q = RAVB_NC; q >= RAVB_BE; q--) {
  631. if (((ris0 & ric0) & BIT(q)) ||
  632. ((tis & tic) & BIT(q))) {
  633. if (napi_schedule_prep(&priv->napi[q])) {
  634. /* Mask RX and TX interrupts */
  635. ravb_write(ndev, ric0 & ~BIT(q), RIC0);
  636. ravb_write(ndev, tic & ~BIT(q), TIC);
  637. __napi_schedule(&priv->napi[q]);
  638. } else {
  639. netdev_warn(ndev,
  640. "ignoring interrupt, rx status 0x%08x, rx mask 0x%08x,\n",
  641. ris0, ric0);
  642. netdev_warn(ndev,
  643. " tx status 0x%08x, tx mask 0x%08x.\n",
  644. tis, tic);
  645. }
  646. result = IRQ_HANDLED;
  647. }
  648. }
  649. }
  650. /* E-MAC status summary */
  651. if (iss & ISS_MS) {
  652. ravb_emac_interrupt(ndev);
  653. result = IRQ_HANDLED;
  654. }
  655. /* Error status summary */
  656. if (iss & ISS_ES) {
  657. ravb_error_interrupt(ndev);
  658. result = IRQ_HANDLED;
  659. }
  660. if (iss & ISS_CGIS)
  661. result = ravb_ptp_interrupt(ndev);
  662. mmiowb();
  663. spin_unlock(&priv->lock);
  664. return result;
  665. }
  666. static int ravb_poll(struct napi_struct *napi, int budget)
  667. {
  668. struct net_device *ndev = napi->dev;
  669. struct ravb_private *priv = netdev_priv(ndev);
  670. unsigned long flags;
  671. int q = napi - priv->napi;
  672. int mask = BIT(q);
  673. int quota = budget;
  674. u32 ris0, tis;
  675. for (;;) {
  676. tis = ravb_read(ndev, TIS);
  677. ris0 = ravb_read(ndev, RIS0);
  678. if (!((ris0 & mask) || (tis & mask)))
  679. break;
  680. /* Processing RX Descriptor Ring */
  681. if (ris0 & mask) {
  682. /* Clear RX interrupt */
  683. ravb_write(ndev, ~mask, RIS0);
  684. if (ravb_rx(ndev, &quota, q))
  685. goto out;
  686. }
  687. /* Processing TX Descriptor Ring */
  688. if (tis & mask) {
  689. spin_lock_irqsave(&priv->lock, flags);
  690. /* Clear TX interrupt */
  691. ravb_write(ndev, ~mask, TIS);
  692. ravb_tx_free(ndev, q);
  693. netif_wake_subqueue(ndev, q);
  694. mmiowb();
  695. spin_unlock_irqrestore(&priv->lock, flags);
  696. }
  697. }
  698. napi_complete(napi);
  699. /* Re-enable RX/TX interrupts */
  700. spin_lock_irqsave(&priv->lock, flags);
  701. ravb_write(ndev, ravb_read(ndev, RIC0) | mask, RIC0);
  702. ravb_write(ndev, ravb_read(ndev, TIC) | mask, TIC);
  703. mmiowb();
  704. spin_unlock_irqrestore(&priv->lock, flags);
  705. /* Receive error message handling */
  706. priv->rx_over_errors = priv->stats[RAVB_BE].rx_over_errors;
  707. priv->rx_over_errors += priv->stats[RAVB_NC].rx_over_errors;
  708. if (priv->rx_over_errors != ndev->stats.rx_over_errors) {
  709. ndev->stats.rx_over_errors = priv->rx_over_errors;
  710. netif_err(priv, rx_err, ndev, "Receive Descriptor Empty\n");
  711. }
  712. if (priv->rx_fifo_errors != ndev->stats.rx_fifo_errors) {
  713. ndev->stats.rx_fifo_errors = priv->rx_fifo_errors;
  714. netif_err(priv, rx_err, ndev, "Receive FIFO Overflow\n");
  715. }
  716. out:
  717. return budget - quota;
  718. }
  719. /* PHY state control function */
  720. static void ravb_adjust_link(struct net_device *ndev)
  721. {
  722. struct ravb_private *priv = netdev_priv(ndev);
  723. struct phy_device *phydev = priv->phydev;
  724. bool new_state = false;
  725. if (phydev->link) {
  726. if (phydev->duplex != priv->duplex) {
  727. new_state = true;
  728. priv->duplex = phydev->duplex;
  729. ravb_set_duplex(ndev);
  730. }
  731. if (phydev->speed != priv->speed) {
  732. new_state = true;
  733. priv->speed = phydev->speed;
  734. ravb_set_rate(ndev);
  735. }
  736. if (!priv->link) {
  737. ravb_write(ndev, ravb_read(ndev, ECMR) & ~ECMR_TXF,
  738. ECMR);
  739. new_state = true;
  740. priv->link = phydev->link;
  741. if (priv->no_avb_link)
  742. ravb_rcv_snd_enable(ndev);
  743. }
  744. } else if (priv->link) {
  745. new_state = true;
  746. priv->link = 0;
  747. priv->speed = 0;
  748. priv->duplex = -1;
  749. if (priv->no_avb_link)
  750. ravb_rcv_snd_disable(ndev);
  751. }
  752. if (new_state && netif_msg_link(priv))
  753. phy_print_status(phydev);
  754. }
  755. /* PHY init function */
  756. static int ravb_phy_init(struct net_device *ndev)
  757. {
  758. struct device_node *np = ndev->dev.parent->of_node;
  759. struct ravb_private *priv = netdev_priv(ndev);
  760. struct phy_device *phydev;
  761. struct device_node *pn;
  762. priv->link = 0;
  763. priv->speed = 0;
  764. priv->duplex = -1;
  765. /* Try connecting to PHY */
  766. pn = of_parse_phandle(np, "phy-handle", 0);
  767. phydev = of_phy_connect(ndev, pn, ravb_adjust_link, 0,
  768. priv->phy_interface);
  769. if (!phydev) {
  770. netdev_err(ndev, "failed to connect PHY\n");
  771. return -ENOENT;
  772. }
  773. netdev_info(ndev, "attached PHY %d (IRQ %d) to driver %s\n",
  774. phydev->addr, phydev->irq, phydev->drv->name);
  775. priv->phydev = phydev;
  776. return 0;
  777. }
  778. /* PHY control start function */
  779. static int ravb_phy_start(struct net_device *ndev)
  780. {
  781. struct ravb_private *priv = netdev_priv(ndev);
  782. int error;
  783. error = ravb_phy_init(ndev);
  784. if (error)
  785. return error;
  786. phy_start(priv->phydev);
  787. return 0;
  788. }
  789. static int ravb_get_settings(struct net_device *ndev, struct ethtool_cmd *ecmd)
  790. {
  791. struct ravb_private *priv = netdev_priv(ndev);
  792. int error = -ENODEV;
  793. unsigned long flags;
  794. if (priv->phydev) {
  795. spin_lock_irqsave(&priv->lock, flags);
  796. error = phy_ethtool_gset(priv->phydev, ecmd);
  797. spin_unlock_irqrestore(&priv->lock, flags);
  798. }
  799. return error;
  800. }
  801. static int ravb_set_settings(struct net_device *ndev, struct ethtool_cmd *ecmd)
  802. {
  803. struct ravb_private *priv = netdev_priv(ndev);
  804. unsigned long flags;
  805. int error;
  806. if (!priv->phydev)
  807. return -ENODEV;
  808. spin_lock_irqsave(&priv->lock, flags);
  809. /* Disable TX and RX */
  810. ravb_rcv_snd_disable(ndev);
  811. error = phy_ethtool_sset(priv->phydev, ecmd);
  812. if (error)
  813. goto error_exit;
  814. if (ecmd->duplex == DUPLEX_FULL)
  815. priv->duplex = 1;
  816. else
  817. priv->duplex = 0;
  818. ravb_set_duplex(ndev);
  819. error_exit:
  820. mdelay(1);
  821. /* Enable TX and RX */
  822. ravb_rcv_snd_enable(ndev);
  823. mmiowb();
  824. spin_unlock_irqrestore(&priv->lock, flags);
  825. return error;
  826. }
  827. static int ravb_nway_reset(struct net_device *ndev)
  828. {
  829. struct ravb_private *priv = netdev_priv(ndev);
  830. int error = -ENODEV;
  831. unsigned long flags;
  832. if (priv->phydev) {
  833. spin_lock_irqsave(&priv->lock, flags);
  834. error = phy_start_aneg(priv->phydev);
  835. spin_unlock_irqrestore(&priv->lock, flags);
  836. }
  837. return error;
  838. }
  839. static u32 ravb_get_msglevel(struct net_device *ndev)
  840. {
  841. struct ravb_private *priv = netdev_priv(ndev);
  842. return priv->msg_enable;
  843. }
  844. static void ravb_set_msglevel(struct net_device *ndev, u32 value)
  845. {
  846. struct ravb_private *priv = netdev_priv(ndev);
  847. priv->msg_enable = value;
  848. }
  849. static const char ravb_gstrings_stats[][ETH_GSTRING_LEN] = {
  850. "rx_queue_0_current",
  851. "tx_queue_0_current",
  852. "rx_queue_0_dirty",
  853. "tx_queue_0_dirty",
  854. "rx_queue_0_packets",
  855. "tx_queue_0_packets",
  856. "rx_queue_0_bytes",
  857. "tx_queue_0_bytes",
  858. "rx_queue_0_mcast_packets",
  859. "rx_queue_0_errors",
  860. "rx_queue_0_crc_errors",
  861. "rx_queue_0_frame_errors",
  862. "rx_queue_0_length_errors",
  863. "rx_queue_0_missed_errors",
  864. "rx_queue_0_over_errors",
  865. "rx_queue_1_current",
  866. "tx_queue_1_current",
  867. "rx_queue_1_dirty",
  868. "tx_queue_1_dirty",
  869. "rx_queue_1_packets",
  870. "tx_queue_1_packets",
  871. "rx_queue_1_bytes",
  872. "tx_queue_1_bytes",
  873. "rx_queue_1_mcast_packets",
  874. "rx_queue_1_errors",
  875. "rx_queue_1_crc_errors",
  876. "rx_queue_1_frame_errors_",
  877. "rx_queue_1_length_errors",
  878. "rx_queue_1_missed_errors",
  879. "rx_queue_1_over_errors",
  880. };
  881. #define RAVB_STATS_LEN ARRAY_SIZE(ravb_gstrings_stats)
  882. static int ravb_get_sset_count(struct net_device *netdev, int sset)
  883. {
  884. switch (sset) {
  885. case ETH_SS_STATS:
  886. return RAVB_STATS_LEN;
  887. default:
  888. return -EOPNOTSUPP;
  889. }
  890. }
  891. static void ravb_get_ethtool_stats(struct net_device *ndev,
  892. struct ethtool_stats *stats, u64 *data)
  893. {
  894. struct ravb_private *priv = netdev_priv(ndev);
  895. int i = 0;
  896. int q;
  897. /* Device-specific stats */
  898. for (q = RAVB_BE; q < NUM_RX_QUEUE; q++) {
  899. struct net_device_stats *stats = &priv->stats[q];
  900. data[i++] = priv->cur_rx[q];
  901. data[i++] = priv->cur_tx[q];
  902. data[i++] = priv->dirty_rx[q];
  903. data[i++] = priv->dirty_tx[q];
  904. data[i++] = stats->rx_packets;
  905. data[i++] = stats->tx_packets;
  906. data[i++] = stats->rx_bytes;
  907. data[i++] = stats->tx_bytes;
  908. data[i++] = stats->multicast;
  909. data[i++] = stats->rx_errors;
  910. data[i++] = stats->rx_crc_errors;
  911. data[i++] = stats->rx_frame_errors;
  912. data[i++] = stats->rx_length_errors;
  913. data[i++] = stats->rx_missed_errors;
  914. data[i++] = stats->rx_over_errors;
  915. }
  916. }
  917. static void ravb_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
  918. {
  919. switch (stringset) {
  920. case ETH_SS_STATS:
  921. memcpy(data, *ravb_gstrings_stats, sizeof(ravb_gstrings_stats));
  922. break;
  923. }
  924. }
  925. static void ravb_get_ringparam(struct net_device *ndev,
  926. struct ethtool_ringparam *ring)
  927. {
  928. struct ravb_private *priv = netdev_priv(ndev);
  929. ring->rx_max_pending = BE_RX_RING_MAX;
  930. ring->tx_max_pending = BE_TX_RING_MAX;
  931. ring->rx_pending = priv->num_rx_ring[RAVB_BE];
  932. ring->tx_pending = priv->num_tx_ring[RAVB_BE];
  933. }
  934. static int ravb_set_ringparam(struct net_device *ndev,
  935. struct ethtool_ringparam *ring)
  936. {
  937. struct ravb_private *priv = netdev_priv(ndev);
  938. int error;
  939. if (ring->tx_pending > BE_TX_RING_MAX ||
  940. ring->rx_pending > BE_RX_RING_MAX ||
  941. ring->tx_pending < BE_TX_RING_MIN ||
  942. ring->rx_pending < BE_RX_RING_MIN)
  943. return -EINVAL;
  944. if (ring->rx_mini_pending || ring->rx_jumbo_pending)
  945. return -EINVAL;
  946. if (netif_running(ndev)) {
  947. netif_device_detach(ndev);
  948. /* Stop PTP Clock driver */
  949. ravb_ptp_stop(ndev);
  950. /* Wait for DMA stopping */
  951. error = ravb_stop_dma(ndev);
  952. if (error) {
  953. netdev_err(ndev,
  954. "cannot set ringparam! Any AVB processes are still running?\n");
  955. return error;
  956. }
  957. synchronize_irq(ndev->irq);
  958. /* Free all the skb's in the RX queue and the DMA buffers. */
  959. ravb_ring_free(ndev, RAVB_BE);
  960. ravb_ring_free(ndev, RAVB_NC);
  961. }
  962. /* Set new parameters */
  963. priv->num_rx_ring[RAVB_BE] = ring->rx_pending;
  964. priv->num_tx_ring[RAVB_BE] = ring->tx_pending;
  965. if (netif_running(ndev)) {
  966. error = ravb_dmac_init(ndev);
  967. if (error) {
  968. netdev_err(ndev,
  969. "%s: ravb_dmac_init() failed, error %d\n",
  970. __func__, error);
  971. return error;
  972. }
  973. ravb_emac_init(ndev);
  974. /* Initialise PTP Clock driver */
  975. ravb_ptp_init(ndev, priv->pdev);
  976. netif_device_attach(ndev);
  977. }
  978. return 0;
  979. }
  980. static int ravb_get_ts_info(struct net_device *ndev,
  981. struct ethtool_ts_info *info)
  982. {
  983. struct ravb_private *priv = netdev_priv(ndev);
  984. info->so_timestamping =
  985. SOF_TIMESTAMPING_TX_SOFTWARE |
  986. SOF_TIMESTAMPING_RX_SOFTWARE |
  987. SOF_TIMESTAMPING_SOFTWARE |
  988. SOF_TIMESTAMPING_TX_HARDWARE |
  989. SOF_TIMESTAMPING_RX_HARDWARE |
  990. SOF_TIMESTAMPING_RAW_HARDWARE;
  991. info->tx_types = (1 << HWTSTAMP_TX_OFF) | (1 << HWTSTAMP_TX_ON);
  992. info->rx_filters =
  993. (1 << HWTSTAMP_FILTER_NONE) |
  994. (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
  995. (1 << HWTSTAMP_FILTER_ALL);
  996. info->phc_index = ptp_clock_index(priv->ptp.clock);
  997. return 0;
  998. }
  999. static const struct ethtool_ops ravb_ethtool_ops = {
  1000. .get_settings = ravb_get_settings,
  1001. .set_settings = ravb_set_settings,
  1002. .nway_reset = ravb_nway_reset,
  1003. .get_msglevel = ravb_get_msglevel,
  1004. .set_msglevel = ravb_set_msglevel,
  1005. .get_link = ethtool_op_get_link,
  1006. .get_strings = ravb_get_strings,
  1007. .get_ethtool_stats = ravb_get_ethtool_stats,
  1008. .get_sset_count = ravb_get_sset_count,
  1009. .get_ringparam = ravb_get_ringparam,
  1010. .set_ringparam = ravb_set_ringparam,
  1011. .get_ts_info = ravb_get_ts_info,
  1012. };
  1013. /* Network device open function for Ethernet AVB */
  1014. static int ravb_open(struct net_device *ndev)
  1015. {
  1016. struct ravb_private *priv = netdev_priv(ndev);
  1017. int error;
  1018. napi_enable(&priv->napi[RAVB_BE]);
  1019. napi_enable(&priv->napi[RAVB_NC]);
  1020. error = request_irq(ndev->irq, ravb_interrupt, IRQF_SHARED, ndev->name,
  1021. ndev);
  1022. if (error) {
  1023. netdev_err(ndev, "cannot request IRQ\n");
  1024. goto out_napi_off;
  1025. }
  1026. /* Device init */
  1027. error = ravb_dmac_init(ndev);
  1028. if (error)
  1029. goto out_free_irq;
  1030. ravb_emac_init(ndev);
  1031. /* Initialise PTP Clock driver */
  1032. ravb_ptp_init(ndev, priv->pdev);
  1033. netif_tx_start_all_queues(ndev);
  1034. /* PHY control start */
  1035. error = ravb_phy_start(ndev);
  1036. if (error)
  1037. goto out_ptp_stop;
  1038. return 0;
  1039. out_ptp_stop:
  1040. /* Stop PTP Clock driver */
  1041. ravb_ptp_stop(ndev);
  1042. out_free_irq:
  1043. free_irq(ndev->irq, ndev);
  1044. out_napi_off:
  1045. napi_disable(&priv->napi[RAVB_NC]);
  1046. napi_disable(&priv->napi[RAVB_BE]);
  1047. return error;
  1048. }
  1049. /* Timeout function for Ethernet AVB */
  1050. static void ravb_tx_timeout(struct net_device *ndev)
  1051. {
  1052. struct ravb_private *priv = netdev_priv(ndev);
  1053. netif_err(priv, tx_err, ndev,
  1054. "transmit timed out, status %08x, resetting...\n",
  1055. ravb_read(ndev, ISS));
  1056. /* tx_errors count up */
  1057. ndev->stats.tx_errors++;
  1058. schedule_work(&priv->work);
  1059. }
  1060. static void ravb_tx_timeout_work(struct work_struct *work)
  1061. {
  1062. struct ravb_private *priv = container_of(work, struct ravb_private,
  1063. work);
  1064. struct net_device *ndev = priv->ndev;
  1065. netif_tx_stop_all_queues(ndev);
  1066. /* Stop PTP Clock driver */
  1067. ravb_ptp_stop(ndev);
  1068. /* Wait for DMA stopping */
  1069. ravb_stop_dma(ndev);
  1070. ravb_ring_free(ndev, RAVB_BE);
  1071. ravb_ring_free(ndev, RAVB_NC);
  1072. /* Device init */
  1073. ravb_dmac_init(ndev);
  1074. ravb_emac_init(ndev);
  1075. /* Initialise PTP Clock driver */
  1076. ravb_ptp_init(ndev, priv->pdev);
  1077. netif_tx_start_all_queues(ndev);
  1078. }
  1079. /* Packet transmit function for Ethernet AVB */
  1080. static netdev_tx_t ravb_start_xmit(struct sk_buff *skb, struct net_device *ndev)
  1081. {
  1082. struct ravb_private *priv = netdev_priv(ndev);
  1083. u16 q = skb_get_queue_mapping(skb);
  1084. struct ravb_tstamp_skb *ts_skb;
  1085. struct ravb_tx_desc *desc;
  1086. unsigned long flags;
  1087. u32 dma_addr;
  1088. void *buffer;
  1089. u32 entry;
  1090. u32 len;
  1091. spin_lock_irqsave(&priv->lock, flags);
  1092. if (priv->cur_tx[q] - priv->dirty_tx[q] > (priv->num_tx_ring[q] - 1) *
  1093. NUM_TX_DESC) {
  1094. netif_err(priv, tx_queued, ndev,
  1095. "still transmitting with the full ring!\n");
  1096. netif_stop_subqueue(ndev, q);
  1097. spin_unlock_irqrestore(&priv->lock, flags);
  1098. return NETDEV_TX_BUSY;
  1099. }
  1100. entry = priv->cur_tx[q] % (priv->num_tx_ring[q] * NUM_TX_DESC);
  1101. priv->tx_skb[q][entry / NUM_TX_DESC] = skb;
  1102. if (skb_put_padto(skb, ETH_ZLEN))
  1103. goto drop;
  1104. buffer = PTR_ALIGN(priv->tx_align[q], DPTR_ALIGN) +
  1105. entry / NUM_TX_DESC * DPTR_ALIGN;
  1106. len = PTR_ALIGN(skb->data, DPTR_ALIGN) - skb->data;
  1107. memcpy(buffer, skb->data, len);
  1108. dma_addr = dma_map_single(&ndev->dev, buffer, len, DMA_TO_DEVICE);
  1109. if (dma_mapping_error(&ndev->dev, dma_addr))
  1110. goto drop;
  1111. desc = &priv->tx_ring[q][entry];
  1112. desc->ds_tagl = cpu_to_le16(len);
  1113. desc->dptr = cpu_to_le32(dma_addr);
  1114. buffer = skb->data + len;
  1115. len = skb->len - len;
  1116. dma_addr = dma_map_single(&ndev->dev, buffer, len, DMA_TO_DEVICE);
  1117. if (dma_mapping_error(&ndev->dev, dma_addr))
  1118. goto unmap;
  1119. desc++;
  1120. desc->ds_tagl = cpu_to_le16(len);
  1121. desc->dptr = cpu_to_le32(dma_addr);
  1122. /* TX timestamp required */
  1123. if (q == RAVB_NC) {
  1124. ts_skb = kmalloc(sizeof(*ts_skb), GFP_ATOMIC);
  1125. if (!ts_skb) {
  1126. desc--;
  1127. dma_unmap_single(&ndev->dev, dma_addr, len,
  1128. DMA_TO_DEVICE);
  1129. goto unmap;
  1130. }
  1131. ts_skb->skb = skb;
  1132. ts_skb->tag = priv->ts_skb_tag++;
  1133. priv->ts_skb_tag &= 0x3ff;
  1134. list_add_tail(&ts_skb->list, &priv->ts_skb_list);
  1135. /* TAG and timestamp required flag */
  1136. skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
  1137. skb_tx_timestamp(skb);
  1138. desc->tagh_tsr = (ts_skb->tag >> 4) | TX_TSR;
  1139. desc->ds_tagl |= le16_to_cpu(ts_skb->tag << 12);
  1140. }
  1141. /* Descriptor type must be set after all the above writes */
  1142. dma_wmb();
  1143. desc->die_dt = DT_FEND;
  1144. desc--;
  1145. desc->die_dt = DT_FSTART;
  1146. ravb_write(ndev, ravb_read(ndev, TCCR) | (TCCR_TSRQ0 << q), TCCR);
  1147. priv->cur_tx[q] += NUM_TX_DESC;
  1148. if (priv->cur_tx[q] - priv->dirty_tx[q] >
  1149. (priv->num_tx_ring[q] - 1) * NUM_TX_DESC && !ravb_tx_free(ndev, q))
  1150. netif_stop_subqueue(ndev, q);
  1151. exit:
  1152. mmiowb();
  1153. spin_unlock_irqrestore(&priv->lock, flags);
  1154. return NETDEV_TX_OK;
  1155. unmap:
  1156. dma_unmap_single(&ndev->dev, le32_to_cpu(desc->dptr),
  1157. le16_to_cpu(desc->ds_tagl), DMA_TO_DEVICE);
  1158. drop:
  1159. dev_kfree_skb_any(skb);
  1160. priv->tx_skb[q][entry / NUM_TX_DESC] = NULL;
  1161. goto exit;
  1162. }
  1163. static u16 ravb_select_queue(struct net_device *ndev, struct sk_buff *skb,
  1164. void *accel_priv, select_queue_fallback_t fallback)
  1165. {
  1166. /* If skb needs TX timestamp, it is handled in network control queue */
  1167. return (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) ? RAVB_NC :
  1168. RAVB_BE;
  1169. }
  1170. static struct net_device_stats *ravb_get_stats(struct net_device *ndev)
  1171. {
  1172. struct ravb_private *priv = netdev_priv(ndev);
  1173. struct net_device_stats *nstats, *stats0, *stats1;
  1174. nstats = &ndev->stats;
  1175. stats0 = &priv->stats[RAVB_BE];
  1176. stats1 = &priv->stats[RAVB_NC];
  1177. nstats->tx_dropped += ravb_read(ndev, TROCR);
  1178. ravb_write(ndev, 0, TROCR); /* (write clear) */
  1179. nstats->collisions += ravb_read(ndev, CDCR);
  1180. ravb_write(ndev, 0, CDCR); /* (write clear) */
  1181. nstats->tx_carrier_errors += ravb_read(ndev, LCCR);
  1182. ravb_write(ndev, 0, LCCR); /* (write clear) */
  1183. nstats->tx_carrier_errors += ravb_read(ndev, CERCR);
  1184. ravb_write(ndev, 0, CERCR); /* (write clear) */
  1185. nstats->tx_carrier_errors += ravb_read(ndev, CEECR);
  1186. ravb_write(ndev, 0, CEECR); /* (write clear) */
  1187. nstats->rx_packets = stats0->rx_packets + stats1->rx_packets;
  1188. nstats->tx_packets = stats0->tx_packets + stats1->tx_packets;
  1189. nstats->rx_bytes = stats0->rx_bytes + stats1->rx_bytes;
  1190. nstats->tx_bytes = stats0->tx_bytes + stats1->tx_bytes;
  1191. nstats->multicast = stats0->multicast + stats1->multicast;
  1192. nstats->rx_errors = stats0->rx_errors + stats1->rx_errors;
  1193. nstats->rx_crc_errors = stats0->rx_crc_errors + stats1->rx_crc_errors;
  1194. nstats->rx_frame_errors =
  1195. stats0->rx_frame_errors + stats1->rx_frame_errors;
  1196. nstats->rx_length_errors =
  1197. stats0->rx_length_errors + stats1->rx_length_errors;
  1198. nstats->rx_missed_errors =
  1199. stats0->rx_missed_errors + stats1->rx_missed_errors;
  1200. nstats->rx_over_errors =
  1201. stats0->rx_over_errors + stats1->rx_over_errors;
  1202. return nstats;
  1203. }
  1204. /* Update promiscuous bit */
  1205. static void ravb_set_rx_mode(struct net_device *ndev)
  1206. {
  1207. struct ravb_private *priv = netdev_priv(ndev);
  1208. unsigned long flags;
  1209. u32 ecmr;
  1210. spin_lock_irqsave(&priv->lock, flags);
  1211. ecmr = ravb_read(ndev, ECMR);
  1212. if (ndev->flags & IFF_PROMISC)
  1213. ecmr |= ECMR_PRM;
  1214. else
  1215. ecmr &= ~ECMR_PRM;
  1216. ravb_write(ndev, ecmr, ECMR);
  1217. mmiowb();
  1218. spin_unlock_irqrestore(&priv->lock, flags);
  1219. }
  1220. /* Device close function for Ethernet AVB */
  1221. static int ravb_close(struct net_device *ndev)
  1222. {
  1223. struct ravb_private *priv = netdev_priv(ndev);
  1224. struct ravb_tstamp_skb *ts_skb, *ts_skb2;
  1225. netif_tx_stop_all_queues(ndev);
  1226. /* Disable interrupts by clearing the interrupt masks. */
  1227. ravb_write(ndev, 0, RIC0);
  1228. ravb_write(ndev, 0, RIC1);
  1229. ravb_write(ndev, 0, RIC2);
  1230. ravb_write(ndev, 0, TIC);
  1231. /* Stop PTP Clock driver */
  1232. ravb_ptp_stop(ndev);
  1233. /* Set the config mode to stop the AVB-DMAC's processes */
  1234. if (ravb_stop_dma(ndev) < 0)
  1235. netdev_err(ndev,
  1236. "device will be stopped after h/w processes are done.\n");
  1237. /* Clear the timestamp list */
  1238. list_for_each_entry_safe(ts_skb, ts_skb2, &priv->ts_skb_list, list) {
  1239. list_del(&ts_skb->list);
  1240. kfree(ts_skb);
  1241. }
  1242. /* PHY disconnect */
  1243. if (priv->phydev) {
  1244. phy_stop(priv->phydev);
  1245. phy_disconnect(priv->phydev);
  1246. priv->phydev = NULL;
  1247. }
  1248. free_irq(ndev->irq, ndev);
  1249. napi_disable(&priv->napi[RAVB_NC]);
  1250. napi_disable(&priv->napi[RAVB_BE]);
  1251. /* Free all the skb's in the RX queue and the DMA buffers. */
  1252. ravb_ring_free(ndev, RAVB_BE);
  1253. ravb_ring_free(ndev, RAVB_NC);
  1254. return 0;
  1255. }
  1256. static int ravb_hwtstamp_get(struct net_device *ndev, struct ifreq *req)
  1257. {
  1258. struct ravb_private *priv = netdev_priv(ndev);
  1259. struct hwtstamp_config config;
  1260. config.flags = 0;
  1261. config.tx_type = priv->tstamp_tx_ctrl ? HWTSTAMP_TX_ON :
  1262. HWTSTAMP_TX_OFF;
  1263. if (priv->tstamp_rx_ctrl & RAVB_RXTSTAMP_TYPE_V2_L2_EVENT)
  1264. config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_EVENT;
  1265. else if (priv->tstamp_rx_ctrl & RAVB_RXTSTAMP_TYPE_ALL)
  1266. config.rx_filter = HWTSTAMP_FILTER_ALL;
  1267. else
  1268. config.rx_filter = HWTSTAMP_FILTER_NONE;
  1269. return copy_to_user(req->ifr_data, &config, sizeof(config)) ?
  1270. -EFAULT : 0;
  1271. }
  1272. /* Control hardware time stamping */
  1273. static int ravb_hwtstamp_set(struct net_device *ndev, struct ifreq *req)
  1274. {
  1275. struct ravb_private *priv = netdev_priv(ndev);
  1276. struct hwtstamp_config config;
  1277. u32 tstamp_rx_ctrl = RAVB_RXTSTAMP_ENABLED;
  1278. u32 tstamp_tx_ctrl;
  1279. if (copy_from_user(&config, req->ifr_data, sizeof(config)))
  1280. return -EFAULT;
  1281. /* Reserved for future extensions */
  1282. if (config.flags)
  1283. return -EINVAL;
  1284. switch (config.tx_type) {
  1285. case HWTSTAMP_TX_OFF:
  1286. tstamp_tx_ctrl = 0;
  1287. break;
  1288. case HWTSTAMP_TX_ON:
  1289. tstamp_tx_ctrl = RAVB_TXTSTAMP_ENABLED;
  1290. break;
  1291. default:
  1292. return -ERANGE;
  1293. }
  1294. switch (config.rx_filter) {
  1295. case HWTSTAMP_FILTER_NONE:
  1296. tstamp_rx_ctrl = 0;
  1297. break;
  1298. case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
  1299. tstamp_rx_ctrl |= RAVB_RXTSTAMP_TYPE_V2_L2_EVENT;
  1300. break;
  1301. default:
  1302. config.rx_filter = HWTSTAMP_FILTER_ALL;
  1303. tstamp_rx_ctrl |= RAVB_RXTSTAMP_TYPE_ALL;
  1304. }
  1305. priv->tstamp_tx_ctrl = tstamp_tx_ctrl;
  1306. priv->tstamp_rx_ctrl = tstamp_rx_ctrl;
  1307. return copy_to_user(req->ifr_data, &config, sizeof(config)) ?
  1308. -EFAULT : 0;
  1309. }
  1310. /* ioctl to device function */
  1311. static int ravb_do_ioctl(struct net_device *ndev, struct ifreq *req, int cmd)
  1312. {
  1313. struct ravb_private *priv = netdev_priv(ndev);
  1314. struct phy_device *phydev = priv->phydev;
  1315. if (!netif_running(ndev))
  1316. return -EINVAL;
  1317. if (!phydev)
  1318. return -ENODEV;
  1319. switch (cmd) {
  1320. case SIOCGHWTSTAMP:
  1321. return ravb_hwtstamp_get(ndev, req);
  1322. case SIOCSHWTSTAMP:
  1323. return ravb_hwtstamp_set(ndev, req);
  1324. }
  1325. return phy_mii_ioctl(phydev, req, cmd);
  1326. }
  1327. static const struct net_device_ops ravb_netdev_ops = {
  1328. .ndo_open = ravb_open,
  1329. .ndo_stop = ravb_close,
  1330. .ndo_start_xmit = ravb_start_xmit,
  1331. .ndo_select_queue = ravb_select_queue,
  1332. .ndo_get_stats = ravb_get_stats,
  1333. .ndo_set_rx_mode = ravb_set_rx_mode,
  1334. .ndo_tx_timeout = ravb_tx_timeout,
  1335. .ndo_do_ioctl = ravb_do_ioctl,
  1336. .ndo_validate_addr = eth_validate_addr,
  1337. .ndo_set_mac_address = eth_mac_addr,
  1338. .ndo_change_mtu = eth_change_mtu,
  1339. };
  1340. /* MDIO bus init function */
  1341. static int ravb_mdio_init(struct ravb_private *priv)
  1342. {
  1343. struct platform_device *pdev = priv->pdev;
  1344. struct device *dev = &pdev->dev;
  1345. int error;
  1346. /* Bitbang init */
  1347. priv->mdiobb.ops = &bb_ops;
  1348. /* MII controller setting */
  1349. priv->mii_bus = alloc_mdio_bitbang(&priv->mdiobb);
  1350. if (!priv->mii_bus)
  1351. return -ENOMEM;
  1352. /* Hook up MII support for ethtool */
  1353. priv->mii_bus->name = "ravb_mii";
  1354. priv->mii_bus->parent = dev;
  1355. snprintf(priv->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
  1356. pdev->name, pdev->id);
  1357. /* Register MDIO bus */
  1358. error = of_mdiobus_register(priv->mii_bus, dev->of_node);
  1359. if (error)
  1360. goto out_free_bus;
  1361. return 0;
  1362. out_free_bus:
  1363. free_mdio_bitbang(priv->mii_bus);
  1364. return error;
  1365. }
  1366. /* MDIO bus release function */
  1367. static int ravb_mdio_release(struct ravb_private *priv)
  1368. {
  1369. /* Unregister mdio bus */
  1370. mdiobus_unregister(priv->mii_bus);
  1371. /* Free bitbang info */
  1372. free_mdio_bitbang(priv->mii_bus);
  1373. return 0;
  1374. }
  1375. static int ravb_probe(struct platform_device *pdev)
  1376. {
  1377. struct device_node *np = pdev->dev.of_node;
  1378. struct ravb_private *priv;
  1379. struct net_device *ndev;
  1380. int error, irq, q;
  1381. struct resource *res;
  1382. if (!np) {
  1383. dev_err(&pdev->dev,
  1384. "this driver is required to be instantiated from device tree\n");
  1385. return -EINVAL;
  1386. }
  1387. /* Get base address */
  1388. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1389. if (!res) {
  1390. dev_err(&pdev->dev, "invalid resource\n");
  1391. return -EINVAL;
  1392. }
  1393. ndev = alloc_etherdev_mqs(sizeof(struct ravb_private),
  1394. NUM_TX_QUEUE, NUM_RX_QUEUE);
  1395. if (!ndev)
  1396. return -ENOMEM;
  1397. pm_runtime_enable(&pdev->dev);
  1398. pm_runtime_get_sync(&pdev->dev);
  1399. /* The Ether-specific entries in the device structure. */
  1400. ndev->base_addr = res->start;
  1401. ndev->dma = -1;
  1402. irq = platform_get_irq(pdev, 0);
  1403. if (irq < 0) {
  1404. error = irq;
  1405. goto out_release;
  1406. }
  1407. ndev->irq = irq;
  1408. SET_NETDEV_DEV(ndev, &pdev->dev);
  1409. priv = netdev_priv(ndev);
  1410. priv->ndev = ndev;
  1411. priv->pdev = pdev;
  1412. priv->num_tx_ring[RAVB_BE] = BE_TX_RING_SIZE;
  1413. priv->num_rx_ring[RAVB_BE] = BE_RX_RING_SIZE;
  1414. priv->num_tx_ring[RAVB_NC] = NC_TX_RING_SIZE;
  1415. priv->num_rx_ring[RAVB_NC] = NC_RX_RING_SIZE;
  1416. priv->addr = devm_ioremap_resource(&pdev->dev, res);
  1417. if (IS_ERR(priv->addr)) {
  1418. error = PTR_ERR(priv->addr);
  1419. goto out_release;
  1420. }
  1421. spin_lock_init(&priv->lock);
  1422. INIT_WORK(&priv->work, ravb_tx_timeout_work);
  1423. priv->phy_interface = of_get_phy_mode(np);
  1424. priv->no_avb_link = of_property_read_bool(np, "renesas,no-ether-link");
  1425. priv->avb_link_active_low =
  1426. of_property_read_bool(np, "renesas,ether-link-active-low");
  1427. /* Set function */
  1428. ndev->netdev_ops = &ravb_netdev_ops;
  1429. ndev->ethtool_ops = &ravb_ethtool_ops;
  1430. /* Set AVB config mode */
  1431. ravb_write(ndev, (ravb_read(ndev, CCC) & ~CCC_OPC) | CCC_OPC_CONFIG,
  1432. CCC);
  1433. /* Set CSEL value */
  1434. ravb_write(ndev, (ravb_read(ndev, CCC) & ~CCC_CSEL) | CCC_CSEL_HPB,
  1435. CCC);
  1436. /* Set GTI value */
  1437. ravb_write(ndev, ((1000 << 20) / 130) & GTI_TIV, GTI);
  1438. /* Request GTI loading */
  1439. ravb_write(ndev, ravb_read(ndev, GCCR) | GCCR_LTI, GCCR);
  1440. /* Allocate descriptor base address table */
  1441. priv->desc_bat_size = sizeof(struct ravb_desc) * DBAT_ENTRY_NUM;
  1442. priv->desc_bat = dma_alloc_coherent(NULL, priv->desc_bat_size,
  1443. &priv->desc_bat_dma, GFP_KERNEL);
  1444. if (!priv->desc_bat) {
  1445. dev_err(&ndev->dev,
  1446. "Cannot allocate desc base address table (size %d bytes)\n",
  1447. priv->desc_bat_size);
  1448. error = -ENOMEM;
  1449. goto out_release;
  1450. }
  1451. for (q = RAVB_BE; q < DBAT_ENTRY_NUM; q++)
  1452. priv->desc_bat[q].die_dt = DT_EOS;
  1453. ravb_write(ndev, priv->desc_bat_dma, DBAT);
  1454. /* Initialise HW timestamp list */
  1455. INIT_LIST_HEAD(&priv->ts_skb_list);
  1456. /* Debug message level */
  1457. priv->msg_enable = RAVB_DEF_MSG_ENABLE;
  1458. /* Read and set MAC address */
  1459. ravb_read_mac_address(ndev, of_get_mac_address(np));
  1460. if (!is_valid_ether_addr(ndev->dev_addr)) {
  1461. dev_warn(&pdev->dev,
  1462. "no valid MAC address supplied, using a random one\n");
  1463. eth_hw_addr_random(ndev);
  1464. }
  1465. /* MDIO bus init */
  1466. error = ravb_mdio_init(priv);
  1467. if (error) {
  1468. dev_err(&ndev->dev, "failed to initialize MDIO\n");
  1469. goto out_dma_free;
  1470. }
  1471. netif_napi_add(ndev, &priv->napi[RAVB_BE], ravb_poll, 64);
  1472. netif_napi_add(ndev, &priv->napi[RAVB_NC], ravb_poll, 64);
  1473. /* Network device register */
  1474. error = register_netdev(ndev);
  1475. if (error)
  1476. goto out_napi_del;
  1477. /* Print device information */
  1478. netdev_info(ndev, "Base address at %#x, %pM, IRQ %d.\n",
  1479. (u32)ndev->base_addr, ndev->dev_addr, ndev->irq);
  1480. platform_set_drvdata(pdev, ndev);
  1481. return 0;
  1482. out_napi_del:
  1483. netif_napi_del(&priv->napi[RAVB_NC]);
  1484. netif_napi_del(&priv->napi[RAVB_BE]);
  1485. ravb_mdio_release(priv);
  1486. out_dma_free:
  1487. dma_free_coherent(NULL, priv->desc_bat_size, priv->desc_bat,
  1488. priv->desc_bat_dma);
  1489. out_release:
  1490. if (ndev)
  1491. free_netdev(ndev);
  1492. pm_runtime_put(&pdev->dev);
  1493. pm_runtime_disable(&pdev->dev);
  1494. return error;
  1495. }
  1496. static int ravb_remove(struct platform_device *pdev)
  1497. {
  1498. struct net_device *ndev = platform_get_drvdata(pdev);
  1499. struct ravb_private *priv = netdev_priv(ndev);
  1500. dma_free_coherent(NULL, priv->desc_bat_size, priv->desc_bat,
  1501. priv->desc_bat_dma);
  1502. /* Set reset mode */
  1503. ravb_write(ndev, CCC_OPC_RESET, CCC);
  1504. pm_runtime_put_sync(&pdev->dev);
  1505. unregister_netdev(ndev);
  1506. netif_napi_del(&priv->napi[RAVB_NC]);
  1507. netif_napi_del(&priv->napi[RAVB_BE]);
  1508. ravb_mdio_release(priv);
  1509. pm_runtime_disable(&pdev->dev);
  1510. free_netdev(ndev);
  1511. platform_set_drvdata(pdev, NULL);
  1512. return 0;
  1513. }
  1514. #ifdef CONFIG_PM
  1515. static int ravb_runtime_nop(struct device *dev)
  1516. {
  1517. /* Runtime PM callback shared between ->runtime_suspend()
  1518. * and ->runtime_resume(). Simply returns success.
  1519. *
  1520. * This driver re-initializes all registers after
  1521. * pm_runtime_get_sync() anyway so there is no need
  1522. * to save and restore registers here.
  1523. */
  1524. return 0;
  1525. }
  1526. static const struct dev_pm_ops ravb_dev_pm_ops = {
  1527. .runtime_suspend = ravb_runtime_nop,
  1528. .runtime_resume = ravb_runtime_nop,
  1529. };
  1530. #define RAVB_PM_OPS (&ravb_dev_pm_ops)
  1531. #else
  1532. #define RAVB_PM_OPS NULL
  1533. #endif
  1534. static const struct of_device_id ravb_match_table[] = {
  1535. { .compatible = "renesas,etheravb-r8a7790" },
  1536. { .compatible = "renesas,etheravb-r8a7794" },
  1537. { }
  1538. };
  1539. MODULE_DEVICE_TABLE(of, ravb_match_table);
  1540. static struct platform_driver ravb_driver = {
  1541. .probe = ravb_probe,
  1542. .remove = ravb_remove,
  1543. .driver = {
  1544. .name = "ravb",
  1545. .pm = RAVB_PM_OPS,
  1546. .of_match_table = ravb_match_table,
  1547. },
  1548. };
  1549. module_platform_driver(ravb_driver);
  1550. MODULE_AUTHOR("Mitsuhiro Kimura, Masaru Nagai");
  1551. MODULE_DESCRIPTION("Renesas Ethernet AVB driver");
  1552. MODULE_LICENSE("GPL v2");