i40e_txrx.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329
  1. /*******************************************************************************
  2. *
  3. * Intel Ethernet Controller XL710 Family Linux Driver
  4. * Copyright(c) 2013 - 2014 Intel Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms and conditions of the GNU General Public License,
  8. * version 2, as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along
  16. * with this program. If not, see <http://www.gnu.org/licenses/>.
  17. *
  18. * The full GNU General Public License is included in this distribution in
  19. * the file called "COPYING".
  20. *
  21. * Contact Information:
  22. * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  23. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  24. *
  25. ******************************************************************************/
  26. #ifndef _I40E_TXRX_H_
  27. #define _I40E_TXRX_H_
  28. /* Interrupt Throttling and Rate Limiting Goodies */
  29. #define I40E_MAX_ITR 0x0FF0 /* reg uses 2 usec resolution */
  30. #define I40E_MIN_ITR 0x0001 /* reg uses 2 usec resolution */
  31. #define I40E_ITR_100K 0x0005
  32. #define I40E_ITR_20K 0x0019
  33. #define I40E_ITR_8K 0x003E
  34. #define I40E_ITR_4K 0x007A
  35. #define I40E_ITR_RX_DEF I40E_ITR_8K
  36. #define I40E_ITR_TX_DEF I40E_ITR_4K
  37. #define I40E_ITR_DYNAMIC 0x8000 /* use top bit as a flag */
  38. #define I40E_MIN_INT_RATE 250 /* ~= 1000000 / (I40E_MAX_ITR * 2) */
  39. #define I40E_MAX_INT_RATE 500000 /* == 1000000 / (I40E_MIN_ITR * 2) */
  40. #define I40E_DEFAULT_IRQ_WORK 256
  41. #define ITR_TO_REG(setting) ((setting & ~I40E_ITR_DYNAMIC) >> 1)
  42. #define ITR_IS_DYNAMIC(setting) (!!(setting & I40E_ITR_DYNAMIC))
  43. #define ITR_REG_TO_USEC(itr_reg) (itr_reg << 1)
  44. #define I40E_QUEUE_END_OF_LIST 0x7FF
  45. /* this enum matches hardware bits and is meant to be used by DYN_CTLN
  46. * registers and QINT registers or more generally anywhere in the manual
  47. * mentioning ITR_INDX, ITR_NONE cannot be used as an index 'n' into any
  48. * register but instead is a special value meaning "don't update" ITR0/1/2.
  49. */
  50. enum i40e_dyn_idx_t {
  51. I40E_IDX_ITR0 = 0,
  52. I40E_IDX_ITR1 = 1,
  53. I40E_IDX_ITR2 = 2,
  54. I40E_ITR_NONE = 3 /* ITR_NONE must not be used as an index */
  55. };
  56. /* these are indexes into ITRN registers */
  57. #define I40E_RX_ITR I40E_IDX_ITR0
  58. #define I40E_TX_ITR I40E_IDX_ITR1
  59. #define I40E_PE_ITR I40E_IDX_ITR2
  60. /* Supported RSS offloads */
  61. #define I40E_DEFAULT_RSS_HENA ( \
  62. BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_UDP) | \
  63. BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_SCTP) | \
  64. BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_TCP) | \
  65. BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_OTHER) | \
  66. BIT_ULL(I40E_FILTER_PCTYPE_FRAG_IPV4) | \
  67. BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_UDP) | \
  68. BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_TCP) | \
  69. BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_SCTP) | \
  70. BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_OTHER) | \
  71. BIT_ULL(I40E_FILTER_PCTYPE_FRAG_IPV6) | \
  72. BIT_ULL(I40E_FILTER_PCTYPE_L2_PAYLOAD))
  73. #define I40E_DEFAULT_RSS_HENA_EXPANDED (I40E_DEFAULT_RSS_HENA | \
  74. BIT(I40E_FILTER_PCTYPE_NONF_IPV4_TCP_SYN_NO_ACK) | \
  75. BIT(I40E_FILTER_PCTYPE_NONF_UNICAST_IPV4_UDP) | \
  76. BIT(I40E_FILTER_PCTYPE_NONF_MULTICAST_IPV4_UDP) | \
  77. BIT(I40E_FILTER_PCTYPE_NONF_IPV6_TCP_SYN_NO_ACK) | \
  78. BIT(I40E_FILTER_PCTYPE_NONF_UNICAST_IPV6_UDP) | \
  79. BIT(I40E_FILTER_PCTYPE_NONF_MULTICAST_IPV6_UDP))
  80. #define i40e_pf_get_default_rss_hena(pf) \
  81. (((pf)->flags & I40E_FLAG_MULTIPLE_TCP_UDP_RSS_PCTYPE) ? \
  82. I40E_DEFAULT_RSS_HENA_EXPANDED : I40E_DEFAULT_RSS_HENA)
  83. /* Supported Rx Buffer Sizes */
  84. #define I40E_RXBUFFER_512 512 /* Used for packet split */
  85. #define I40E_RXBUFFER_2048 2048
  86. #define I40E_RXBUFFER_3072 3072 /* For FCoE MTU of 2158 */
  87. #define I40E_RXBUFFER_4096 4096
  88. #define I40E_RXBUFFER_8192 8192
  89. #define I40E_MAX_RXBUFFER 9728 /* largest size for single descriptor */
  90. /* NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we
  91. * reserve 2 more, and skb_shared_info adds an additional 384 bytes more,
  92. * this adds up to 512 bytes of extra data meaning the smallest allocation
  93. * we could have is 1K.
  94. * i.e. RXBUFFER_512 --> size-1024 slab
  95. */
  96. #define I40E_RX_HDR_SIZE I40E_RXBUFFER_512
  97. /* How many Rx Buffers do we bundle into one write to the hardware ? */
  98. #define I40E_RX_BUFFER_WRITE 16 /* Must be power of 2 */
  99. #define I40E_RX_INCREMENT(r, i) \
  100. do { \
  101. (i)++; \
  102. if ((i) == (r)->count) \
  103. i = 0; \
  104. r->next_to_clean = i; \
  105. } while (0)
  106. #define I40E_RX_NEXT_DESC(r, i, n) \
  107. do { \
  108. (i)++; \
  109. if ((i) == (r)->count) \
  110. i = 0; \
  111. (n) = I40E_RX_DESC((r), (i)); \
  112. } while (0)
  113. #define I40E_RX_NEXT_DESC_PREFETCH(r, i, n) \
  114. do { \
  115. I40E_RX_NEXT_DESC((r), (i), (n)); \
  116. prefetch((n)); \
  117. } while (0)
  118. #define i40e_rx_desc i40e_32byte_rx_desc
  119. #define I40E_MAX_BUFFER_TXD 8
  120. #define I40E_MIN_TX_LEN 17
  121. #define I40E_MAX_DATA_PER_TXD 8192
  122. /* Tx Descriptors needed, worst case */
  123. #define TXD_USE_COUNT(S) DIV_ROUND_UP((S), I40E_MAX_DATA_PER_TXD)
  124. #define DESC_NEEDED (MAX_SKB_FRAGS + 4)
  125. #define I40E_MIN_DESC_PENDING 4
  126. #define I40E_TX_FLAGS_CSUM BIT(0)
  127. #define I40E_TX_FLAGS_HW_VLAN BIT(1)
  128. #define I40E_TX_FLAGS_SW_VLAN BIT(2)
  129. #define I40E_TX_FLAGS_TSO BIT(3)
  130. #define I40E_TX_FLAGS_IPV4 BIT(4)
  131. #define I40E_TX_FLAGS_IPV6 BIT(5)
  132. #define I40E_TX_FLAGS_FCCRC BIT(6)
  133. #define I40E_TX_FLAGS_FSO BIT(7)
  134. #define I40E_TX_FLAGS_TSYN BIT(8)
  135. #define I40E_TX_FLAGS_FD_SB BIT(9)
  136. #define I40E_TX_FLAGS_VXLAN_TUNNEL BIT(10)
  137. #define I40E_TX_FLAGS_VLAN_MASK 0xffff0000
  138. #define I40E_TX_FLAGS_VLAN_PRIO_MASK 0xe0000000
  139. #define I40E_TX_FLAGS_VLAN_PRIO_SHIFT 29
  140. #define I40E_TX_FLAGS_VLAN_SHIFT 16
  141. struct i40e_tx_buffer {
  142. struct i40e_tx_desc *next_to_watch;
  143. union {
  144. struct sk_buff *skb;
  145. void *raw_buf;
  146. };
  147. unsigned int bytecount;
  148. unsigned short gso_segs;
  149. DEFINE_DMA_UNMAP_ADDR(dma);
  150. DEFINE_DMA_UNMAP_LEN(len);
  151. u32 tx_flags;
  152. };
  153. struct i40e_rx_buffer {
  154. struct sk_buff *skb;
  155. void *hdr_buf;
  156. dma_addr_t dma;
  157. struct page *page;
  158. dma_addr_t page_dma;
  159. unsigned int page_offset;
  160. };
  161. struct i40e_queue_stats {
  162. u64 packets;
  163. u64 bytes;
  164. };
  165. struct i40e_tx_queue_stats {
  166. u64 restart_queue;
  167. u64 tx_busy;
  168. u64 tx_done_old;
  169. };
  170. struct i40e_rx_queue_stats {
  171. u64 non_eop_descs;
  172. u64 alloc_page_failed;
  173. u64 alloc_buff_failed;
  174. };
  175. enum i40e_ring_state_t {
  176. __I40E_TX_FDIR_INIT_DONE,
  177. __I40E_TX_XPS_INIT_DONE,
  178. __I40E_TX_DETECT_HANG,
  179. __I40E_HANG_CHECK_ARMED,
  180. __I40E_RX_PS_ENABLED,
  181. __I40E_RX_16BYTE_DESC_ENABLED,
  182. };
  183. #define ring_is_ps_enabled(ring) \
  184. test_bit(__I40E_RX_PS_ENABLED, &(ring)->state)
  185. #define set_ring_ps_enabled(ring) \
  186. set_bit(__I40E_RX_PS_ENABLED, &(ring)->state)
  187. #define clear_ring_ps_enabled(ring) \
  188. clear_bit(__I40E_RX_PS_ENABLED, &(ring)->state)
  189. #define check_for_tx_hang(ring) \
  190. test_bit(__I40E_TX_DETECT_HANG, &(ring)->state)
  191. #define set_check_for_tx_hang(ring) \
  192. set_bit(__I40E_TX_DETECT_HANG, &(ring)->state)
  193. #define clear_check_for_tx_hang(ring) \
  194. clear_bit(__I40E_TX_DETECT_HANG, &(ring)->state)
  195. #define ring_is_16byte_desc_enabled(ring) \
  196. test_bit(__I40E_RX_16BYTE_DESC_ENABLED, &(ring)->state)
  197. #define set_ring_16byte_desc_enabled(ring) \
  198. set_bit(__I40E_RX_16BYTE_DESC_ENABLED, &(ring)->state)
  199. #define clear_ring_16byte_desc_enabled(ring) \
  200. clear_bit(__I40E_RX_16BYTE_DESC_ENABLED, &(ring)->state)
  201. /* struct that defines a descriptor ring, associated with a VSI */
  202. struct i40e_ring {
  203. struct i40e_ring *next; /* pointer to next ring in q_vector */
  204. void *desc; /* Descriptor ring memory */
  205. struct device *dev; /* Used for DMA mapping */
  206. struct net_device *netdev; /* netdev ring maps to */
  207. union {
  208. struct i40e_tx_buffer *tx_bi;
  209. struct i40e_rx_buffer *rx_bi;
  210. };
  211. unsigned long state;
  212. u16 queue_index; /* Queue number of ring */
  213. u8 dcb_tc; /* Traffic class of ring */
  214. u8 __iomem *tail;
  215. u16 count; /* Number of descriptors */
  216. u16 reg_idx; /* HW register index of the ring */
  217. u16 rx_hdr_len;
  218. u16 rx_buf_len;
  219. u8 dtype;
  220. #define I40E_RX_DTYPE_NO_SPLIT 0
  221. #define I40E_RX_DTYPE_HEADER_SPLIT 1
  222. #define I40E_RX_DTYPE_SPLIT_ALWAYS 2
  223. u8 hsplit;
  224. #define I40E_RX_SPLIT_L2 0x1
  225. #define I40E_RX_SPLIT_IP 0x2
  226. #define I40E_RX_SPLIT_TCP_UDP 0x4
  227. #define I40E_RX_SPLIT_SCTP 0x8
  228. /* used in interrupt processing */
  229. u16 next_to_use;
  230. u16 next_to_clean;
  231. u8 atr_sample_rate;
  232. u8 atr_count;
  233. unsigned long last_rx_timestamp;
  234. bool ring_active; /* is ring online or not */
  235. bool arm_wb; /* do something to arm write back */
  236. u16 flags;
  237. #define I40E_TXR_FLAGS_WB_ON_ITR BIT(0)
  238. #define I40E_TXR_FLAGS_OUTER_UDP_CSUM BIT(1)
  239. /* stats structs */
  240. struct i40e_queue_stats stats;
  241. struct u64_stats_sync syncp;
  242. union {
  243. struct i40e_tx_queue_stats tx_stats;
  244. struct i40e_rx_queue_stats rx_stats;
  245. };
  246. unsigned int size; /* length of descriptor ring in bytes */
  247. dma_addr_t dma; /* physical address of ring */
  248. struct i40e_vsi *vsi; /* Backreference to associated VSI */
  249. struct i40e_q_vector *q_vector; /* Backreference to associated vector */
  250. struct rcu_head rcu; /* to avoid race on free */
  251. } ____cacheline_internodealigned_in_smp;
  252. enum i40e_latency_range {
  253. I40E_LOWEST_LATENCY = 0,
  254. I40E_LOW_LATENCY = 1,
  255. I40E_BULK_LATENCY = 2,
  256. };
  257. struct i40e_ring_container {
  258. /* array of pointers to rings */
  259. struct i40e_ring *ring;
  260. unsigned int total_bytes; /* total bytes processed this int */
  261. unsigned int total_packets; /* total packets processed this int */
  262. u16 count;
  263. enum i40e_latency_range latency_range;
  264. u16 itr;
  265. };
  266. /* iterator for handling rings in ring container */
  267. #define i40e_for_each_ring(pos, head) \
  268. for (pos = (head).ring; pos != NULL; pos = pos->next)
  269. void i40e_alloc_rx_buffers_ps(struct i40e_ring *rxr, u16 cleaned_count);
  270. void i40e_alloc_rx_buffers_1buf(struct i40e_ring *rxr, u16 cleaned_count);
  271. void i40e_alloc_rx_headers(struct i40e_ring *rxr);
  272. netdev_tx_t i40e_lan_xmit_frame(struct sk_buff *skb, struct net_device *netdev);
  273. void i40e_clean_tx_ring(struct i40e_ring *tx_ring);
  274. void i40e_clean_rx_ring(struct i40e_ring *rx_ring);
  275. int i40e_setup_tx_descriptors(struct i40e_ring *tx_ring);
  276. int i40e_setup_rx_descriptors(struct i40e_ring *rx_ring);
  277. void i40e_free_tx_resources(struct i40e_ring *tx_ring);
  278. void i40e_free_rx_resources(struct i40e_ring *rx_ring);
  279. int i40e_napi_poll(struct napi_struct *napi, int budget);
  280. #ifdef I40E_FCOE
  281. void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
  282. struct i40e_tx_buffer *first, u32 tx_flags,
  283. const u8 hdr_len, u32 td_cmd, u32 td_offset);
  284. int i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size);
  285. int i40e_xmit_descriptor_count(struct sk_buff *skb, struct i40e_ring *tx_ring);
  286. int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
  287. struct i40e_ring *tx_ring, u32 *flags);
  288. #endif
  289. #endif /* _I40E_TXRX_H_ */