bcmmii.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646
  1. /*
  2. * Broadcom GENET MDIO routines
  3. *
  4. * Copyright (c) 2014 Broadcom Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/types.h>
  11. #include <linux/delay.h>
  12. #include <linux/wait.h>
  13. #include <linux/mii.h>
  14. #include <linux/ethtool.h>
  15. #include <linux/bitops.h>
  16. #include <linux/netdevice.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/phy.h>
  19. #include <linux/phy_fixed.h>
  20. #include <linux/brcmphy.h>
  21. #include <linux/of.h>
  22. #include <linux/of_net.h>
  23. #include <linux/of_mdio.h>
  24. #include <linux/platform_data/bcmgenet.h>
  25. #include "bcmgenet.h"
  26. /* read a value from the MII */
  27. static int bcmgenet_mii_read(struct mii_bus *bus, int phy_id, int location)
  28. {
  29. int ret;
  30. struct net_device *dev = bus->priv;
  31. struct bcmgenet_priv *priv = netdev_priv(dev);
  32. u32 reg;
  33. bcmgenet_umac_writel(priv, (MDIO_RD | (phy_id << MDIO_PMD_SHIFT) |
  34. (location << MDIO_REG_SHIFT)), UMAC_MDIO_CMD);
  35. /* Start MDIO transaction*/
  36. reg = bcmgenet_umac_readl(priv, UMAC_MDIO_CMD);
  37. reg |= MDIO_START_BUSY;
  38. bcmgenet_umac_writel(priv, reg, UMAC_MDIO_CMD);
  39. wait_event_timeout(priv->wq,
  40. !(bcmgenet_umac_readl(priv, UMAC_MDIO_CMD)
  41. & MDIO_START_BUSY),
  42. HZ / 100);
  43. ret = bcmgenet_umac_readl(priv, UMAC_MDIO_CMD);
  44. /* Some broken devices are known not to release the line during
  45. * turn-around, e.g: Broadcom BCM53125 external switches, so check for
  46. * that condition here and ignore the MDIO controller read failure
  47. * indication.
  48. */
  49. if (!(bus->phy_ignore_ta_mask & 1 << phy_id) && (ret & MDIO_READ_FAIL))
  50. return -EIO;
  51. return ret & 0xffff;
  52. }
  53. /* write a value to the MII */
  54. static int bcmgenet_mii_write(struct mii_bus *bus, int phy_id,
  55. int location, u16 val)
  56. {
  57. struct net_device *dev = bus->priv;
  58. struct bcmgenet_priv *priv = netdev_priv(dev);
  59. u32 reg;
  60. bcmgenet_umac_writel(priv, (MDIO_WR | (phy_id << MDIO_PMD_SHIFT) |
  61. (location << MDIO_REG_SHIFT) | (0xffff & val)),
  62. UMAC_MDIO_CMD);
  63. reg = bcmgenet_umac_readl(priv, UMAC_MDIO_CMD);
  64. reg |= MDIO_START_BUSY;
  65. bcmgenet_umac_writel(priv, reg, UMAC_MDIO_CMD);
  66. wait_event_timeout(priv->wq,
  67. !(bcmgenet_umac_readl(priv, UMAC_MDIO_CMD) &
  68. MDIO_START_BUSY),
  69. HZ / 100);
  70. return 0;
  71. }
  72. /* setup netdev link state when PHY link status change and
  73. * update UMAC and RGMII block when link up
  74. */
  75. void bcmgenet_mii_setup(struct net_device *dev)
  76. {
  77. struct bcmgenet_priv *priv = netdev_priv(dev);
  78. struct phy_device *phydev = priv->phydev;
  79. u32 reg, cmd_bits = 0;
  80. bool status_changed = false;
  81. if (priv->old_link != phydev->link) {
  82. status_changed = true;
  83. priv->old_link = phydev->link;
  84. }
  85. if (phydev->link) {
  86. /* check speed/duplex/pause changes */
  87. if (priv->old_speed != phydev->speed) {
  88. status_changed = true;
  89. priv->old_speed = phydev->speed;
  90. }
  91. if (priv->old_duplex != phydev->duplex) {
  92. status_changed = true;
  93. priv->old_duplex = phydev->duplex;
  94. }
  95. if (priv->old_pause != phydev->pause) {
  96. status_changed = true;
  97. priv->old_pause = phydev->pause;
  98. }
  99. /* done if nothing has changed */
  100. if (!status_changed)
  101. return;
  102. /* speed */
  103. if (phydev->speed == SPEED_1000)
  104. cmd_bits = UMAC_SPEED_1000;
  105. else if (phydev->speed == SPEED_100)
  106. cmd_bits = UMAC_SPEED_100;
  107. else
  108. cmd_bits = UMAC_SPEED_10;
  109. cmd_bits <<= CMD_SPEED_SHIFT;
  110. /* duplex */
  111. if (phydev->duplex != DUPLEX_FULL)
  112. cmd_bits |= CMD_HD_EN;
  113. /* pause capability */
  114. if (!phydev->pause)
  115. cmd_bits |= CMD_RX_PAUSE_IGNORE | CMD_TX_PAUSE_IGNORE;
  116. /*
  117. * Program UMAC and RGMII block based on established
  118. * link speed, duplex, and pause. The speed set in
  119. * umac->cmd tell RGMII block which clock to use for
  120. * transmit -- 25MHz(100Mbps) or 125MHz(1Gbps).
  121. * Receive clock is provided by the PHY.
  122. */
  123. reg = bcmgenet_ext_readl(priv, EXT_RGMII_OOB_CTRL);
  124. reg &= ~OOB_DISABLE;
  125. reg |= RGMII_LINK;
  126. bcmgenet_ext_writel(priv, reg, EXT_RGMII_OOB_CTRL);
  127. reg = bcmgenet_umac_readl(priv, UMAC_CMD);
  128. reg &= ~((CMD_SPEED_MASK << CMD_SPEED_SHIFT) |
  129. CMD_HD_EN |
  130. CMD_RX_PAUSE_IGNORE | CMD_TX_PAUSE_IGNORE);
  131. reg |= cmd_bits;
  132. bcmgenet_umac_writel(priv, reg, UMAC_CMD);
  133. } else {
  134. /* done if nothing has changed */
  135. if (!status_changed)
  136. return;
  137. /* needed for MoCA fixed PHY to reflect correct link status */
  138. netif_carrier_off(dev);
  139. }
  140. phy_print_status(phydev);
  141. }
  142. static int bcmgenet_fixed_phy_link_update(struct net_device *dev,
  143. struct fixed_phy_status *status)
  144. {
  145. if (dev && dev->phydev && status)
  146. status->link = dev->phydev->link;
  147. return 0;
  148. }
  149. void bcmgenet_phy_power_set(struct net_device *dev, bool enable)
  150. {
  151. struct bcmgenet_priv *priv = netdev_priv(dev);
  152. u32 reg = 0;
  153. /* EXT_GPHY_CTRL is only valid for GENETv4 and onward */
  154. if (!GENET_IS_V4(priv))
  155. return;
  156. reg = bcmgenet_ext_readl(priv, EXT_GPHY_CTRL);
  157. if (enable) {
  158. reg &= ~EXT_CK25_DIS;
  159. bcmgenet_ext_writel(priv, reg, EXT_GPHY_CTRL);
  160. mdelay(1);
  161. reg &= ~(EXT_CFG_IDDQ_BIAS | EXT_CFG_PWR_DOWN);
  162. reg |= EXT_GPHY_RESET;
  163. bcmgenet_ext_writel(priv, reg, EXT_GPHY_CTRL);
  164. mdelay(1);
  165. reg &= ~EXT_GPHY_RESET;
  166. } else {
  167. reg |= EXT_CFG_IDDQ_BIAS | EXT_CFG_PWR_DOWN | EXT_GPHY_RESET;
  168. bcmgenet_ext_writel(priv, reg, EXT_GPHY_CTRL);
  169. mdelay(1);
  170. reg |= EXT_CK25_DIS;
  171. }
  172. bcmgenet_ext_writel(priv, reg, EXT_GPHY_CTRL);
  173. udelay(60);
  174. }
  175. static void bcmgenet_internal_phy_setup(struct net_device *dev)
  176. {
  177. struct bcmgenet_priv *priv = netdev_priv(dev);
  178. u32 reg;
  179. /* Power up PHY */
  180. bcmgenet_phy_power_set(dev, true);
  181. /* enable APD */
  182. reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
  183. reg |= EXT_PWR_DN_EN_LD;
  184. bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
  185. }
  186. static void bcmgenet_moca_phy_setup(struct bcmgenet_priv *priv)
  187. {
  188. u32 reg;
  189. /* Speed settings are set in bcmgenet_mii_setup() */
  190. reg = bcmgenet_sys_readl(priv, SYS_PORT_CTRL);
  191. reg |= LED_ACT_SOURCE_MAC;
  192. bcmgenet_sys_writel(priv, reg, SYS_PORT_CTRL);
  193. if (priv->hw_params->flags & GENET_HAS_MOCA_LINK_DET)
  194. fixed_phy_set_link_update(priv->phydev,
  195. bcmgenet_fixed_phy_link_update);
  196. }
  197. int bcmgenet_mii_config(struct net_device *dev)
  198. {
  199. struct bcmgenet_priv *priv = netdev_priv(dev);
  200. struct phy_device *phydev = priv->phydev;
  201. struct device *kdev = &priv->pdev->dev;
  202. const char *phy_name = NULL;
  203. u32 id_mode_dis = 0;
  204. u32 port_ctrl;
  205. u32 reg;
  206. priv->ext_phy = !priv->internal_phy &&
  207. (priv->phy_interface != PHY_INTERFACE_MODE_MOCA);
  208. if (priv->internal_phy)
  209. priv->phy_interface = PHY_INTERFACE_MODE_NA;
  210. switch (priv->phy_interface) {
  211. case PHY_INTERFACE_MODE_NA:
  212. case PHY_INTERFACE_MODE_MOCA:
  213. /* Irrespective of the actually configured PHY speed (100 or
  214. * 1000) GENETv4 only has an internal GPHY so we will just end
  215. * up masking the Gigabit features from what we support, not
  216. * switching to the EPHY
  217. */
  218. if (GENET_IS_V4(priv))
  219. port_ctrl = PORT_MODE_INT_GPHY;
  220. else
  221. port_ctrl = PORT_MODE_INT_EPHY;
  222. bcmgenet_sys_writel(priv, port_ctrl, SYS_PORT_CTRL);
  223. if (priv->internal_phy) {
  224. phy_name = "internal PHY";
  225. bcmgenet_internal_phy_setup(dev);
  226. } else if (priv->phy_interface == PHY_INTERFACE_MODE_MOCA) {
  227. phy_name = "MoCA";
  228. bcmgenet_moca_phy_setup(priv);
  229. }
  230. break;
  231. case PHY_INTERFACE_MODE_MII:
  232. phy_name = "external MII";
  233. phydev->supported &= PHY_BASIC_FEATURES;
  234. bcmgenet_sys_writel(priv,
  235. PORT_MODE_EXT_EPHY, SYS_PORT_CTRL);
  236. break;
  237. case PHY_INTERFACE_MODE_REVMII:
  238. phy_name = "external RvMII";
  239. /* of_mdiobus_register took care of reading the 'max-speed'
  240. * PHY property for us, effectively limiting the PHY supported
  241. * capabilities, use that knowledge to also configure the
  242. * Reverse MII interface correctly.
  243. */
  244. if ((priv->phydev->supported & PHY_BASIC_FEATURES) ==
  245. PHY_BASIC_FEATURES)
  246. port_ctrl = PORT_MODE_EXT_RVMII_25;
  247. else
  248. port_ctrl = PORT_MODE_EXT_RVMII_50;
  249. bcmgenet_sys_writel(priv, port_ctrl, SYS_PORT_CTRL);
  250. break;
  251. case PHY_INTERFACE_MODE_RGMII:
  252. /* RGMII_NO_ID: TXC transitions at the same time as TXD
  253. * (requires PCB or receiver-side delay)
  254. * RGMII: Add 2ns delay on TXC (90 degree shift)
  255. *
  256. * ID is implicitly disabled for 100Mbps (RG)MII operation.
  257. */
  258. id_mode_dis = BIT(16);
  259. /* fall through */
  260. case PHY_INTERFACE_MODE_RGMII_TXID:
  261. if (id_mode_dis)
  262. phy_name = "external RGMII (no delay)";
  263. else
  264. phy_name = "external RGMII (TX delay)";
  265. bcmgenet_sys_writel(priv,
  266. PORT_MODE_EXT_GPHY, SYS_PORT_CTRL);
  267. break;
  268. default:
  269. dev_err(kdev, "unknown phy mode: %d\n", priv->phy_interface);
  270. return -EINVAL;
  271. }
  272. /* This is an external PHY (xMII), so we need to enable the RGMII
  273. * block for the interface to work
  274. */
  275. if (priv->ext_phy) {
  276. reg = bcmgenet_ext_readl(priv, EXT_RGMII_OOB_CTRL);
  277. reg |= RGMII_MODE_EN | id_mode_dis;
  278. bcmgenet_ext_writel(priv, reg, EXT_RGMII_OOB_CTRL);
  279. }
  280. dev_info_once(kdev, "configuring instance for %s\n", phy_name);
  281. return 0;
  282. }
  283. int bcmgenet_mii_probe(struct net_device *dev)
  284. {
  285. struct bcmgenet_priv *priv = netdev_priv(dev);
  286. struct device_node *dn = priv->pdev->dev.of_node;
  287. struct phy_device *phydev;
  288. u32 phy_flags;
  289. int ret;
  290. /* Communicate the integrated PHY revision */
  291. phy_flags = priv->gphy_rev;
  292. /* Initialize link state variables that bcmgenet_mii_setup() uses */
  293. priv->old_link = -1;
  294. priv->old_speed = -1;
  295. priv->old_duplex = -1;
  296. priv->old_pause = -1;
  297. if (dn) {
  298. phydev = of_phy_connect(dev, priv->phy_dn, bcmgenet_mii_setup,
  299. phy_flags, priv->phy_interface);
  300. if (!phydev) {
  301. pr_err("could not attach to PHY\n");
  302. return -ENODEV;
  303. }
  304. } else {
  305. phydev = priv->phydev;
  306. phydev->dev_flags = phy_flags;
  307. ret = phy_connect_direct(dev, phydev, bcmgenet_mii_setup,
  308. priv->phy_interface);
  309. if (ret) {
  310. pr_err("could not attach to PHY\n");
  311. return -ENODEV;
  312. }
  313. }
  314. priv->phydev = phydev;
  315. /* Configure port multiplexer based on what the probed PHY device since
  316. * reading the 'max-speed' property determines the maximum supported
  317. * PHY speed which is needed for bcmgenet_mii_config() to configure
  318. * things appropriately.
  319. */
  320. ret = bcmgenet_mii_config(dev);
  321. if (ret) {
  322. phy_disconnect(priv->phydev);
  323. return ret;
  324. }
  325. phydev->advertising = phydev->supported;
  326. /* The internal PHY has its link interrupts routed to the
  327. * Ethernet MAC ISRs
  328. */
  329. if (priv->internal_phy)
  330. priv->mii_bus->irq[phydev->addr] = PHY_IGNORE_INTERRUPT;
  331. else
  332. priv->mii_bus->irq[phydev->addr] = PHY_POLL;
  333. return 0;
  334. }
  335. /* Workaround for integrated BCM7xxx Gigabit PHYs which have a problem with
  336. * their internal MDIO management controller making them fail to successfully
  337. * be read from or written to for the first transaction. We insert a dummy
  338. * BMSR read here to make sure that phy_get_device() and get_phy_id() can
  339. * correctly read the PHY MII_PHYSID1/2 registers and successfully register a
  340. * PHY device for this peripheral.
  341. *
  342. * Once the PHY driver is registered, we can workaround subsequent reads from
  343. * there (e.g: during system-wide power management).
  344. *
  345. * bus->reset is invoked before mdiobus_scan during mdiobus_register and is
  346. * therefore the right location to stick that workaround. Since we do not want
  347. * to read from non-existing PHYs, we either use bus->phy_mask or do a manual
  348. * Device Tree scan to limit the search area.
  349. */
  350. static int bcmgenet_mii_bus_reset(struct mii_bus *bus)
  351. {
  352. struct net_device *dev = bus->priv;
  353. struct bcmgenet_priv *priv = netdev_priv(dev);
  354. struct device_node *np = priv->mdio_dn;
  355. struct device_node *child = NULL;
  356. u32 read_mask = 0;
  357. int addr = 0;
  358. if (!np) {
  359. read_mask = 1 << priv->phy_addr;
  360. } else {
  361. for_each_available_child_of_node(np, child) {
  362. addr = of_mdio_parse_addr(&dev->dev, child);
  363. if (addr < 0)
  364. continue;
  365. read_mask |= 1 << addr;
  366. }
  367. }
  368. for (addr = 0; addr < PHY_MAX_ADDR; addr++) {
  369. if (read_mask & 1 << addr) {
  370. dev_dbg(&dev->dev, "Workaround for PHY @ %d\n", addr);
  371. mdiobus_read(bus, addr, MII_BMSR);
  372. }
  373. }
  374. return 0;
  375. }
  376. static int bcmgenet_mii_alloc(struct bcmgenet_priv *priv)
  377. {
  378. struct mii_bus *bus;
  379. if (priv->mii_bus)
  380. return 0;
  381. priv->mii_bus = mdiobus_alloc();
  382. if (!priv->mii_bus) {
  383. pr_err("failed to allocate\n");
  384. return -ENOMEM;
  385. }
  386. bus = priv->mii_bus;
  387. bus->priv = priv->dev;
  388. bus->name = "bcmgenet MII bus";
  389. bus->parent = &priv->pdev->dev;
  390. bus->read = bcmgenet_mii_read;
  391. bus->write = bcmgenet_mii_write;
  392. bus->reset = bcmgenet_mii_bus_reset;
  393. snprintf(bus->id, MII_BUS_ID_SIZE, "%s-%d",
  394. priv->pdev->name, priv->pdev->id);
  395. bus->irq = kcalloc(PHY_MAX_ADDR, sizeof(int), GFP_KERNEL);
  396. if (!bus->irq) {
  397. mdiobus_free(priv->mii_bus);
  398. return -ENOMEM;
  399. }
  400. return 0;
  401. }
  402. static int bcmgenet_mii_of_init(struct bcmgenet_priv *priv)
  403. {
  404. struct device_node *dn = priv->pdev->dev.of_node;
  405. struct device *kdev = &priv->pdev->dev;
  406. const char *phy_mode_str = NULL;
  407. struct phy_device *phydev = NULL;
  408. char *compat;
  409. int phy_mode;
  410. int ret;
  411. compat = kasprintf(GFP_KERNEL, "brcm,genet-mdio-v%d", priv->version);
  412. if (!compat)
  413. return -ENOMEM;
  414. priv->mdio_dn = of_find_compatible_node(dn, NULL, compat);
  415. kfree(compat);
  416. if (!priv->mdio_dn) {
  417. dev_err(kdev, "unable to find MDIO bus node\n");
  418. return -ENODEV;
  419. }
  420. ret = of_mdiobus_register(priv->mii_bus, priv->mdio_dn);
  421. if (ret) {
  422. dev_err(kdev, "failed to register MDIO bus\n");
  423. return ret;
  424. }
  425. /* Fetch the PHY phandle */
  426. priv->phy_dn = of_parse_phandle(dn, "phy-handle", 0);
  427. /* In the case of a fixed PHY, the DT node associated
  428. * to the PHY is the Ethernet MAC DT node.
  429. */
  430. if (!priv->phy_dn && of_phy_is_fixed_link(dn)) {
  431. ret = of_phy_register_fixed_link(dn);
  432. if (ret)
  433. return ret;
  434. priv->phy_dn = of_node_get(dn);
  435. }
  436. /* Get the link mode */
  437. phy_mode = of_get_phy_mode(dn);
  438. priv->phy_interface = phy_mode;
  439. /* We need to specifically look up whether this PHY interface is internal
  440. * or not *before* we even try to probe the PHY driver over MDIO as we
  441. * may have shut down the internal PHY for power saving purposes.
  442. */
  443. if (phy_mode < 0) {
  444. ret = of_property_read_string(dn, "phy-mode", &phy_mode_str);
  445. if (ret < 0) {
  446. dev_err(kdev, "invalid PHY mode property\n");
  447. return ret;
  448. }
  449. priv->phy_interface = PHY_INTERFACE_MODE_NA;
  450. if (!strcasecmp(phy_mode_str, "internal"))
  451. priv->internal_phy = true;
  452. }
  453. /* Make sure we initialize MoCA PHYs with a link down */
  454. if (phy_mode == PHY_INTERFACE_MODE_MOCA) {
  455. phydev = of_phy_find_device(dn);
  456. if (phydev)
  457. phydev->link = 0;
  458. }
  459. return 0;
  460. }
  461. static int bcmgenet_mii_pd_init(struct bcmgenet_priv *priv)
  462. {
  463. struct device *kdev = &priv->pdev->dev;
  464. struct bcmgenet_platform_data *pd = kdev->platform_data;
  465. struct mii_bus *mdio = priv->mii_bus;
  466. struct phy_device *phydev;
  467. int ret;
  468. if (pd->phy_interface != PHY_INTERFACE_MODE_MOCA && pd->mdio_enabled) {
  469. /*
  470. * Internal or external PHY with MDIO access
  471. */
  472. if (pd->phy_address >= 0 && pd->phy_address < PHY_MAX_ADDR)
  473. mdio->phy_mask = ~(1 << pd->phy_address);
  474. else
  475. mdio->phy_mask = 0;
  476. ret = mdiobus_register(mdio);
  477. if (ret) {
  478. dev_err(kdev, "failed to register MDIO bus\n");
  479. return ret;
  480. }
  481. if (pd->phy_address >= 0 && pd->phy_address < PHY_MAX_ADDR)
  482. phydev = mdio->phy_map[pd->phy_address];
  483. else
  484. phydev = phy_find_first(mdio);
  485. if (!phydev) {
  486. dev_err(kdev, "failed to register PHY device\n");
  487. mdiobus_unregister(mdio);
  488. return -ENODEV;
  489. }
  490. } else {
  491. /*
  492. * MoCA port or no MDIO access.
  493. * Use fixed PHY to represent the link layer.
  494. */
  495. struct fixed_phy_status fphy_status = {
  496. .link = 1,
  497. .speed = pd->phy_speed,
  498. .duplex = pd->phy_duplex,
  499. .pause = 0,
  500. .asym_pause = 0,
  501. };
  502. phydev = fixed_phy_register(PHY_POLL, &fphy_status, -1, NULL);
  503. if (!phydev || IS_ERR(phydev)) {
  504. dev_err(kdev, "failed to register fixed PHY device\n");
  505. return -ENODEV;
  506. }
  507. /* Make sure we initialize MoCA PHYs with a link down */
  508. phydev->link = 0;
  509. }
  510. priv->phydev = phydev;
  511. priv->phy_interface = pd->phy_interface;
  512. return 0;
  513. }
  514. static int bcmgenet_mii_bus_init(struct bcmgenet_priv *priv)
  515. {
  516. struct device_node *dn = priv->pdev->dev.of_node;
  517. if (dn)
  518. return bcmgenet_mii_of_init(priv);
  519. else
  520. return bcmgenet_mii_pd_init(priv);
  521. }
  522. int bcmgenet_mii_init(struct net_device *dev)
  523. {
  524. struct bcmgenet_priv *priv = netdev_priv(dev);
  525. int ret;
  526. ret = bcmgenet_mii_alloc(priv);
  527. if (ret)
  528. return ret;
  529. ret = bcmgenet_mii_bus_init(priv);
  530. if (ret)
  531. goto out;
  532. return 0;
  533. out:
  534. of_node_put(priv->phy_dn);
  535. mdiobus_unregister(priv->mii_bus);
  536. kfree(priv->mii_bus->irq);
  537. mdiobus_free(priv->mii_bus);
  538. return ret;
  539. }
  540. void bcmgenet_mii_exit(struct net_device *dev)
  541. {
  542. struct bcmgenet_priv *priv = netdev_priv(dev);
  543. of_node_put(priv->phy_dn);
  544. mdiobus_unregister(priv->mii_bus);
  545. kfree(priv->mii_bus->irq);
  546. mdiobus_free(priv->mii_bus);
  547. }